]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
arm.md (store_minmaxsi): Use only when optimize_function_for_size_p.
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
d1e082c2 2 Copyright (C) 1991-2013 Free Software Foundation, Inc.
35d965d5 3 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 4 and Martin Simmons (@harleqn.co.uk).
949d79eb 5 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
6 Minor hacks by Nick Clifton (nickc@cygnus.com)
7
4f448245 8 This file is part of GCC.
35d965d5 9
4f448245
NC
10 GCC is free software; you can redistribute it and/or modify it
11 under the terms of the GNU General Public License as published
2f83c7d6 12 by the Free Software Foundation; either version 3, or (at your
4f448245 13 option) any later version.
35d965d5 14
4f448245
NC
15 GCC is distributed in the hope that it will be useful, but WITHOUT
16 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 License for more details.
35d965d5 19
4f448245 20 You should have received a copy of the GNU General Public License
2f83c7d6
NC
21 along with GCC; see the file COPYING3. If not see
22 <http://www.gnu.org/licenses/>. */
35d965d5 23
88657302
RH
24#ifndef GCC_ARM_H
25#define GCC_ARM_H
b355a481 26
46107b99
RE
27/* We can't use enum machine_mode inside a generator file because it
28 hasn't been created yet; we shouldn't be using any code that
29 needs the real definition though, so this ought to be safe. */
30#ifdef GENERATOR_FILE
31#define MACHMODE int
32#else
33#include "insn-modes.h"
34#define MACHMODE enum machine_mode
35#endif
36
9403b7f7
RS
37#include "config/vxworks-dummy.h"
38
35fd3193 39/* The architecture define. */
78011587
PB
40extern char arm_arch_name[];
41
e6471be6
NB
42/* Target CPU builtins. */
43#define TARGET_CPU_CPP_BUILTINS() \
44 do \
45 { \
c884924f
JG
46 if (TARGET_DSP_MULTIPLY) \
47 builtin_define ("__ARM_FEATURE_DSP"); \
9e94a7fc
MGD
48 if (TARGET_ARM_QBIT) \
49 builtin_define ("__ARM_FEATURE_QBIT"); \
50 if (TARGET_ARM_SAT) \
51 builtin_define ("__ARM_FEATURE_SAT"); \
5d248b41
JG
52 if (unaligned_access) \
53 builtin_define ("__ARM_FEATURE_UNALIGNED"); \
9e94a7fc
MGD
54 if (TARGET_ARM_FEATURE_LDREX) \
55 builtin_define_with_int_value ( \
56 "__ARM_FEATURE_LDREX", TARGET_ARM_FEATURE_LDREX); \
57 if ((TARGET_ARM_ARCH >= 5 && !TARGET_THUMB) \
58 || TARGET_ARM_ARCH_ISA_THUMB >=2) \
59 builtin_define ("__ARM_FEATURE_CLZ"); \
60 if (TARGET_INT_SIMD) \
61 builtin_define ("__ARM_FEATURE_SIMD32"); \
62 \
63 builtin_define_with_int_value ( \
64 "__ARM_SIZEOF_MINIMAL_ENUM", \
65 flag_short_enums ? 1 : 4); \
66 builtin_define_with_int_value ( \
67 "__ARM_SIZEOF_WCHAR_T", WCHAR_TYPE_SIZE); \
68 if (TARGET_ARM_ARCH_PROFILE) \
69 builtin_define_with_int_value ( \
70 "__ARM_ARCH_PROFILE", TARGET_ARM_ARCH_PROFILE); \
71 \
9b66ebb1
PB
72 /* Define __arm__ even when in thumb mode, for \
73 consistency with armcc. */ \
74 builtin_define ("__arm__"); \
9e94a7fc
MGD
75 if (TARGET_ARM_ARCH) \
76 builtin_define_with_int_value ( \
77 "__ARM_ARCH", TARGET_ARM_ARCH); \
78 if (arm_arch_notm) \
79 builtin_define ("__ARM_ARCH_ISA_ARM"); \
61f0ccff 80 builtin_define ("__APCS_32__"); \
9b66ebb1 81 if (TARGET_THUMB) \
e6471be6 82 builtin_define ("__thumb__"); \
5b3e6663
PB
83 if (TARGET_THUMB2) \
84 builtin_define ("__thumb2__"); \
9e94a7fc
MGD
85 if (TARGET_ARM_ARCH_ISA_THUMB) \
86 builtin_define_with_int_value ( \
87 "__ARM_ARCH_ISA_THUMB", \
88 TARGET_ARM_ARCH_ISA_THUMB); \
e6471be6
NB
89 \
90 if (TARGET_BIG_END) \
91 { \
92 builtin_define ("__ARMEB__"); \
9e94a7fc 93 builtin_define ("__ARM_BIG_ENDIAN"); \
e6471be6
NB
94 if (TARGET_THUMB) \
95 builtin_define ("__THUMBEB__"); \
96 if (TARGET_LITTLE_WORDS) \
97 builtin_define ("__ARMWEL__"); \
98 } \
99 else \
100 { \
101 builtin_define ("__ARMEL__"); \
102 if (TARGET_THUMB) \
103 builtin_define ("__THUMBEL__"); \
104 } \
105 \
e6471be6
NB
106 if (TARGET_SOFT_FLOAT) \
107 builtin_define ("__SOFTFP__"); \
108 \
9b66ebb1 109 if (TARGET_VFP) \
b5b620a4
JT
110 builtin_define ("__VFP_FP__"); \
111 \
9e94a7fc
MGD
112 if (TARGET_ARM_FP) \
113 builtin_define_with_int_value ( \
114 "__ARM_FP", TARGET_ARM_FP); \
115 if (arm_fp16_format == ARM_FP16_FORMAT_IEEE) \
116 builtin_define ("__ARM_FP16_FORMAT_IEEE"); \
117 if (arm_fp16_format == ARM_FP16_FORMAT_ALTERNATIVE) \
118 builtin_define ("__ARM_FP16_FORMAT_ALTERNATIVE"); \
119 if (TARGET_FMA) \
120 builtin_define ("__ARM_FEATURE_FMA"); \
121 \
88f77cba 122 if (TARGET_NEON) \
9e94a7fc
MGD
123 { \
124 builtin_define ("__ARM_NEON__"); \
125 builtin_define ("__ARM_NEON"); \
126 } \
127 if (TARGET_NEON_FP) \
128 builtin_define_with_int_value ( \
129 "__ARM_NEON_FP", TARGET_NEON_FP); \
88f77cba 130 \
e6471be6
NB
131 /* Add a define for interworking. \
132 Needed when building libgcc.a. */ \
2ad4dcf9 133 if (arm_cpp_interwork) \
e6471be6
NB
134 builtin_define ("__THUMB_INTERWORK__"); \
135 \
136 builtin_assert ("cpu=arm"); \
137 builtin_assert ("machine=arm"); \
78011587
PB
138 \
139 builtin_define (arm_arch_name); \
78011587
PB
140 if (arm_arch_xscale) \
141 builtin_define ("__XSCALE__"); \
142 if (arm_arch_iwmmxt) \
9e94a7fc
MGD
143 { \
144 builtin_define ("__IWMMXT__"); \
145 builtin_define ("__ARM_WMMX"); \
146 } \
8fd03515
XQ
147 if (arm_arch_iwmmxt2) \
148 builtin_define ("__IWMMXT2__"); \
4adf3e34 149 if (TARGET_AAPCS_BASED) \
12ffc7d5
CLT
150 { \
151 if (arm_pcs_default == ARM_PCS_AAPCS_VFP) \
152 builtin_define ("__ARM_PCS_VFP"); \
153 else if (arm_pcs_default == ARM_PCS_AAPCS) \
154 builtin_define ("__ARM_PCS"); \
155 builtin_define ("__ARM_EABI__"); \
156 } \
572070ef
PB
157 if (TARGET_IDIV) \
158 builtin_define ("__ARM_ARCH_EXT_IDIV__"); \
e6471be6
NB
159 } while (0)
160
ad7be009 161#include "config/arm/arm-opts.h"
9b66ebb1 162
78011587
PB
163enum target_cpus
164{
d98a72fd
RE
165#define ARM_CORE(NAME, IDENT, ARCH, FLAGS, COSTS) \
166 TARGET_CPU_##IDENT,
78011587
PB
167#include "arm-cores.def"
168#undef ARM_CORE
169 TARGET_CPU_generic
170};
171
9b66ebb1
PB
172/* The processor for which instructions should be scheduled. */
173extern enum processor_type arm_tune;
174
d5b7b3ae 175typedef enum arm_cond_code
89c7ca52
RE
176{
177 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
178 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
179}
180arm_cc;
6cfc7210 181
d5b7b3ae 182extern arm_cc arm_current_cc;
ff9940b0 183
d5b7b3ae 184#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 185
b24a2ce5
GY
186/* The maximaum number of instructions that is beneficial to
187 conditionally execute. */
188#undef MAX_CONDITIONAL_EXECUTE
189#define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
190
6cfc7210
NC
191extern int arm_target_label;
192extern int arm_ccfsm_state;
e2500fed 193extern GTY(()) rtx arm_target_insn;
d5b7b3ae 194/* The label of the current constant pool. */
e2500fed 195extern rtx pool_vector_label;
d5b7b3ae 196/* Set to 1 when a return insn is output, this means that the epilogue
d6b4baa4 197 is not needed. */
d5b7b3ae 198extern int return_used_this_function;
b76c3c4b
PB
199/* Callback to output language specific object attributes. */
200extern void (*arm_lang_output_object_attributes_hook)(void);
35d965d5 201\f
d6b4baa4 202/* Just in case configure has failed to define anything. */
7a801826
RE
203#ifndef TARGET_CPU_DEFAULT
204#define TARGET_CPU_DEFAULT TARGET_CPU_generic
205#endif
206
7a801826 207
5742588d 208#undef CPP_SPEC
78011587 209#define CPP_SPEC "%(subtarget_cpp_spec) \
5e1b4d5a
JM
210%{mfloat-abi=soft:%{mfloat-abi=hard: \
211 %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
e6471be6
NB
212%{mbig-endian:%{mlittle-endian: \
213 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 214
be393ecf 215#ifndef CC1_SPEC
dfa08768 216#define CC1_SPEC ""
be393ecf 217#endif
7a801826
RE
218
219/* This macro defines names of additional specifications to put in the specs
220 that can be used in various specifications like CC1_SPEC. Its definition
221 is an initializer with a subgrouping for each command option.
222
223 Each subgrouping contains a string constant, that defines the
4f448245 224 specification name, and a string constant that used by the GCC driver
7a801826
RE
225 program.
226
227 Do not define this macro if it does not need to do anything. */
228#define EXTRA_SPECS \
38fc909b 229 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
54e73f88 230 { "asm_cpu_spec", ASM_CPU_SPEC }, \
7a801826
RE
231 SUBTARGET_EXTRA_SPECS
232
914a3b8c 233#ifndef SUBTARGET_EXTRA_SPECS
7a801826 234#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
235#endif
236
6cfc7210 237#ifndef SUBTARGET_CPP_SPEC
38fc909b 238#define SUBTARGET_CPP_SPEC ""
6cfc7210 239#endif
35d965d5
RS
240\f
241/* Run-time Target Specification. */
9b66ebb1 242#define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
72cdc543
PB
243/* Use hardware floating point instructions. */
244#define TARGET_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
245/* Use hardware floating point calling convention. */
246#define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
d79f3032 247#define TARGET_VFP (arm_fpu_desc->model == ARM_FP_MODEL_VFP)
5a9335ef 248#define TARGET_IWMMXT (arm_arch_iwmmxt)
8fd03515 249#define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
5b3e6663 250#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT)
8fd03515 251#define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT)
5b3e6663 252#define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
d5b7b3ae
RE
253#define TARGET_ARM (! TARGET_THUMB)
254#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
c54c7322
RS
255#define TARGET_BACKTRACE (leaf_function_p () \
256 ? TARGET_TPCS_LEAF_FRAME \
257 : TARGET_TPCS_FRAME)
b6685939
PB
258#define TARGET_AAPCS_BASED \
259 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 260
d3585b76
DJ
261#define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
262#define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
ccdc2164 263#define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
d3585b76 264
5b3e6663
PB
265/* Only 16-bit thumb code. */
266#define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
267/* Arm or Thumb-2 32-bit code. */
268#define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
269/* 32-bit Thumb-2 code. */
270#define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
bf98ec6c
PB
271/* Thumb-1 only. */
272#define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
5b3e6663 273
3383b7fa
GY
274#define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN \
275 && !TARGET_THUMB1)
276
88f77cba 277/* The following two macros concern the ability to execute coprocessor
302c3d8e
PB
278 instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
279 only ever tested when we know we are generating for VFP hardware; we need
280 to be more careful with TARGET_NEON as noted below. */
88f77cba 281
302c3d8e 282/* FPU is has the full VFPv3/NEON register file of 32 D registers. */
d79f3032 283#define TARGET_VFPD32 (TARGET_VFP && arm_fpu_desc->regs == VFP_REG_D32)
302c3d8e
PB
284
285/* FPU supports VFPv3 instructions. */
d79f3032 286#define TARGET_VFP3 (TARGET_VFP && arm_fpu_desc->rev >= 3)
302c3d8e 287
e0dc3601
PB
288/* FPU only supports VFP single-precision instructions. */
289#define TARGET_VFP_SINGLE (TARGET_VFP && arm_fpu_desc->regs == VFP_REG_SINGLE)
290
291/* FPU supports VFP double-precision instructions. */
292#define TARGET_VFP_DOUBLE (TARGET_VFP && arm_fpu_desc->regs != VFP_REG_SINGLE)
293
294/* FPU supports half-precision floating-point with NEON element load/store. */
d79f3032
PB
295#define TARGET_NEON_FP16 \
296 (TARGET_VFP && arm_fpu_desc->neon && arm_fpu_desc->fp16)
0fd8c3ad 297
e0dc3601
PB
298/* FPU supports VFP half-precision floating-point. */
299#define TARGET_FP16 (TARGET_VFP && arm_fpu_desc->fp16)
300
9e94a7fc
MGD
301/* FPU supports fused-multiply-add operations. */
302#define TARGET_FMA (TARGET_VFP && arm_fpu_desc->rev >= 4)
303
1dd4fe1f
KT
304/* FPU is ARMv8 compatible. */
305#define TARGET_FPU_ARMV8 (TARGET_VFP && arm_fpu_desc->rev >= 8)
306
595fefee
MGD
307/* FPU supports Crypto extensions. */
308#define TARGET_CRYPTO (TARGET_VFP && arm_fpu_desc->crypto)
309
88f77cba
JB
310/* FPU supports Neon instructions. The setting of this macro gets
311 revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
312 and TARGET_HARD_FLOAT to ensure that NEON instructions are
313 available. */
314#define TARGET_NEON (TARGET_32BIT && TARGET_HARD_FLOAT \
d79f3032 315 && TARGET_VFP && arm_fpu_desc->neon)
f1adb0a9 316
9e94a7fc
MGD
317/* Q-bit is present. */
318#define TARGET_ARM_QBIT \
319 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7))
320/* Saturation operation, e.g. SSAT. */
321#define TARGET_ARM_SAT \
322 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
5b3e6663
PB
323/* "DSP" multiply instructions, eg. SMULxy. */
324#define TARGET_DSP_MULTIPLY \
60bd3528 325 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7em))
5b3e6663
PB
326/* Integer SIMD instructions, and extend-accumulate instructions. */
327#define TARGET_INT_SIMD \
60bd3528 328 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
5b3e6663 329
571191af 330/* Should MOVW/MOVT be used in preference to a constant pool. */
7ec70105 331#define TARGET_USE_MOVT \
02231c13
TG
332 (arm_arch_thumb2 \
333 && (arm_disable_literal_pool \
334 || (!optimize_size && !current_tune->prefer_constant_pool)))
571191af 335
5b3e6663
PB
336/* We could use unified syntax for arm mode, but for now we just use it
337 for Thumb-2. */
338#define TARGET_UNIFIED_ASM TARGET_THUMB2
339
029e79eb 340/* Nonzero if this chip provides the DMB instruction. */
9e2a6301 341#define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
029e79eb
MS
342
343/* Nonzero if this chip implements a memory barrier via CP15. */
80651d8e
DAG
344#define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
345 && ! TARGET_THUMB1)
029e79eb
MS
346
347/* Nonzero if this chip implements a memory barrier instruction. */
348#define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
349
350/* Nonzero if this chip supports ldrex and strex */
351#define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) || arm_arch7)
352
cfe52743
DAG
353/* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
354#define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) || arm_arch7)
355
356/* Nonzero if this chip supports ldrexd and strexd. */
357#define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) || arm_arch7) \
358 && arm_arch_notm)
5b3e6663 359
5ad29f12
KT
360/* Nonzero if this chip supports load-acquire and store-release. */
361#define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
362
572070ef
PB
363/* Nonzero if integer division instructions supported. */
364#define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
365 || (TARGET_THUMB2 && arm_arch_thumb_hwdiv))
366
65074f54
CL
367/* Should NEON be used for 64-bits bitops. */
368#define TARGET_PREFER_NEON_64BITS (prefer_neon_for_64bits)
369
b3f8d95d
MM
370/* True iff the full BPABI is being used. If TARGET_BPABI is true,
371 then TARGET_AAPCS_BASED must be true -- but the converse does not
372 hold. TARGET_BPABI implies the use of the BPABI runtime library,
373 etc., in addition to just the AAPCS calling conventions. */
374#ifndef TARGET_BPABI
375#define TARGET_BPABI false
f676971a 376#endif
b3f8d95d 377
7816bea0
DJ
378/* Support for a compile-time default CPU, et cetera. The rules are:
379 --with-arch is ignored if -march or -mcpu are specified.
380 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
381 by --with-arch.
382 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
383 by -march).
5e1b4d5a 384 --with-float is ignored if -mfloat-abi is specified.
5848830f 385 --with-fpu is ignored if -mfpu is specified.
ccdc2164
NS
386 --with-abi is ignored if -mabi is specified.
387 --with-tls is ignored if -mtls-dialect is specified. */
7816bea0
DJ
388#define OPTION_DEFAULT_SPECS \
389 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
390 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
391 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
5e1b4d5a 392 {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
5848830f 393 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
3cf94279 394 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
ccdc2164 395 {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
7cf13d1f 396 {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
7816bea0 397
9b66ebb1
PB
398/* Which floating point model to use. */
399enum arm_fp_model
400{
401 ARM_FP_MODEL_UNKNOWN,
9b66ebb1
PB
402 /* VFP floating point model. */
403 ARM_FP_MODEL_VFP
404};
405
d79f3032 406enum vfp_reg_type
24f0c1b4 407{
70dd156a 408 VFP_NONE = 0,
d79f3032
PB
409 VFP_REG_D16,
410 VFP_REG_D32,
411 VFP_REG_SINGLE
24f0c1b4
RE
412};
413
d79f3032
PB
414extern const struct arm_fpu_desc
415{
416 const char *name;
417 enum arm_fp_model model;
418 int rev;
419 enum vfp_reg_type regs;
420 int neon;
421 int fp16;
595fefee 422 int crypto;
d79f3032
PB
423} *arm_fpu_desc;
424
425/* Which floating point hardware to schedule for. */
426extern int arm_fpu_attr;
71791e16 427
3d8532aa
PB
428#ifndef TARGET_DEFAULT_FLOAT_ABI
429#define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
430#endif
431
0fd8c3ad
SL
432#define LARGEST_EXPONENT_IS_NORMAL(bits) \
433 ((bits) == 16 && arm_fp16_format == ARM_FP16_FORMAT_ALTERNATIVE)
434
5848830f
PB
435#ifndef ARM_DEFAULT_ABI
436#define ARM_DEFAULT_ABI ARM_ABI_APCS
437#endif
438
9e94a7fc
MGD
439/* Map each of the micro-architecture variants to their corresponding
440 major architecture revision. */
441
442enum base_architecture
443{
444 BASE_ARCH_0 = 0,
445 BASE_ARCH_2 = 2,
446 BASE_ARCH_3 = 3,
447 BASE_ARCH_3M = 3,
448 BASE_ARCH_4 = 4,
449 BASE_ARCH_4T = 4,
450 BASE_ARCH_5 = 5,
451 BASE_ARCH_5E = 5,
452 BASE_ARCH_5T = 5,
453 BASE_ARCH_5TE = 5,
454 BASE_ARCH_5TEJ = 5,
455 BASE_ARCH_6 = 6,
456 BASE_ARCH_6J = 6,
457 BASE_ARCH_6ZK = 6,
458 BASE_ARCH_6K = 6,
459 BASE_ARCH_6T2 = 6,
460 BASE_ARCH_6M = 6,
461 BASE_ARCH_6Z = 6,
462 BASE_ARCH_7 = 7,
463 BASE_ARCH_7A = 7,
464 BASE_ARCH_7R = 7,
465 BASE_ARCH_7M = 7,
595fefee
MGD
466 BASE_ARCH_7EM = 7,
467 BASE_ARCH_8A = 8
9e94a7fc
MGD
468};
469
470/* The major revision number of the ARM Architecture implemented by the target. */
471extern enum base_architecture arm_base_arch;
472
9b66ebb1
PB
473/* Nonzero if this chip supports the ARM Architecture 3M extensions. */
474extern int arm_arch3m;
11c1a207 475
9b66ebb1 476/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
477extern int arm_arch4;
478
68d560d4
RE
479/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
480extern int arm_arch4t;
481
9b66ebb1 482/* Nonzero if this chip supports the ARM Architecture 5 extensions. */
62b10bbc
NC
483extern int arm_arch5;
484
9b66ebb1 485/* Nonzero if this chip supports the ARM Architecture 5E extensions. */
b15bca31
RE
486extern int arm_arch5e;
487
9b66ebb1
PB
488/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
489extern int arm_arch6;
490
029e79eb
MS
491/* Nonzero if this chip supports the ARM Architecture 6k extensions. */
492extern int arm_arch6k;
493
9e2a6301
TG
494/* Nonzero if instructions present in ARMv6-M can be used. */
495extern int arm_arch6m;
496
029e79eb
MS
497/* Nonzero if this chip supports the ARM Architecture 7 extensions. */
498extern int arm_arch7;
499
5b3e6663
PB
500/* Nonzero if instructions not present in the 'M' profile can be used. */
501extern int arm_arch_notm;
502
60bd3528
PB
503/* Nonzero if instructions present in ARMv7E-M can be used. */
504extern int arm_arch7em;
505
595fefee
MGD
506/* Nonzero if this chip supports the ARM Architecture 8 extensions. */
507extern int arm_arch8;
508
f5a1b0d2
NC
509/* Nonzero if this chip can benefit from load scheduling. */
510extern int arm_ld_sched;
511
906668bb 512/* Nonzero if generating Thumb code, either Thumb-1 or Thumb-2. */
0616531f
RE
513extern int thumb_code;
514
906668bb
BS
515/* Nonzero if generating Thumb-1 code. */
516extern int thumb1_code;
517
f5a1b0d2 518/* Nonzero if this chip is a StrongARM. */
abac3b49 519extern int arm_tune_strongarm;
f5a1b0d2 520
5a9335ef
NC
521/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
522extern int arm_arch_iwmmxt;
523
8fd03515
XQ
524/* Nonzero if this chip supports Intel Wireless MMX2 technology. */
525extern int arm_arch_iwmmxt2;
526
d19fb8e3 527/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
528extern int arm_arch_xscale;
529
abac3b49 530/* Nonzero if tuning for XScale. */
4b3c2e48 531extern int arm_tune_xscale;
d19fb8e3 532
abac3b49
RE
533/* Nonzero if tuning for stores via the write buffer. */
534extern int arm_tune_wbuf;
f5a1b0d2 535
7612f14d
PB
536/* Nonzero if tuning for Cortex-A9. */
537extern int arm_tune_cortex_a9;
538
2ad4dcf9 539/* Nonzero if we should define __THUMB_INTERWORK__ in the
f676971a 540 preprocessor.
2ad4dcf9
RE
541 XXX This is a bit of a hack, it's intended to help work around
542 problems in GLD which doesn't understand that armv5t code is
543 interworking clean. */
544extern int arm_cpp_interwork;
545
5b3e6663
PB
546/* Nonzero if chip supports Thumb 2. */
547extern int arm_arch_thumb2;
548
572070ef
PB
549/* Nonzero if chip supports integer division instruction in ARM mode. */
550extern int arm_arch_arm_hwdiv;
551
552/* Nonzero if chip supports integer division instruction in Thumb mode. */
553extern int arm_arch_thumb_hwdiv;
5b3e6663 554
65074f54
CL
555/* Nonzero if we should use Neon to handle 64-bits operations rather
556 than core registers. */
557extern int prefer_neon_for_64bits;
558
02231c13
TG
559/* Nonzero if we shouldn't use literal pools. */
560#ifndef USED_FOR_TARGET
561extern bool arm_disable_literal_pool;
562#endif
563
2ce9c1b9 564#ifndef TARGET_DEFAULT
c54c7322 565#define TARGET_DEFAULT (MASK_APCS_FRAME)
2ce9c1b9 566#endif
35d965d5 567
86efdc8e
PB
568/* Nonzero if PIC code requires explicit qualifiers to generate
569 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
570 Subtargets can override these if required. */
571#ifndef NEED_GOT_RELOC
572#define NEED_GOT_RELOC 0
573#endif
574#ifndef NEED_PLT_RELOC
575#define NEED_PLT_RELOC 0
e2723c62 576#endif
84306176 577
32d6e6c0
JY
578#ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
579#define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
580#endif
581
84306176
PB
582/* Nonzero if we need to refer to the GOT with a PC-relative
583 offset. In other words, generate
584
f676971a 585 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
84306176
PB
586
587 rather than
588
589 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
590
f676971a 591 The default is true, which matches NetBSD. Subtargets can
84306176
PB
592 override this if required. */
593#ifndef GOT_PCREL
594#define GOT_PCREL 1
595#endif
35d965d5
RS
596\f
597/* Target machine storage Layout. */
598
ff9940b0
RE
599
600/* Define this macro if it is advisable to hold scalars in registers
601 in a wider mode than that declared by the program. In such cases,
602 the value is constrained to be within the bounds of the declared
603 type, but kept valid in the wider mode. The signedness of the
604 extension may differ from that of the type. */
605
606/* It is far faster to zero extend chars than to sign extend them */
607
6cfc7210 608#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
609 if (GET_MODE_CLASS (MODE) == MODE_INT \
610 && GET_MODE_SIZE (MODE) < 4) \
611 { \
612 if (MODE == QImode) \
613 UNSIGNEDP = 1; \
614 else if (MODE == HImode) \
61f0ccff 615 UNSIGNEDP = 1; \
2ce9c1b9 616 (MODE) = SImode; \
ff9940b0
RE
617 }
618
35d965d5
RS
619/* Define this if most significant bit is lowest numbered
620 in instructions that operate on numbered bit-fields. */
621#define BITS_BIG_ENDIAN 0
622
f676971a 623/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
624 Most ARM processors are run in little endian mode, so that is the default.
625 If you want to have it run-time selectable, change the definition in a
626 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 627#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
628
629/* Define this if most significant word of a multiword number is the lowest
11c1a207
RE
630 numbered.
631 This is always false, even when in big-endian mode. */
ddee6aba
RE
632#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
633
35d965d5
RS
634#define UNITS_PER_WORD 4
635
5848830f 636/* True if natural alignment is used for doubleword types. */
b6685939
PB
637#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
638
5848830f 639#define DOUBLEWORD_ALIGNMENT 64
35d965d5 640
5848830f 641#define PARM_BOUNDARY 32
5a9335ef 642
5848830f 643#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 644
5848830f
PB
645#define PREFERRED_STACK_BOUNDARY \
646 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 647
f711a87a 648#define FUNCTION_BOUNDARY ((TARGET_THUMB && optimize_size) ? 16 : 32)
35d965d5 649
92928d71
AO
650/* The lowest bit is used to indicate Thumb-mode functions, so the
651 vbit must go into the delta field of pointers to member
652 functions. */
653#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
654
35d965d5
RS
655#define EMPTY_FIELD_BOUNDARY 32
656
5848830f 657#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 658
f276d31d
BE
659#define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
660
27847754
NC
661/* XXX Blah -- this macro is used directly by libobjc. Since it
662 supports no vector modes, cut out the complexity and fall back
663 on BIGGEST_FIELD_ALIGNMENT. */
664#ifdef IN_TARGET_LIBS
8fca31a2 665#define BIGGEST_FIELD_ALIGNMENT 64
27847754 666#endif
5a9335ef 667
ff9940b0 668/* Make strings word-aligned so strcpy from constants will be faster. */
591af218 669#define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
f676971a 670
d19fb8e3 671#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
5848830f 672 ((TREE_CODE (EXP) == STRING_CST \
36b15ad0 673 && !optimize_size \
5848830f
PB
674 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
675 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
ff9940b0 676
96339268
RE
677/* Align definitions of arrays, unions and structures so that
678 initializations and copies can be made more efficient. This is not
679 ABI-changing, so it only affects places where we can see the
0c86e0dd
CLT
680 definition. Increasing the alignment tends to introduce padding,
681 so don't do this when optimizing for size/conserving stack space. */
682#define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
683 (((COND) && ((ALIGN) < BITS_PER_WORD) \
96339268
RE
684 && (TREE_CODE (EXP) == ARRAY_TYPE \
685 || TREE_CODE (EXP) == UNION_TYPE \
686 || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
687
0c86e0dd
CLT
688/* Align global data. */
689#define DATA_ALIGNMENT(EXP, ALIGN) \
690 ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
691
96339268 692/* Similarly, make sure that objects on the stack are sensibly aligned. */
0c86e0dd
CLT
693#define LOCAL_ALIGNMENT(EXP, ALIGN) \
694 ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
96339268 695
723ae7c1
NC
696/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
697 value set in previous versions of this toolchain was 8, which produces more
698 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 699 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 700 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
701 0020D) page 2-20 says "Structures are aligned on word boundaries".
702 The AAPCS specifies a value of 8. */
6ead9ba5 703#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
723ae7c1 704
4912a07c 705/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 706 particular arm target wants to change the default value it should change
6bc82793 707 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
708 for an example of this. */
709#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
710#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 711#endif
2a5307b1 712
825dda42 713/* Nonzero if move instructions will actually fail to work
ff9940b0 714 when given unaligned data. */
35d965d5 715#define STRICT_ALIGNMENT 1
b6685939
PB
716
717/* wchar_t is unsigned under the AAPCS. */
718#ifndef WCHAR_TYPE
719#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
720
721#define WCHAR_TYPE_SIZE BITS_PER_WORD
722#endif
723
655b30bf
JB
724/* Sized for fixed-point types. */
725
726#define SHORT_FRACT_TYPE_SIZE 8
727#define FRACT_TYPE_SIZE 16
728#define LONG_FRACT_TYPE_SIZE 32
729#define LONG_LONG_FRACT_TYPE_SIZE 64
730
731#define SHORT_ACCUM_TYPE_SIZE 16
732#define ACCUM_TYPE_SIZE 32
733#define LONG_ACCUM_TYPE_SIZE 64
734#define LONG_LONG_ACCUM_TYPE_SIZE 64
735
736#define MAX_FIXED_MODE_SIZE 64
737
b6685939
PB
738#ifndef SIZE_TYPE
739#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
740#endif
d81d0bdd 741
077fc835
KH
742#ifndef PTRDIFF_TYPE
743#define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
744#endif
745
d81d0bdd
PB
746/* AAPCS requires that structure alignment is affected by bitfields. */
747#ifndef PCC_BITFIELD_TYPE_MATTERS
748#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
749#endif
750
35d965d5
RS
751\f
752/* Standard register usage. */
753
0be8bd1a 754/* Register allocation in ARM Procedure Call Standard
35d965d5
RS
755 (S - saved over call).
756
757 r0 * argument word/integer result
758 r1-r3 argument word
759
760 r4-r8 S register variable
761 r9 S (rfp) register variable (real frame pointer)
f676971a 762
f5a1b0d2 763 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
764 r11 F S (fp) argument pointer
765 r12 (ip) temp workspace
766 r13 F S (sp) lower end of current stack frame
767 r14 (lr) link address/workspace
768 r15 F (pc) program counter
769
ff9940b0
RE
770 cc This is NOT a real register, but is used internally
771 to represent things that use or set the condition
772 codes.
773 sfp This isn't either. It is used during rtl generation
774 since the offset between the frame pointer and the
775 auto's isn't known until after register allocation.
776 afp Nor this, we only need this because of non-local
777 goto. Without it fp appears to be used and the
778 elimination code won't get rid of sfp. It tracks
779 fp exactly at all times.
780
5efd84c5 781 *: See TARGET_CONDITIONAL_REGISTER_USAGE */
35d965d5 782
9b66ebb1
PB
783/* s0-s15 VFP scratch (aka d0-d7).
784 s16-s31 S VFP variable (aka d8-d15).
785 vfpcc Not a real register. Represents the VFP condition
786 code flags. */
787
ff9940b0
RE
788/* The stack backtrace structure is as follows:
789 fp points to here: | save code pointer | [fp]
790 | return link value | [fp, #-4]
791 | return sp value | [fp, #-8]
792 | return fp value | [fp, #-12]
793 [| saved r10 value |]
794 [| saved r9 value |]
795 [| saved r8 value |]
796 [| saved r7 value |]
797 [| saved r6 value |]
798 [| saved r5 value |]
799 [| saved r4 value |]
800 [| saved r3 value |]
801 [| saved r2 value |]
802 [| saved r1 value |]
803 [| saved r0 value |]
ff9940b0
RE
804 r0-r3 are not normally saved in a C function. */
805
35d965d5
RS
806/* 1 for registers that have pervasive standard uses
807 and are not available for the register allocator. */
0be8bd1a
RE
808#define FIXED_REGISTERS \
809{ \
810 /* Core regs. */ \
811 0,0,0,0,0,0,0,0, \
812 0,0,0,0,0,1,0,1, \
813 /* VFP regs. */ \
814 1,1,1,1,1,1,1,1, \
815 1,1,1,1,1,1,1,1, \
816 1,1,1,1,1,1,1,1, \
817 1,1,1,1,1,1,1,1, \
818 1,1,1,1,1,1,1,1, \
819 1,1,1,1,1,1,1,1, \
820 1,1,1,1,1,1,1,1, \
821 1,1,1,1,1,1,1,1, \
822 /* IWMMXT regs. */ \
823 1,1,1,1,1,1,1,1, \
824 1,1,1,1,1,1,1,1, \
825 1,1,1,1, \
826 /* Specials. */ \
827 1,1,1,1 \
35d965d5
RS
828}
829
830/* 1 for registers not available across function calls.
831 These must include the FIXED_REGISTERS and also any
832 registers that can be used without being saved.
833 The latter must include the registers where values are returned
834 and the register where structure-value addresses are passed.
ff9940b0 835 Aside from that, you can include as many other registers as you like.
f676971a 836 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 837 easier to assume this for all. SFP is preserved, since FP is. */
0be8bd1a
RE
838#define CALL_USED_REGISTERS \
839{ \
840 /* Core regs. */ \
841 1,1,1,1,0,0,0,0, \
842 0,0,0,0,1,1,1,1, \
843 /* VFP Regs. */ \
844 1,1,1,1,1,1,1,1, \
845 1,1,1,1,1,1,1,1, \
846 1,1,1,1,1,1,1,1, \
847 1,1,1,1,1,1,1,1, \
848 1,1,1,1,1,1,1,1, \
849 1,1,1,1,1,1,1,1, \
850 1,1,1,1,1,1,1,1, \
851 1,1,1,1,1,1,1,1, \
852 /* IWMMXT regs. */ \
853 1,1,1,1,1,1,1,1, \
854 1,1,1,1,1,1,1,1, \
855 1,1,1,1, \
856 /* Specials. */ \
857 1,1,1,1 \
35d965d5
RS
858}
859
6cc8c0b3
NC
860#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
861#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
862#endif
863
6bc82793 864/* These are a couple of extensions to the formats accepted
dd18ae56
NC
865 by asm_fprintf:
866 %@ prints out ASM_COMMENT_START
867 %r prints out REGISTER_PREFIX reg_names[arg] */
868#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
869 case '@': \
870 fputs (ASM_COMMENT_START, FILE); \
871 break; \
872 \
873 case 'r': \
874 fputs (REGISTER_PREFIX, FILE); \
875 fputs (reg_names [va_arg (ARGS, int)], FILE); \
876 break;
877
d5b7b3ae 878/* Round X up to the nearest word. */
0c2ca901 879#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 880
6cfc7210 881/* Convert fron bytes to ints. */
e9d7b180 882#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 883
9b66ebb1
PB
884/* The number of (integer) registers required to hold a quantity of type MODE.
885 Also used for VFP registers. */
e9d7b180
JD
886#define ARM_NUM_REGS(MODE) \
887 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
888
889/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
890#define ARM_NUM_REGS2(MODE, TYPE) \
891 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 892 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
893
894/* The number of (integer) argument register available. */
d5b7b3ae 895#define NUM_ARG_REGS 4
6cfc7210 896
390b17c2
RE
897/* And similarly for the VFP. */
898#define NUM_VFP_ARG_REGS 16
899
093354e0 900/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 901#define ARG_REGISTER(N) (N - 1)
6cfc7210 902
d5b7b3ae
RE
903/* Specify the registers used for certain standard purposes.
904 The values of these macros are register numbers. */
35d965d5 905
d5b7b3ae
RE
906/* The number of the last argument register. */
907#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 908
c769a35d
RE
909/* The numbers of the Thumb register ranges. */
910#define FIRST_LO_REGNUM 0
6d3d9133 911#define LAST_LO_REGNUM 7
c769a35d
RE
912#define FIRST_HI_REGNUM 8
913#define LAST_HI_REGNUM 11
6d3d9133 914
f0a0390e
RH
915/* Overridden by config/arm/bpabi.h. */
916#ifndef ARM_UNWIND_INFO
917#define ARM_UNWIND_INFO 0
617a1b71
PB
918#endif
919
c9ca9b88
PB
920/* Use r0 and r1 to pass exception handling information. */
921#define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
922
6d3d9133 923/* The register that holds the return address in exception handlers. */
c9ca9b88
PB
924#define ARM_EH_STACKADJ_REGNUM 2
925#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
35d965d5 926
1e874273
PB
927#ifndef ARM_TARGET2_DWARF_FORMAT
928#define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
929
930/* ttype entries (the only interesting data references used)
931 use TARGET2 relocations. */
932#define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
933 (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
934 : DW_EH_PE_absptr)
935#endif
936
d5b7b3ae
RE
937/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
938 as an invisible last argument (possible since varargs don't exist in
939 Pascal), so the following is not true. */
5b3e6663 940#define STATIC_CHAIN_REGNUM 12
35d965d5 941
d5b7b3ae
RE
942/* Define this to be where the real frame pointer is if it is not possible to
943 work out the offset between the frame pointer and the automatic variables
944 until after register allocation has taken place. FRAME_POINTER_REGNUM
945 should point to a special register that we will make sure is eliminated.
946
947 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 948 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
949 as base register for addressing purposes. (See comments in
950 find_reloads_address()). But - the Thumb does not allow high registers,
951 including r11, to be used as base address registers. Hence our problem.
952
953 The solution used here, and in the old thumb port is to use r7 instead of
954 r11 as the hard frame pointer and to have special code to generate
955 backtrace structures on the stack (if required to do so via a command line
6bc82793 956 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
957 pointer. */
958#define ARM_HARD_FRAME_POINTER_REGNUM 11
959#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 960
b15bca31
RE
961#define HARD_FRAME_POINTER_REGNUM \
962 (TARGET_ARM \
963 ? ARM_HARD_FRAME_POINTER_REGNUM \
964 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 965
e3339d0f
JM
966#define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
967#define HARD_FRAME_POINTER_IS_ARG_POINTER 0
968
b15bca31 969#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 970
b15bca31
RE
971/* Register to use for pushing function arguments. */
972#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae 973
0be8bd1a
RE
974#define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
975#define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
a76213b9
XQ
976
977/* Need to sync with WCGR in iwmmxt.md. */
0be8bd1a
RE
978#define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
979#define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
d5b7b3ae 980
5a9335ef
NC
981#define IS_IWMMXT_REGNUM(REGNUM) \
982 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
983#define IS_IWMMXT_GR_REGNUM(REGNUM) \
984 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
985
35d965d5 986/* Base register for access to local variables of the function. */
0be8bd1a 987#define FRAME_POINTER_REGNUM 102
ff9940b0 988
d5b7b3ae 989/* Base register for access to arguments of the function. */
0be8bd1a 990#define ARG_POINTER_REGNUM 103
62b10bbc 991
0be8bd1a
RE
992#define FIRST_VFP_REGNUM 16
993#define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
f1adb0a9 994#define LAST_VFP_REGNUM \
302c3d8e 995 (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
f1adb0a9 996
9b66ebb1
PB
997#define IS_VFP_REGNUM(REGNUM) \
998 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
999
f1adb0a9
JB
1000/* VFP registers are split into two types: those defined by VFP versions < 3
1001 have D registers overlaid on consecutive pairs of S registers. VFP version 3
1002 defines 16 new D registers (d16-d31) which, for simplicity and correctness
1003 in various parts of the backend, we implement as "fake" single-precision
1004 registers (which would be S32-S63, but cannot be used in that way). The
1005 following macros define these ranges of registers. */
0be8bd1a
RE
1006#define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
1007#define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
1008#define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
f1adb0a9
JB
1009
1010#define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
1011 ((REGNUM) <= LAST_LO_VFP_REGNUM)
1012
1013/* DFmode values are only valid in even register pairs. */
1014#define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
1015 ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
1016
88f77cba
JB
1017/* Neon Quad values must start at a multiple of four registers. */
1018#define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
1019 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
1020
1021/* Neon structures of vectors must be in even register pairs and there
1022 must be enough registers available. Because of various patterns
1023 requiring quad registers, we require them to start at a multiple of
1024 four. */
1025#define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
1026 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
1027 && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
1028
0be8bd1a 1029/* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP. */
5a9335ef 1030/* Intel Wireless MMX Technology registers add 16 + 4 more. */
0be8bd1a
RE
1031/* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
1032#define FIRST_PSEUDO_REGISTER 104
62b10bbc 1033
2fa330b2
PB
1034#define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
1035
35d965d5
RS
1036/* Value should be nonzero if functions must have frame pointers.
1037 Zero means the frame pointer need not be set up (and parms may be accessed
f676971a 1038 via the stack pointer) in functions that seem suitable.
ff9940b0
RE
1039 If we have to have a frame pointer we might as well make use of it.
1040 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 1041 functions, or simple tail call functions. */
a15900b5
DJ
1042
1043#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1044#define SUBTARGET_FRAME_POINTER_REQUIRED 0
1045#endif
1046
d5b7b3ae
RE
1047/* Return number of consecutive hard regs needed starting at reg REGNO
1048 to hold something of mode MODE.
1049 This is ordinarily the length in words of a value of mode MODE
1050 but can be less for certain modes in special long registers.
35d965d5 1051
0be8bd1a 1052 On the ARM core regs are UNITS_PER_WORD bits wide. */
d5b7b3ae 1053#define HARD_REGNO_NREGS(REGNO, MODE) \
5b3e6663 1054 ((TARGET_32BIT \
0be8bd1a 1055 && REGNO > PC_REGNUM \
d5b7b3ae
RE
1056 && REGNO != FRAME_POINTER_REGNUM \
1057 && REGNO != ARG_POINTER_REGNUM) \
9b66ebb1 1058 && !IS_VFP_REGNUM (REGNO) \
e9d7b180 1059 ? 1 : ARM_NUM_REGS (MODE))
35d965d5 1060
4b02997f 1061/* Return true if REGNO is suitable for holding a quantity of type MODE. */
d5b7b3ae 1062#define HARD_REGNO_MODE_OK(REGNO, MODE) \
4b02997f 1063 arm_hard_regno_mode_ok ((REGNO), (MODE))
35d965d5 1064
2af8e257 1065#define MODES_TIEABLE_P(MODE1, MODE2) arm_modes_tieable_p (MODE1, MODE2)
ff9940b0 1066
5a9335ef 1067#define VALID_IWMMXT_REG_MODE(MODE) \
f676971a 1068 (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
5a9335ef 1069
88f77cba
JB
1070/* Modes valid for Neon D registers. */
1071#define VALID_NEON_DREG_MODE(MODE) \
1072 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
5819f96f 1073 || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode)
88f77cba
JB
1074
1075/* Modes valid for Neon Q registers. */
1076#define VALID_NEON_QREG_MODE(MODE) \
1077 ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
1078 || (MODE) == V4SFmode || (MODE) == V2DImode)
1079
1080/* Structure modes valid for Neon registers. */
1081#define VALID_NEON_STRUCT_MODE(MODE) \
1082 ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1083 || (MODE) == CImode || (MODE) == XImode)
1084
37119410
BS
1085/* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1086extern int arm_regs_in_sequence[];
1087
35d965d5 1088/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1089 since no saving is required (though calls clobber it) and it never contains
1090 function parameters. It is quite good to use lr since other calls may
f676971a 1091 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
ff9940b0 1092 least likely to contain a function parameter; in addition results are
f1adb0a9
JB
1093 returned in r0.
1094 For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1095 then D8-D15. The reason for doing this is to attempt to reduce register
1096 pressure when both single- and double-precision registers are used in a
1097 function. */
1098
0be8bd1a
RE
1099#define VREG(X) (FIRST_VFP_REGNUM + (X))
1100#define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1101#define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1102
f1adb0a9
JB
1103#define REG_ALLOC_ORDER \
1104{ \
0be8bd1a
RE
1105 /* General registers. */ \
1106 3, 2, 1, 0, 12, 14, 4, 5, \
1107 6, 7, 8, 9, 10, 11, \
1108 /* High VFP registers. */ \
1109 VREG(32), VREG(33), VREG(34), VREG(35), \
1110 VREG(36), VREG(37), VREG(38), VREG(39), \
1111 VREG(40), VREG(41), VREG(42), VREG(43), \
1112 VREG(44), VREG(45), VREG(46), VREG(47), \
1113 VREG(48), VREG(49), VREG(50), VREG(51), \
1114 VREG(52), VREG(53), VREG(54), VREG(55), \
1115 VREG(56), VREG(57), VREG(58), VREG(59), \
1116 VREG(60), VREG(61), VREG(62), VREG(63), \
1117 /* VFP argument registers. */ \
1118 VREG(15), VREG(14), VREG(13), VREG(12), \
1119 VREG(11), VREG(10), VREG(9), VREG(8), \
1120 VREG(7), VREG(6), VREG(5), VREG(4), \
1121 VREG(3), VREG(2), VREG(1), VREG(0), \
1122 /* VFP call-saved registers. */ \
1123 VREG(16), VREG(17), VREG(18), VREG(19), \
1124 VREG(20), VREG(21), VREG(22), VREG(23), \
1125 VREG(24), VREG(25), VREG(26), VREG(27), \
1126 VREG(28), VREG(29), VREG(30), VREG(31), \
1127 /* IWMMX registers. */ \
1128 WREG(0), WREG(1), WREG(2), WREG(3), \
1129 WREG(4), WREG(5), WREG(6), WREG(7), \
1130 WREG(8), WREG(9), WREG(10), WREG(11), \
1131 WREG(12), WREG(13), WREG(14), WREG(15), \
1132 WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1133 /* Registers not for general use. */ \
1134 CC_REGNUM, VFPCC_REGNUM, \
1135 FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
1136 SP_REGNUM, PC_REGNUM \
35d965d5 1137}
9338ffe6 1138
795dc4fc 1139/* Use different register alloc ordering for Thumb. */
5a733826
BS
1140#define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1141
1142/* Tell IRA to use the order we define rather than messing it up with its
1143 own cost calculations. */
1144#define HONOR_REG_ALLOC_ORDER
795dc4fc 1145
9338ffe6
PB
1146/* Interrupt functions can only use registers that have already been
1147 saved by the prologue, even if they would normally be
1148 call-clobbered. */
1149#define HARD_REGNO_RENAME_OK(SRC, DST) \
1150 (! IS_INTERRUPT (cfun->machine->func_type) || \
6fb5fa3c 1151 df_regs_ever_live_p (DST))
35d965d5
RS
1152\f
1153/* Register and constant classes. */
1154
0be8bd1a 1155/* Register classes. */
35d965d5
RS
1156enum reg_class
1157{
1158 NO_REGS,
0be8bd1a
RE
1159 LO_REGS,
1160 STACK_REG,
1161 BASE_REGS,
1162 HI_REGS,
9adcfa3c 1163 CALLER_SAVE_REGS,
0be8bd1a
RE
1164 GENERAL_REGS,
1165 CORE_REGS,
f1adb0a9
JB
1166 VFP_D0_D7_REGS,
1167 VFP_LO_REGS,
1168 VFP_HI_REGS,
9b66ebb1 1169 VFP_REGS,
5a9335ef 1170 IWMMXT_REGS,
0be8bd1a 1171 IWMMXT_GR_REGS,
d5b7b3ae 1172 CC_REG,
9b66ebb1 1173 VFPCC_REG,
0be8bd1a
RE
1174 SFP_REG,
1175 AFP_REG,
35d965d5
RS
1176 ALL_REGS,
1177 LIM_REG_CLASSES
1178};
1179
1180#define N_REG_CLASSES (int) LIM_REG_CLASSES
1181
d6b4baa4 1182/* Give names of register classes as strings for dump file. */
35d965d5
RS
1183#define REG_CLASS_NAMES \
1184{ \
1185 "NO_REGS", \
0be8bd1a
RE
1186 "LO_REGS", \
1187 "STACK_REG", \
1188 "BASE_REGS", \
1189 "HI_REGS", \
9adcfa3c 1190 "CALLER_SAVE_REGS", \
0be8bd1a
RE
1191 "GENERAL_REGS", \
1192 "CORE_REGS", \
f1adb0a9
JB
1193 "VFP_D0_D7_REGS", \
1194 "VFP_LO_REGS", \
1195 "VFP_HI_REGS", \
9b66ebb1 1196 "VFP_REGS", \
5a9335ef 1197 "IWMMXT_REGS", \
0be8bd1a 1198 "IWMMXT_GR_REGS", \
d5b7b3ae 1199 "CC_REG", \
5384443a 1200 "VFPCC_REG", \
9f4f1735
JJ
1201 "SFP_REG", \
1202 "AFP_REG", \
1203 "ALL_REGS" \
35d965d5
RS
1204}
1205
1206/* Define which registers fit in which classes.
1207 This is an initializer for a vector of HARD_REG_SET
1208 of length N_REG_CLASSES. */
f1adb0a9
JB
1209#define REG_CLASS_CONTENTS \
1210{ \
1211 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
f1adb0a9
JB
1212 { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1213 { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1214 { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
0be8bd1a 1215 { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
9adcfa3c 1216 { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
0be8bd1a
RE
1217 { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1218 { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1219 { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1220 { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1221 { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1222 { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1223 { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1224 { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1225 { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1226 { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1227 { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1228 { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
d8484d41 1229 { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F } /* ALL_REGS */ \
35d965d5 1230}
4b02997f 1231
f1adb0a9
JB
1232/* Any of the VFP register classes. */
1233#define IS_VFP_CLASS(X) \
1234 ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1235 || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1236
35d965d5
RS
1237/* The same information, inverted:
1238 Return the class number of the smallest class containing
1239 reg number REGNO. This could be a conditional expression
1240 or could index an array. */
d5b7b3ae 1241#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5 1242
0be8bd1a
RE
1243/* In VFPv1, VFP registers could only be accessed in the mode they
1244 were set, so subregs would be invalid there. However, we don't
1245 support VFPv1 at the moment, and the restriction was lifted in
e81bf2ce
JB
1246 VFPv2.
1247 In big-endian mode, modes greater than word size (i.e. DFmode) are stored in
1248 VFP registers in little-endian order. We can't describe that accurately to
1249 GCC, so avoid taking subregs of such values. */
1250#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1251 (TARGET_VFP && TARGET_BIG_END \
1252 && (GET_MODE_SIZE (FROM) > UNITS_PER_WORD \
1253 || GET_MODE_SIZE (TO) > UNITS_PER_WORD) \
1254 && reg_classes_intersect_p (VFP_REGS, (CLASS)))
75d2580c 1255
35d965d5 1256/* The class value for index registers, and the one for base regs. */
5b3e6663 1257#define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
f5c630c3 1258#define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
d5b7b3ae 1259
b93a0fe6 1260/* For the Thumb the high registers cannot be used as base registers
6bc82793 1261 when addressing quantities in QI or HI mode; if we don't know the
888d2cd6 1262 mode, then we must be conservative. */
3dcc68a4 1263#define MODE_BASE_REG_CLASS(MODE) \
9adc580c 1264 (TARGET_ARM || (TARGET_THUMB2 && !optimize_size) ? CORE_REGS : \
888d2cd6
DJ
1265 (((MODE) == SImode) ? BASE_REGS : LO_REGS))
1266
1267/* For Thumb we can not support SP+reg addressing, so we return LO_REGS
1268 instead of BASE_REGS. */
1269#define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
3dcc68a4 1270
42db504c 1271/* When this hook returns true for MODE, the compiler allows
d5b7b3ae
RE
1272 registers explicitly used in the rtl to be used as spill registers
1273 but prevents the compiler from extending the lifetime of these
d6b4baa4 1274 registers. */
42db504c
SB
1275#define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1276 arm_small_register_classes_for_mode_p
35d965d5 1277
d5b7b3ae
RE
1278/* Must leave BASE_REGS reloads alone */
1279#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1280 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1281 ? ((true_regnum (X) == -1 ? LO_REGS \
1282 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1283 : NO_REGS)) \
1284 : NO_REGS)
1285
1286#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
97358092 1287 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
d5b7b3ae
RE
1288 ? ((true_regnum (X) == -1 ? LO_REGS \
1289 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1290 : NO_REGS)) \
1291 : NO_REGS)
35d965d5 1292
ff9940b0
RE
1293/* Return the register class of a scratch register needed to copy IN into
1294 or out of a register in CLASS in MODE. If it can be done directly,
1295 NO_REGS is returned. */
d5b7b3ae 1296#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1297 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
9b66ebb1 1298 ((TARGET_VFP && TARGET_HARD_FLOAT \
f1adb0a9 1299 && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1300 ? coproc_secondary_reload_class (MODE, X, FALSE) \
1301 : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1302 ? coproc_secondary_reload_class (MODE, X, TRUE) \
5b3e6663 1303 : TARGET_32BIT \
9b66ebb1 1304 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1305 ? GENERAL_REGS : NO_REGS) \
1306 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
f676971a 1307
d6b4baa4 1308/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1309#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1310 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
9b66ebb1 1311 ((TARGET_VFP && TARGET_HARD_FLOAT \
f1adb0a9 1312 && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1313 ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1314 (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1315 coproc_secondary_reload_class (MODE, X, TRUE) : \
0be8bd1a
RE
1316 (TARGET_32BIT ? \
1317 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1318 && CONSTANT_P (X)) \
9b6b54e2 1319 ? GENERAL_REGS : \
0be8bd1a 1320 (((MODE) == HImode && ! arm_arch4 \
d435a4be
KT
1321 && (MEM_P (X) \
1322 || ((REG_P (X) || GET_CODE (X) == SUBREG) \
0be8bd1a
RE
1323 && true_regnum (X) == -1))) \
1324 ? GENERAL_REGS : NO_REGS) \
1325 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1326
6f734908
RE
1327/* Try a machine-dependent way of reloading an illegitimate address
1328 operand. If we find one, push the reload and jump to WIN. This
1329 macro is used in only one place: `find_reloads_address' in reload.c.
1330
1331 For the ARM, we wish to handle large displacements off a base
1332 register by splitting the addend across a MOV and the mem insn.
d5b7b3ae
RE
1333 This can cut the number of reloads needed. */
1334#define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1335 do \
1336 { \
0cd98787
JZ
1337 if (arm_legitimize_reload_address (&X, MODE, OPNUM, TYPE, IND)) \
1338 goto WIN; \
d5b7b3ae 1339 } \
62b10bbc 1340 while (0)
6f734908 1341
27847754 1342/* XXX If an HImode FP+large_offset address is converted to an HImode
d5b7b3ae
RE
1343 SP+large_offset address, then reload won't know how to fix it. It sees
1344 only that SP isn't valid for HImode, and so reloads the SP into an index
1345 register, but the resulting address is still invalid because the offset
1346 is too big. We fix it here instead by reloading the entire address. */
1347/* We could probably achieve better results by defining PROMOTE_MODE to help
1348 cope with the variances between the Thumb's signed and unsigned byte and
1349 halfword load instructions. */
5b3e6663 1350/* ??? This should be safe for thumb2, but we may be able to do better. */
a132dad6
RE
1351#define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_L, WIN) \
1352do { \
1353 rtx new_x = thumb_legitimize_reload_address (&X, MODE, OPNUM, TYPE, IND_L); \
1354 if (new_x) \
1355 { \
1356 X = new_x; \
1357 goto WIN; \
1358 } \
1359} while (0)
d5b7b3ae
RE
1360
1361#define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1362 if (TARGET_ARM) \
1363 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1364 else \
1365 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
f676971a 1366
35d965d5
RS
1367/* Return the maximum number of consecutive registers
1368 needed to represent mode MODE in a register of class CLASS.
0be8bd1a
RE
1369 ARM regs are UNITS_PER_WORD bits.
1370 FIXME: Is this true for iWMMX? */
35d965d5 1371#define CLASS_MAX_NREGS(CLASS, MODE) \
0be8bd1a 1372 (ARM_NUM_REGS (MODE))
9b6b54e2
NC
1373
1374/* If defined, gives a class of registers that cannot be used as the
1375 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5
RS
1376\f
1377/* Stack layout; function entry, exit and calling. */
1378
1379/* Define this if pushing a word on the stack
1380 makes the stack pointer a smaller address. */
1381#define STACK_GROWS_DOWNWARD 1
1382
a4d05547 1383/* Define this to nonzero if the nominal address of the stack frame
35d965d5
RS
1384 is at the high-address end of the local variables;
1385 that is, each additional local variable allocated
1386 goes at a more negative offset in the frame. */
1387#define FRAME_GROWS_DOWNWARD 1
1388
a2503645
RS
1389/* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1390 When present, it is one word in size, and sits at the top of the frame,
1391 between the soft frame pointer and either r7 or r11.
1392
1393 We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1394 and only then if some outgoing arguments are passed on the stack. It would
1395 be tempting to also check whether the stack arguments are passed by indirect
1396 calls, but there seems to be no reason in principle why a post-reload pass
1397 couldn't convert a direct call into an indirect one. */
1398#define CALLER_INTERWORKING_SLOT_SIZE \
1399 (TARGET_CALLER_INTERWORKING \
38173d38 1400 && crtl->outgoing_args_size != 0 \
a2503645
RS
1401 ? UNITS_PER_WORD : 0)
1402
35d965d5
RS
1403/* Offset within stack frame to start allocating local variables at.
1404 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1405 first local allocated. Otherwise, it is the offset to the BEGINNING
1406 of the first local allocated. */
1407#define STARTING_FRAME_OFFSET 0
1408
1409/* If we generate an insn to push BYTES bytes,
1410 this says how many the stack pointer really advances by. */
d5b7b3ae 1411/* The push insns do not do this rounding implicitly.
d6b4baa4 1412 So don't define this. */
0c2ca901 1413/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1414
1415/* Define this if the maximum size of all the outgoing args is to be
1416 accumulated and pushed during the prologue. The amount can be
38173d38 1417 found in the variable crtl->outgoing_args_size. */
6cfc7210 1418#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1419
1420/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1421#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5 1422
9f7bf991
RE
1423/* Amount of memory needed for an untyped call to save all possible return
1424 registers. */
1425#define APPLY_RESULT_SIZE arm_apply_result_size()
1426
11c1a207
RE
1427/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1428 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1429 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1430#define DEFAULT_PCC_STRUCT_RETURN 0
1431
6d3d9133 1432/* These bits describe the different types of function supported
112cdef5 1433 by the ARM backend. They are exclusive. i.e. a function cannot be both a
6d3d9133
NC
1434 normal function and an interworked function, for example. Knowing the
1435 type of a function is important for determining its prologue and
1436 epilogue sequences.
1437 Note value 7 is currently unassigned. Also note that the interrupt
1438 function types all have bit 2 set, so that they can be tested for easily.
1439 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1440 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1441 default to unknown. This will force the first use of arm_current_func_type
1442 to call arm_compute_func_type. */
1443#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1444#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1445#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
6d3d9133
NC
1446#define ARM_FT_ISR 4 /* An interrupt service routine. */
1447#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1448#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1449
1450#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1451
1452/* In addition functions can have several type modifiers,
1453 outlined by these bit masks: */
1454#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1455#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1456#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1457#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
5b3e6663 1458#define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
6d3d9133
NC
1459
1460/* Some macros to test these flags. */
1461#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1462#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1463#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1464#define IS_NAKED(t) (t & ARM_FT_NAKED)
1465#define IS_NESTED(t) (t & ARM_FT_NESTED)
5b3e6663 1466#define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
6d3d9133 1467
5848830f
PB
1468
1469/* Structure used to hold the function stack frame layout. Offsets are
1470 relative to the stack pointer on function entry. Positive offsets are
1471 in the direction of stack growth.
1472 Only soft_frame is used in thumb mode. */
1473
d1b38208 1474typedef struct GTY(()) arm_stack_offsets
5848830f
PB
1475{
1476 int saved_args; /* ARG_POINTER_REGNUM. */
1477 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1478 int saved_regs;
1479 int soft_frame; /* FRAME_POINTER_REGNUM. */
2591db65 1480 int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
5848830f 1481 int outgoing_args; /* STACK_POINTER_REGNUM. */
954954d1 1482 unsigned int saved_regs_mask;
5848830f
PB
1483}
1484arm_stack_offsets;
1485
906668bb 1486#ifndef GENERATOR_FILE
6d3d9133
NC
1487/* A C structure for machine-specific, per-function data.
1488 This is added to the cfun structure. */
d1b38208 1489typedef struct GTY(()) machine_function
d5b7b3ae 1490{
6bc82793 1491 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1492 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1493 /* Records if LR has to be saved for far jumps. */
1494 int far_jump_used;
1495 /* Records if ARG_POINTER was ever live. */
1496 int arg_pointer_live;
6f7ebcbb
NC
1497 /* Records if the save of LR has been eliminated. */
1498 int lr_save_eliminated;
0977774b 1499 /* The size of the stack frame. Only valid after reload. */
5848830f 1500 arm_stack_offsets stack_offsets;
6d3d9133
NC
1501 /* Records the type of the current function. */
1502 unsigned long func_type;
3cb66fd7
NC
1503 /* Record if the function has a variable argument list. */
1504 int uses_anonymous_args;
5a9335ef
NC
1505 /* Records if sibcalls are blocked because an argument
1506 register is needed to preserve stack alignment. */
1507 int sibcall_blocked;
020a4035
RE
1508 /* The PIC register for this function. This might be a pseudo. */
1509 rtx pic_reg;
b12a00f1 1510 /* Labels for per-function Thumb call-via stubs. One per potential calling
57ecec57
PB
1511 register. We can never call via LR or PC. We can call via SP if a
1512 trampoline happens to be on the top of the stack. */
1513 rtx call_via[14];
934c2060
RR
1514 /* Set to 1 when a return insn is output, this means that the epilogue
1515 is not needed. */
1516 int return_used_this_function;
906668bb
BS
1517 /* When outputting Thumb-1 code, record the last insn that provides
1518 information about condition codes, and the comparison operands. */
1519 rtx thumb1_cc_insn;
1520 rtx thumb1_cc_op0;
1521 rtx thumb1_cc_op1;
1522 /* Also record the CC mode that is supported. */
1523 enum machine_mode thumb1_cc_mode;
6d3d9133
NC
1524}
1525machine_function;
906668bb 1526#endif
d5b7b3ae 1527
b12a00f1 1528/* As in the machine_function, a global set of call-via labels, for code
d6b5193b 1529 that is in text_section. */
57ecec57 1530extern GTY(()) rtx thumb_call_via_label[14];
b12a00f1 1531
390b17c2
RE
1532/* The number of potential ways of assigning to a co-processor. */
1533#define ARM_NUM_COPROC_SLOTS 1
1534
1535/* Enumeration of procedure calling standard variants. We don't really
1536 support all of these yet. */
1537enum arm_pcs
1538{
1539 ARM_PCS_AAPCS, /* Base standard AAPCS. */
1540 ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1541 ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1542 /* This must be the last AAPCS variant. */
1543 ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1544 ARM_PCS_ATPCS, /* ATPCS. */
1545 ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1546 ARM_PCS_UNKNOWN
1547};
1548
12ffc7d5
CLT
1549/* Default procedure calling standard of current compilation unit. */
1550extern enum arm_pcs arm_pcs_default;
1551
82e9d970 1552/* A C type for declaring a variable that is used as the first argument of
390b17c2 1553 `FUNCTION_ARG' and other related values. */
82e9d970
PB
1554typedef struct
1555{
d5b7b3ae 1556 /* This is the number of registers of arguments scanned so far. */
82e9d970 1557 int nregs;
5a9335ef
NC
1558 /* This is the number of iWMMXt register arguments scanned so far. */
1559 int iwmmxt_nregs;
1560 int named_count;
1561 int nargs;
390b17c2
RE
1562 /* Which procedure call variant to use for this call. */
1563 enum arm_pcs pcs_variant;
1564
1565 /* AAPCS related state tracking. */
1566 int aapcs_arg_processed; /* No need to lay out this argument again. */
1567 int aapcs_cprc_slot; /* Index of co-processor rules to handle
1568 this argument, or -1 if using core
1569 registers. */
1570 int aapcs_ncrn;
1571 int aapcs_next_ncrn;
1572 rtx aapcs_reg; /* Register assigned to this argument. */
1573 int aapcs_partial; /* How many bytes are passed in regs (if
1574 split between core regs and stack.
1575 Zero otherwise. */
1576 int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1577 int can_split; /* Argument can be split between core regs
1578 and the stack. */
1579 /* Private data for tracking VFP register allocation */
1580 unsigned aapcs_vfp_regs_free;
1581 unsigned aapcs_vfp_reg_alloc;
1582 int aapcs_vfp_rcount;
46107b99 1583 MACHMODE aapcs_vfp_rmode;
d5b7b3ae 1584} CUMULATIVE_ARGS;
82e9d970 1585
866af8a9
JB
1586#define FUNCTION_ARG_PADDING(MODE, TYPE) \
1587 (arm_pad_arg_upward (MODE, TYPE) ? upward : downward)
1588
1589#define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
1590 (arm_pad_reg_upward (MODE, TYPE, FIRST) ? upward : downward)
1591
1592/* For AAPCS, padding should never be below the argument. For other ABIs,
1593 * mimic the default. */
1594#define PAD_VARARGS_DOWN \
1595 ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1596
35d965d5
RS
1597/* Initialize a variable CUM of type CUMULATIVE_ARGS
1598 for a call to a function whose data type is FNTYPE.
1599 For a library call, FNTYPE is 0.
1600 On the ARM, the offset starts at 0. */
0f6937fe 1601#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1602 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5 1603
35d965d5
RS
1604/* 1 if N is a possible register number for function argument passing.
1605 On the ARM, r0-r3 are used to pass args. */
390b17c2
RE
1606#define FUNCTION_ARG_REGNO_P(REGNO) \
1607 (IN_RANGE ((REGNO), 0, 3) \
1608 || (TARGET_AAPCS_BASED && TARGET_VFP && TARGET_HARD_FLOAT \
1609 && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1610 || (TARGET_IWMMXT_ABI \
5848830f 1611 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1612
f99fce0c 1613\f
afef3d7a 1614/* If your target environment doesn't prefix user functions with an
96a3900d 1615 underscore, you may wish to re-define this to prevent any conflicts. */
afef3d7a
NC
1616#ifndef ARM_MCOUNT_NAME
1617#define ARM_MCOUNT_NAME "*mcount"
1618#endif
1619
1620/* Call the function profiler with a given profile label. The Acorn
1621 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1622 On the ARM the full profile code will look like:
1623 .data
1624 LP1
1625 .word 0
1626 .text
1627 mov ip, lr
1628 bl mcount
1629 .word LP1
1630
1631 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1632 will output the .text section.
1633
1634 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1635 ``prof'' doesn't seem to mind about this!
1636
1637 Note - this version of the code is designed to work in both ARM and
1638 Thumb modes. */
be393ecf 1639#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1640#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1641{ \
1642 char temp[20]; \
1643 rtx sym; \
1644 \
dd18ae56 1645 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1646 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1647 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1648 fputc ('\n', STREAM); \
1649 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1650 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1651 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1652}
be393ecf 1653#endif
35d965d5 1654
59be6073 1655#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1656#define FUNCTION_PROFILER(STREAM, LABELNO) \
1657 if (TARGET_ARM) \
1658 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1659 else \
1660 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1661#else
1662#define FUNCTION_PROFILER(STREAM, LABELNO) \
1663 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1664#endif
d5b7b3ae 1665
35d965d5
RS
1666/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1667 the stack pointer does not matter. The value is tested only in
1668 functions that have frame pointers.
1669 No definition is equivalent to always zero.
1670
1671 On the ARM, the function epilogue recovers the stack pointer from the
1672 frame. */
1673#define EXIT_IGNORE_STACK 1
1674
2b261262 1675#define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
c7861455 1676
35d965d5
RS
1677/* Determine if the epilogue should be output as RTL.
1678 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1679#define USE_RETURN_INSN(ISCOND) \
7c19c715 1680 (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1681
1682/* Definitions for register eliminations.
1683
1684 This is an array of structures. Each structure initializes one pair
1685 of eliminable registers. The "from" register number is given first,
1686 followed by "to". Eliminations of the same "from" register are listed
1687 in order of preference.
1688
1689 We have two registers that can be eliminated on the ARM. First, the
1690 arg pointer register can often be eliminated in favor of the stack
1691 pointer register. Secondly, the pseudo frame pointer register can always
1692 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1693 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1694 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1695
d5b7b3ae
RE
1696#define ELIMINABLE_REGS \
1697{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1698 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1699 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1700 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1701 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1702 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1703 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1704
d5b7b3ae
RE
1705/* Define the offset between two registers, one to be eliminated, and the
1706 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1707#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1708 if (TARGET_ARM) \
5848830f 1709 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1710 else \
5848830f
PB
1711 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1712
d5b7b3ae
RE
1713/* Special case handling of the location of arguments passed on the stack. */
1714#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
f676971a 1715
d5b7b3ae
RE
1716/* Initialize data used by insn expanders. This is called from insn_emit,
1717 once for every function before code is generated. */
1718#define INIT_EXPANDERS arm_init_expanders ()
1719
35d965d5 1720/* Length in units of the trampoline for entering a nested function. */
5b3e6663 1721#define TRAMPOLINE_SIZE (TARGET_32BIT ? 16 : 20)
35d965d5 1722
006946e4
JM
1723/* Alignment required for a trampoline in bits. */
1724#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1725\f
1726/* Addressing modes, and classification of registers for them. */
3cd45774 1727#define HAVE_POST_INCREMENT 1
5b3e6663
PB
1728#define HAVE_PRE_INCREMENT TARGET_32BIT
1729#define HAVE_POST_DECREMENT TARGET_32BIT
1730#define HAVE_PRE_DECREMENT TARGET_32BIT
1731#define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1732#define HAVE_POST_MODIFY_DISP TARGET_32BIT
1733#define HAVE_PRE_MODIFY_REG TARGET_32BIT
1734#define HAVE_POST_MODIFY_REG TARGET_32BIT
35d965d5 1735
8875e939
RR
1736enum arm_auto_incmodes
1737 {
1738 ARM_POST_INC,
1739 ARM_PRE_INC,
1740 ARM_POST_DEC,
1741 ARM_PRE_DEC
1742 };
1743
1744#define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1745 (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1746#define USE_LOAD_POST_INCREMENT(mode) \
1747 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1748#define USE_LOAD_PRE_INCREMENT(mode) \
1749 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1750#define USE_LOAD_POST_DECREMENT(mode) \
1751 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1752#define USE_LOAD_PRE_DECREMENT(mode) \
1753 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1754
1755#define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1756#define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1757#define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1758#define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1759
35d965d5
RS
1760/* Macros to check register numbers against specific register classes. */
1761
1762/* These assume that REGNO is a hard or pseudo reg number.
1763 They give nonzero only if REGNO is a hard reg of the suitable class
1764 or a pseudo reg currently allocated to a suitable hard reg.
1765 Since they use reg_renumber, they are safe only once reg_renumber
aeb9f7cf
SB
1766 has been allocated, which happens in reginfo.c during register
1767 allocation. */
d5b7b3ae
RE
1768#define TEST_REGNO(R, TEST, VALUE) \
1769 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1770
5b3e6663 1771/* Don't allow the pc to be used. */
f1008e52
RE
1772#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1773 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1774 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1775 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1776
5b3e6663 1777#define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
f1008e52
RE
1778 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1779 || (GET_MODE_SIZE (MODE) >= 4 \
1780 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1781
1782#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
5b3e6663
PB
1783 (TARGET_THUMB1 \
1784 ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
f1008e52
RE
1785 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1786
888d2cd6
DJ
1787/* Nonzero if X can be the base register in a reg+reg addressing mode.
1788 For Thumb, we can not use SP + reg, so reject SP. */
1789#define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
f5c630c3 1790 REGNO_MODE_OK_FOR_BASE_P (X, QImode)
888d2cd6 1791
f1008e52
RE
1792/* For ARM code, we don't care about the mode, but for Thumb, the index
1793 must be suitable for use in a QImode load. */
d5b7b3ae 1794#define REGNO_OK_FOR_INDEX_P(REGNO) \
f5c630c3
PB
1795 (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1796 && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
35d965d5
RS
1797
1798/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 1799 Shifts in addresses can't be by a register. */
ff9940b0 1800#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1801
1802/* Recognize any constant value that is a valid address. */
1803/* XXX We can address any constant, eventually... */
5b3e6663 1804/* ??? Should the TARGET_ARM here also apply to thumb2? */
008cf58a
RE
1805#define CONSTANT_ADDRESS_P(X) \
1806 (GET_CODE (X) == SYMBOL_REF \
1807 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 1808 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 1809
8426b956
RS
1810/* True if SYMBOL + OFFSET constants must refer to something within
1811 SYMBOL's section. */
1812#define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1813
571191af
PB
1814/* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1815#ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1816#define TARGET_DEFAULT_WORD_RELOCATIONS 0
1817#endif
1818
c27ba912
DM
1819#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1820#define SUBTARGET_NAME_ENCODING_LENGTHS
1821#endif
1822
6bc82793 1823/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
1824 Each case label should return the number of characters to
1825 be stripped from the start of a function's name, if that
1826 name starts with the indicated character. */
1827#define ARM_NAME_ENCODING_LENGTHS \
00fdafef 1828 case '*': return 1; \
f676971a 1829 SUBTARGET_NAME_ENCODING_LENGTHS
c27ba912 1830
c27ba912
DM
1831/* This is how to output a reference to a user-level label named NAME.
1832 `assemble_name' uses this. */
e5951263 1833#undef ASM_OUTPUT_LABELREF
c27ba912 1834#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 1835 arm_asm_output_labelref (FILE, NAME)
c27ba912 1836
7a085dce 1837/* Output IT instructions for conditionally executed Thumb-2 instructions. */
5b3e6663
PB
1838#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1839 if (TARGET_THUMB2) \
1840 thumb2_asm_output_opcode (STREAM);
1841
7abc66b1
JB
1842/* The EABI specifies that constructors should go in .init_array.
1843 Other targets use .ctors for compatibility. */
88c6057f 1844#ifndef ARM_EABI_CTORS_SECTION_OP
7abc66b1
JB
1845#define ARM_EABI_CTORS_SECTION_OP \
1846 "\t.section\t.init_array,\"aw\",%init_array"
88c6057f
MM
1847#endif
1848#ifndef ARM_EABI_DTORS_SECTION_OP
7abc66b1
JB
1849#define ARM_EABI_DTORS_SECTION_OP \
1850 "\t.section\t.fini_array,\"aw\",%fini_array"
88c6057f 1851#endif
7abc66b1
JB
1852#define ARM_CTORS_SECTION_OP \
1853 "\t.section\t.ctors,\"aw\",%progbits"
1854#define ARM_DTORS_SECTION_OP \
1855 "\t.section\t.dtors,\"aw\",%progbits"
1856
1857/* Define CTORS_SECTION_ASM_OP. */
1858#undef CTORS_SECTION_ASM_OP
1859#undef DTORS_SECTION_ASM_OP
1860#ifndef IN_LIBGCC2
1861# define CTORS_SECTION_ASM_OP \
1862 (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1863# define DTORS_SECTION_ASM_OP \
1864 (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1865#else /* !defined (IN_LIBGCC2) */
1866/* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1867 so we cannot use the definition above. */
1868# ifdef __ARM_EABI__
1869/* The .ctors section is not part of the EABI, so we do not define
1870 CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1871 from trying to use it. We do define it when doing normal
1872 compilation, as .init_array can be used instead of .ctors. */
1873/* There is no need to emit begin or end markers when using
1874 init_array; the dynamic linker will compute the size of the
1875 array itself based on special symbols created by the static
1876 linker. However, we do need to arrange to set up
1877 exception-handling here. */
1878# define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1879# define CTOR_LIST_END /* empty */
1880# define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1881# define DTOR_LIST_END /* empty */
1882# else /* !defined (__ARM_EABI__) */
1883# define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1884# define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1885# endif /* !defined (__ARM_EABI__) */
1886#endif /* !defined (IN_LIBCC2) */
1887
1e731102
MM
1888/* True if the operating system can merge entities with vague linkage
1889 (e.g., symbols in COMDAT group) during dynamic linking. */
1890#ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
1891#define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
1892#endif
1893
617a1b71
PB
1894#define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
1895
35d965d5
RS
1896/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1897 and check its validity for a certain class.
1898 We have two alternate definitions for each of them.
1899 The usual definition accepts all pseudo regs; the other rejects
1900 them unless they have been allocated suitable hard regs.
5b3e6663 1901 The symbol REG_OK_STRICT causes the latter definition to be used.
7a085dce 1902 Thumb-2 has the same restrictions as arm. */
35d965d5 1903#ifndef REG_OK_STRICT
ff9940b0 1904
f1008e52
RE
1905#define ARM_REG_OK_FOR_BASE_P(X) \
1906 (REGNO (X) <= LAST_ARM_REGNUM \
1907 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1908 || REGNO (X) == FRAME_POINTER_REGNUM \
1909 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 1910
f5c630c3
PB
1911#define ARM_REG_OK_FOR_INDEX_P(X) \
1912 ((REGNO (X) <= LAST_ARM_REGNUM \
1913 && REGNO (X) != STACK_POINTER_REGNUM) \
1914 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1915 || REGNO (X) == FRAME_POINTER_REGNUM \
1916 || REGNO (X) == ARG_POINTER_REGNUM)
1917
5b3e6663 1918#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
f1008e52
RE
1919 (REGNO (X) <= LAST_LO_REGNUM \
1920 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1921 || (GET_MODE_SIZE (MODE) >= 4 \
1922 && (REGNO (X) == STACK_POINTER_REGNUM \
1923 || (X) == hard_frame_pointer_rtx \
1924 || (X) == arg_pointer_rtx)))
ff9940b0 1925
76a318e9
RE
1926#define REG_STRICT_P 0
1927
d5b7b3ae 1928#else /* REG_OK_STRICT */
ff9940b0 1929
f1008e52
RE
1930#define ARM_REG_OK_FOR_BASE_P(X) \
1931 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 1932
f5c630c3
PB
1933#define ARM_REG_OK_FOR_INDEX_P(X) \
1934 ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
1935
5b3e6663
PB
1936#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1937 THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 1938
76a318e9
RE
1939#define REG_STRICT_P 1
1940
d5b7b3ae 1941#endif /* REG_OK_STRICT */
f1008e52
RE
1942
1943/* Now define some helpers in terms of the above. */
1944
1945#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
5b3e6663
PB
1946 (TARGET_THUMB1 \
1947 ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
f1008e52
RE
1948 : ARM_REG_OK_FOR_BASE_P (X))
1949
5b3e6663 1950/* For 16-bit Thumb, a valid index register is anything that can be used in
f1008e52 1951 a byte load instruction. */
5b3e6663
PB
1952#define THUMB1_REG_OK_FOR_INDEX_P(X) \
1953 THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
f1008e52
RE
1954
1955/* Nonzero if X is a hard reg that can be used as an index
1956 or if it is a pseudo reg. On the Thumb, the stack pointer
1957 is not suitable. */
1958#define REG_OK_FOR_INDEX_P(X) \
5b3e6663
PB
1959 (TARGET_THUMB1 \
1960 ? THUMB1_REG_OK_FOR_INDEX_P (X) \
f1008e52
RE
1961 : ARM_REG_OK_FOR_INDEX_P (X))
1962
888d2cd6
DJ
1963/* Nonzero if X can be the base register in a reg+reg addressing mode.
1964 For Thumb, we can not use SP + reg, so reject SP. */
1965#define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1966 REG_OK_FOR_INDEX_P (X)
35d965d5 1967\f
f1008e52 1968#define ARM_BASE_REGISTER_RTX_P(X) \
d435a4be 1969 (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 1970
f1008e52 1971#define ARM_INDEX_REGISTER_RTX_P(X) \
d435a4be 1972 (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 1973\f
35d965d5
RS
1974/* Specify the machine mode that this machine uses
1975 for the index in the tablejump instruction. */
d5b7b3ae 1976#define CASE_VECTOR_MODE Pmode
35d965d5 1977
907dd0c7 1978#define CASE_VECTOR_PC_RELATIVE (TARGET_THUMB2 \
83c3a2d8 1979 || (TARGET_THUMB1 \
907dd0c7
RE
1980 && (optimize_size || flag_pic)))
1981
1982#define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
83c3a2d8 1983 (TARGET_THUMB1 \
907dd0c7
RE
1984 ? (min >= 0 && max < 512 \
1985 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
1986 : min >= -256 && max < 256 \
1987 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
1988 : min >= 0 && max < 8192 \
1989 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
1990 : min >= -4096 && max < 4096 \
1991 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
1992 : SImode) \
10c241af 1993 : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
907dd0c7
RE
1994 : (max >= 0x200) ? HImode \
1995 : QImode))
5b3e6663 1996
ff9940b0
RE
1997/* signed 'char' is most compatible, but RISC OS wants it unsigned.
1998 unsigned is probably best, but may break some code. */
1999#ifndef DEFAULT_SIGNED_CHAR
3967692c 2000#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
2001#endif
2002
35d965d5 2003/* Max number of bytes we can move from memory to memory
d17ce9af
TG
2004 in one reasonably fast instruction. */
2005#define MOVE_MAX 4
35d965d5 2006
d19fb8e3 2007#undef MOVE_RATIO
e04ad03d 2008#define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
d19fb8e3 2009
ff9940b0
RE
2010/* Define if operations between registers always perform the operation
2011 on the full register even if a narrower mode is specified. */
2012#define WORD_REGISTER_OPERATIONS
2013
2014/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2015 will either zero-extend or sign-extend. The value of this macro should
2016 be the code that says which one of the two operations is implicitly
f822d252 2017 done, UNKNOWN if none. */
9c872872 2018#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
2019 (TARGET_THUMB ? ZERO_EXTEND : \
2020 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
f822d252 2021 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
ff9940b0 2022
35d965d5
RS
2023/* Nonzero if access to memory by bytes is slow and undesirable. */
2024#define SLOW_BYTE_ACCESS 0
2025
d5b7b3ae 2026#define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
f676971a 2027
35d965d5
RS
2028/* Immediate shift counts are truncated by the output routines (or was it
2029 the assembler?). Shift counts in a register are truncated by ARM. Note
2030 that the native compiler puts too large (> 32) immediate shift counts
2031 into a register and shifts by the register, letting the ARM decide what
2032 to do instead of doing that itself. */
ff9940b0
RE
2033/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2034 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2035 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 2036 rotates is modulo 32 used. */
ff9940b0 2037/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 2038
35d965d5 2039/* All integers have the same format so truncation is easy. */
d5b7b3ae 2040#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
35d965d5
RS
2041
2042/* Calling from registers is a massive pain. */
2043#define NO_FUNCTION_CSE 1
2044
35d965d5
RS
2045/* The machine modes of pointers and functions */
2046#define Pmode SImode
2047#define FUNCTION_MODE Pmode
2048
d5b7b3ae
RE
2049#define ARM_FRAME_RTX(X) \
2050 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
2051 || (X) == arg_pointer_rtx)
2052
ff9940b0 2053/* Try to generate sequences that don't involve branches, we can then use
a51fb17f 2054 conditional instructions. */
3a4fd356 2055#define BRANCH_COST(speed_p, predictable_p) \
153668ec
JB
2056 (current_tune->branch_cost (speed_p, predictable_p))
2057
a51fb17f
BC
2058/* False if short circuit operation is preferred. */
2059#define LOGICAL_OP_NON_SHORT_CIRCUIT \
2060 ((optimize_size) \
2061 ? (TARGET_THUMB ? false : true) \
2062 : (current_tune->logical_op_non_short_circuit[TARGET_ARM]))
2063
7a801826
RE
2064\f
2065/* Position Independent Code. */
2066/* We decide which register to use based on the compilation options and
2067 the assembler in use; this is more general than the APCS restriction of
2068 using sb (r9) all the time. */
020a4035 2069extern unsigned arm_pic_register;
7a801826
RE
2070
2071/* The register number of the register used to address a table of static
2072 data addresses in memory. */
2073#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2074
f5a1b0d2 2075/* We can't directly access anything that contains a symbol,
d3585b76
DJ
2076 nor can we indirect via the constant pool. One exception is
2077 UNSPEC_TLS, which is always PIC. */
82e9d970 2078#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
2079 (!(symbol_mentioned_p (X) \
2080 || label_mentioned_p (X) \
2081 || (GET_CODE (X) == SYMBOL_REF \
2082 && CONSTANT_POOL_ADDRESS_P (X) \
2083 && (symbol_mentioned_p (get_pool_constant (X)) \
d3585b76
DJ
2084 || label_mentioned_p (get_pool_constant (X))))) \
2085 || tls_mentioned_p (X))
1575c31e 2086
13bd191d
PB
2087/* We need to know when we are making a constant pool; this determines
2088 whether data needs to be in the GOT or can be referenced via a GOT
2089 offset. */
2090extern int making_const_table;
82e9d970 2091\f
c27ba912 2092/* Handle pragmas for compatibility with Intel's compilers. */
b76c3c4b 2093/* Also abuse this to register additional C specific EABI attributes. */
c58b209a
NB
2094#define REGISTER_TARGET_PRAGMAS() do { \
2095 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2096 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2097 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
b76c3c4b 2098 arm_lang_object_attributes_init(); \
8b97c5f8
ZW
2099} while (0)
2100
d6b4baa4 2101/* Condition code information. */
ff9940b0 2102/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 2103 return the mode to be used for the comparison. */
d5b7b3ae
RE
2104
2105#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 2106
880873be
RE
2107#define REVERSIBLE_CC_MODE(MODE) 1
2108
2109#define REVERSE_CONDITION(CODE,MODE) \
2110 (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2111 ? reverse_condition_maybe_unordered (code) \
2112 : reverse_condition (code))
008cf58a 2113
7dba8395
RH
2114/* The arm5 clz instruction returns 32. */
2115#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
ca96ed43 2116#define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
35d965d5 2117\f
906668bb
BS
2118#define CC_STATUS_INIT \
2119 do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
2120
d5b7b3ae 2121#undef ASM_APP_OFF
5b3e6663
PB
2122#define ASM_APP_OFF (TARGET_THUMB1 ? "\t.code\t16\n" : \
2123 TARGET_THUMB2 ? "\t.thumb\n" : "")
35d965d5 2124
2ee67fbb
JB
2125/* Output a push or a pop instruction (only used when profiling).
2126 We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2127 that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2128 that r7 isn't used by the function profiler, so we can use it as a
2129 scratch reg. WARNING: This isn't safe in the general case! It may be
2130 sensitive to future changes in final.c:profile_function. */
d5b7b3ae 2131#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2132 do \
2133 { \
2134 if (TARGET_ARM) \
2135 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2136 STACK_POINTER_REGNUM, REGNO); \
2ee67fbb
JB
2137 else if (TARGET_THUMB1 \
2138 && (REGNO) == STATIC_CHAIN_REGNUM) \
2139 { \
2140 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2141 asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2142 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2143 } \
8a81cc45
RE
2144 else \
2145 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2146 } while (0)
d5b7b3ae
RE
2147
2148
2ee67fbb 2149/* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
d5b7b3ae 2150#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2151 do \
2152 { \
2153 if (TARGET_ARM) \
2154 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2155 STACK_POINTER_REGNUM, REGNO); \
2ee67fbb
JB
2156 else if (TARGET_THUMB1 \
2157 && (REGNO) == STATIC_CHAIN_REGNUM) \
2158 { \
2159 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2160 asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2161 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2162 } \
8a81cc45
RE
2163 else \
2164 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2165 } while (0)
d5b7b3ae 2166
b0fe107e
JM
2167#define ADDR_VEC_ALIGN(JUMPTABLE) \
2168 ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2169
2170/* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2171 default alignment from elfos.h. */
2172#undef ASM_OUTPUT_BEFORE_CASE_LABEL
2173#define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
5b3e6663
PB
2174
2175/* Make sure subsequent insns are aligned after a TBB. */
2176#define ASM_OUTPUT_CASE_END(FILE, NUM, JUMPTABLE) \
2177 do \
2178 { \
2179 if (GET_MODE (PATTERN (JUMPTABLE)) == QImode) \
2180 ASM_OUTPUT_ALIGN (FILE, 1); \
2181 } \
d5b7b3ae 2182 while (0)
35d965d5 2183
6cfc7210
NC
2184#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2185 do \
2186 { \
d5b7b3ae
RE
2187 if (TARGET_THUMB) \
2188 { \
5b3e6663 2189 if (is_called_in_ARM_mode (DECL) \
bf98ec6c 2190 || (TARGET_THUMB1 && !TARGET_THUMB1_ONLY \
3c072c6b 2191 && cfun->is_thunk)) \
d5b7b3ae 2192 fprintf (STREAM, "\t.code 32\n") ; \
5b3e6663
PB
2193 else if (TARGET_THUMB1) \
2194 fprintf (STREAM, "\t.code\t16\n\t.thumb_func\n") ; \
d5b7b3ae 2195 else \
5b3e6663 2196 fprintf (STREAM, "\t.thumb\n\t.thumb_func\n") ; \
d5b7b3ae 2197 } \
6cfc7210 2198 if (TARGET_POKE_FUNCTION_NAME) \
586de218 2199 arm_poke_function_name (STREAM, (const char *) NAME); \
6cfc7210
NC
2200 } \
2201 while (0)
35d965d5 2202
d5b7b3ae
RE
2203/* For aliases of functions we use .thumb_set instead. */
2204#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2205 do \
2206 { \
91ea4f8d
KG
2207 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2208 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2209 \
2210 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2211 { \
2212 fprintf (FILE, "\t.thumb_set "); \
2213 assemble_name (FILE, LABEL1); \
2214 fprintf (FILE, ","); \
2215 assemble_name (FILE, LABEL2); \
2216 fprintf (FILE, "\n"); \
2217 } \
2218 else \
2219 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2220 } \
2221 while (0)
2222
fdc2d3b0
NC
2223#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2224/* To support -falign-* switches we need to use .p2align so
2225 that alignment directives in code sections will be padded
2226 with no-op instructions, rather than zeroes. */
5a9335ef 2227#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2228 if ((LOG) != 0) \
2229 { \
2230 if ((MAX_SKIP) == 0) \
5a9335ef 2231 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2232 else \
2233 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2234 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2235 }
2236#endif
35d965d5 2237\f
5b3e6663
PB
2238/* Add two bytes to the length of conditionally executed Thumb-2
2239 instructions for the IT instruction. */
2240#define ADJUST_INSN_LENGTH(insn, length) \
2241 if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2242 length += 2;
2243
35d965d5 2244/* Only perform branch elimination (by making instructions conditional) if
5b3e6663
PB
2245 we're optimizing. For Thumb-2 check if any IT instructions need
2246 outputting. */
d5b7b3ae
RE
2247#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2248 if (TARGET_ARM && optimize) \
2249 arm_final_prescan_insn (INSN); \
5b3e6663
PB
2250 else if (TARGET_THUMB2) \
2251 thumb2_final_prescan_insn (INSN); \
2252 else if (TARGET_THUMB1) \
2253 thumb1_final_prescan_insn (INSN)
35d965d5 2254
7b8b8ade
NC
2255#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2256 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2257 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2258 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2259 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2260 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2261 : 0))))
35d965d5 2262
6a5d7526
MS
2263/* A C expression whose value is RTL representing the value of the return
2264 address for the frame COUNT steps up from the current frame. */
2265
d5b7b3ae
RE
2266#define RETURN_ADDR_RTX(COUNT, FRAME) \
2267 arm_return_addr (COUNT, FRAME)
2268
f676971a 2269/* Mask of the bits in the PC that contain the real return address
d5b7b3ae
RE
2270 when running in 26-bit mode. */
2271#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2272
2c849145
JM
2273/* Pick up the return address upon entry to a procedure. Used for
2274 dwarf2 unwind information. This also enables the table driven
2275 mechanism. */
2c849145
JM
2276#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2277#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2278
39950dff
MS
2279/* Used to mask out junk bits from the return address, such as
2280 processor state, interrupt status, condition codes and the like. */
2281#define MASK_RETURN_ADDR \
2282 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2283 in 26 bit mode, the condition codes must be masked out of the \
2284 return address. This does not apply to ARM6 and later processors \
2285 when running in 32 bit mode. */ \
61f0ccff
RE
2286 ((arm_arch4 || TARGET_THUMB) \
2287 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2288 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2289
2290\f
978e411f
CD
2291/* Do not emit .note.GNU-stack by default. */
2292#ifndef NEED_INDICATE_EXEC_STACK
2293#define NEED_INDICATE_EXEC_STACK 0
2294#endif
2295
9e94a7fc
MGD
2296#define TARGET_ARM_ARCH \
2297 (arm_base_arch) \
2298
2299#define TARGET_ARM_V6M (!arm_arch_notm && !arm_arch_thumb2)
2300#define TARGET_ARM_V7M (!arm_arch_notm && arm_arch_thumb2)
2301
2302/* The highest Thumb instruction set version supported by the chip. */
2303#define TARGET_ARM_ARCH_ISA_THUMB \
2304 (arm_arch_thumb2 ? 2 \
2305 : ((TARGET_ARM_ARCH >= 5 || arm_arch4t) ? 1 : 0))
2306
2307/* Expands to an upper-case char of the target's architectural
2308 profile. */
2309#define TARGET_ARM_ARCH_PROFILE \
2310 (!arm_arch_notm \
2311 ? 'M' \
2312 : (arm_arch7 \
2313 ? (strlen (arm_arch_name) >=3 \
2314 ? (arm_arch_name[strlen (arm_arch_name) - 3]) \
2315 : 0) \
2316 : 0))
2317
2318/* Bit-field indicating what size LDREX/STREX loads/stores are available.
2319 Bit 0 for bytes, up to bit 3 for double-words. */
2320#define TARGET_ARM_FEATURE_LDREX \
2321 ((TARGET_HAVE_LDREX ? 4 : 0) \
2322 | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2323 | (TARGET_HAVE_LDREXD ? 8 : 0))
2324
2325/* Set as a bit mask indicating the available widths of hardware floating
2326 point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2327 32-bit support, bit 3 indicates 64-bit support. */
2328#define TARGET_ARM_FP \
2329 (TARGET_VFP_SINGLE ? 4 \
2330 : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0))
2331
2332
2333/* Set as a bit mask indicating the available widths of floating point
2334 types for hardware NEON floating point. This is the same as
2335 TARGET_ARM_FP without the 64-bit bit set. */
2336#ifdef TARGET_NEON
2337#define TARGET_NEON_FP \
2338 (TARGET_ARM_FP & (0xff ^ 0x08))
2339#endif
2340
93b338c3
BS
2341/* The maximum number of parallel loads or stores we support in an ldm/stm
2342 instruction. */
2343#define MAX_LDM_STM_OPS 4
2344
54e73f88
AS
2345#define ASM_CPU_SPEC \
2346 " %{mcpu=generic-*:-march=%*;" \
2347 " :%{mcpu=*:-mcpu=%*} %{march=*:-march=%*}}"
2348
33aa08b3
AS
2349/* -mcpu=native handling only makes sense with compiler running on
2350 an ARM chip. */
2351#if defined(__arm__)
2352extern const char *host_detect_local_cpu (int argc, const char **argv);
2353# define EXTRA_SPEC_FUNCTIONS \
2354 { "local_cpu_detect", host_detect_local_cpu },
2355
2356# define MCPU_MTUNE_NATIVE_SPECS \
2357 " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2358 " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
2359 " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2360#else
2361# define MCPU_MTUNE_NATIVE_SPECS ""
2362#endif
2363
2364#define DRIVER_SELF_SPECS MCPU_MTUNE_NATIVE_SPECS
2365
88657302 2366#endif /* ! GCC_ARM_H */