]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
ChangeLog: Clean up from mid air collision
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
cbe34bb5 2 Copyright (C) 1991-2017 Free Software Foundation, Inc.
35d965d5 3 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 4 and Martin Simmons (@harleqn.co.uk).
949d79eb 5 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
6 Minor hacks by Nick Clifton (nickc@cygnus.com)
7
4f448245 8 This file is part of GCC.
35d965d5 9
4f448245
NC
10 GCC is free software; you can redistribute it and/or modify it
11 under the terms of the GNU General Public License as published
2f83c7d6 12 by the Free Software Foundation; either version 3, or (at your
4f448245 13 option) any later version.
35d965d5 14
4f448245
NC
15 GCC is distributed in the hope that it will be useful, but WITHOUT
16 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 License for more details.
35d965d5 19
999db125
GJL
20 Under Section 7 of GPL version 3, you are granted additional
21 permissions described in the GCC Runtime Library Exception, version
22 3.1, as published by the Free Software Foundation.
23
c7eca9fe
GJL
24 You should have received a copy of the GNU General Public License and
25 a copy of the GCC Runtime Library Exception along with this program;
26 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
2f83c7d6 27 <http://www.gnu.org/licenses/>. */
35d965d5 28
88657302
RH
29#ifndef GCC_ARM_H
30#define GCC_ARM_H
b355a481 31
ef4bddc2 32/* We can't use machine_mode inside a generator file because it
46107b99
RE
33 hasn't been created yet; we shouldn't be using any code that
34 needs the real definition though, so this ought to be safe. */
35#ifdef GENERATOR_FILE
36#define MACHMODE int
37#else
38#include "insn-modes.h"
2c0122c9 39#define MACHMODE machine_mode
46107b99
RE
40#endif
41
9403b7f7
RS
42#include "config/vxworks-dummy.h"
43
35fd3193 44/* The architecture define. */
78011587
PB
45extern char arm_arch_name[];
46
e6471be6 47/* Target CPU builtins. */
7049e4eb 48#define TARGET_CPU_CPP_BUILTINS() arm_cpu_cpp_builtins (pfile)
e6471be6 49
ad7be009 50#include "config/arm/arm-opts.h"
9b66ebb1
PB
51
52/* The processor for which instructions should be scheduled. */
53extern enum processor_type arm_tune;
54
d5b7b3ae 55typedef enum arm_cond_code
89c7ca52
RE
56{
57 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
58 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
59}
60arm_cc;
6cfc7210 61
d5b7b3ae 62extern arm_cc arm_current_cc;
ff9940b0 63
d5b7b3ae 64#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 65
cd794ed4 66/* The maximum number of instructions that is beneficial to
b24a2ce5
GY
67 conditionally execute. */
68#undef MAX_CONDITIONAL_EXECUTE
69#define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
70
6cfc7210
NC
71extern int arm_target_label;
72extern int arm_ccfsm_state;
e2500fed 73extern GTY(()) rtx arm_target_insn;
b76c3c4b
PB
74/* Callback to output language specific object attributes. */
75extern void (*arm_lang_output_object_attributes_hook)(void);
5774b1fa
JG
76
77/* This type is the user-visible __fp16. We need it in a few places in
78 the backend. Defined in arm-builtins.c. */
79extern tree arm_fp16_type_node;
80
35d965d5 81\f
5742588d 82#undef CPP_SPEC
78011587 83#define CPP_SPEC "%(subtarget_cpp_spec) \
5e1b4d5a
JM
84%{mfloat-abi=soft:%{mfloat-abi=hard: \
85 %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
e6471be6
NB
86%{mbig-endian:%{mlittle-endian: \
87 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 88
be393ecf 89#ifndef CC1_SPEC
dfa08768 90#define CC1_SPEC ""
be393ecf 91#endif
7a801826
RE
92
93/* This macro defines names of additional specifications to put in the specs
94 that can be used in various specifications like CC1_SPEC. Its definition
95 is an initializer with a subgrouping for each command option.
96
97 Each subgrouping contains a string constant, that defines the
4f448245 98 specification name, and a string constant that used by the GCC driver
7a801826
RE
99 program.
100
101 Do not define this macro if it does not need to do anything. */
102#define EXTRA_SPECS \
38fc909b 103 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
54e73f88 104 { "asm_cpu_spec", ASM_CPU_SPEC }, \
7a801826
RE
105 SUBTARGET_EXTRA_SPECS
106
914a3b8c 107#ifndef SUBTARGET_EXTRA_SPECS
7a801826 108#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
109#endif
110
6cfc7210 111#ifndef SUBTARGET_CPP_SPEC
38fc909b 112#define SUBTARGET_CPP_SPEC ""
6cfc7210 113#endif
35d965d5 114\f
1a7ae4ce 115/* Tree Target Specification. */
08793a38
CB
116#define TARGET_ARM_P(flags) (!TARGET_THUMB_P (flags))
117#define TARGET_THUMB1_P(flags) (TARGET_THUMB_P (flags) && !arm_arch_thumb2)
118#define TARGET_THUMB2_P(flags) (TARGET_THUMB_P (flags) && arm_arch_thumb2)
5797378a 119#define TARGET_32BIT_P(flags) (TARGET_ARM_P (flags) || TARGET_THUMB2_P (flags))
08793a38 120
35d965d5 121/* Run-time Target Specification. */
72cdc543 122/* Use hardware floating point instructions. */
2e17e319
RE
123#define TARGET_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT \
124 && bitmap_bit_p (arm_active_target.isa, \
125 isa_bit_VFPv2))
126#define TARGET_SOFT_FLOAT (!TARGET_HARD_FLOAT)
127/* User has permitted use of FP instructions, if they exist for this
128 target. */
129#define TARGET_MAYBE_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
72cdc543
PB
130/* Use hardware floating point calling convention. */
131#define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
5a9335ef 132#define TARGET_IWMMXT (arm_arch_iwmmxt)
8fd03515 133#define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
5b3e6663 134#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT)
8fd03515 135#define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT)
5b3e6663 136#define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
d5b7b3ae
RE
137#define TARGET_ARM (! TARGET_THUMB)
138#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
a3038e19 139#define TARGET_BACKTRACE (crtl->is_leaf \
c54c7322
RS
140 ? TARGET_TPCS_LEAF_FRAME \
141 : TARGET_TPCS_FRAME)
b6685939
PB
142#define TARGET_AAPCS_BASED \
143 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 144
d3585b76
DJ
145#define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
146#define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
ccdc2164 147#define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
d3585b76 148
5b3e6663
PB
149/* Only 16-bit thumb code. */
150#define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
151/* Arm or Thumb-2 32-bit code. */
152#define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
153/* 32-bit Thumb-2 code. */
154#define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
bf98ec6c
PB
155/* Thumb-1 only. */
156#define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
5b3e6663 157
3383b7fa
GY
158#define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN \
159 && !TARGET_THUMB1)
160
582e2e43
KT
161#define TARGET_CRC32 (arm_arch_crc)
162
88f77cba 163/* The following two macros concern the ability to execute coprocessor
302c3d8e
PB
164 instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
165 only ever tested when we know we are generating for VFP hardware; we need
166 to be more careful with TARGET_NEON as noted below. */
88f77cba 167
302c3d8e 168/* FPU is has the full VFPv3/NEON register file of 32 D registers. */
091df649 169#define TARGET_VFPD32 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_d32))
302c3d8e
PB
170
171/* FPU supports VFPv3 instructions. */
091df649 172#define TARGET_VFP3 (bitmap_bit_p (arm_active_target.isa, isa_bit_VFPv3))
302c3d8e 173
2f6403f1 174/* FPU supports FPv5 instructions. */
091df649 175#define TARGET_VFP5 (bitmap_bit_p (arm_active_target.isa, isa_bit_FPv5))
2f6403f1 176
e0dc3601 177/* FPU only supports VFP single-precision instructions. */
091df649 178#define TARGET_VFP_SINGLE (!TARGET_VFP_DOUBLE)
e0dc3601
PB
179
180/* FPU supports VFP double-precision instructions. */
091df649 181#define TARGET_VFP_DOUBLE (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_dbl))
e0dc3601
PB
182
183/* FPU supports half-precision floating-point with NEON element load/store. */
00ea1506 184#define TARGET_NEON_FP16 \
091df649
RE
185 (bitmap_bit_p (arm_active_target.isa, isa_bit_neon) \
186 && bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
0fd8c3ad 187
091df649
RE
188/* FPU supports VFP half-precision floating-point conversions. */
189#define TARGET_FP16 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
e0dc3601 190
5e0f10a0
JG
191/* FPU supports converting between HFmode and DFmode in a single hardware
192 step. */
193#define TARGET_FP16_TO_DOUBLE \
194 (TARGET_HARD_FLOAT && (TARGET_FP16 && TARGET_VFP5))
195
9e94a7fc 196/* FPU supports fused-multiply-add operations. */
091df649 197#define TARGET_FMA (bitmap_bit_p (arm_active_target.isa, isa_bit_VFPv4))
9e94a7fc 198
1dd4fe1f 199/* FPU is ARMv8 compatible. */
091df649
RE
200#define TARGET_FPU_ARMV8 \
201 (bitmap_bit_p (arm_active_target.isa, isa_bit_FP_ARMv8))
1dd4fe1f 202
595fefee 203/* FPU supports Crypto extensions. */
091df649 204#define TARGET_CRYPTO (bitmap_bit_p (arm_active_target.isa, isa_bit_crypto))
595fefee 205
88f77cba
JB
206/* FPU supports Neon instructions. The setting of this macro gets
207 revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
208 and TARGET_HARD_FLOAT to ensure that NEON instructions are
209 available. */
cafd2e45 210#define TARGET_NEON \
00ea1506 211 (TARGET_32BIT && TARGET_HARD_FLOAT \
091df649 212 && bitmap_bit_p (arm_active_target.isa, isa_bit_neon))
cafd2e45 213
252e03b5
MW
214/* FPU supports ARMv8.1 Adv.SIMD extensions. */
215#define TARGET_NEON_RDMA (TARGET_NEON && arm_arch8_1)
216
4040b89a
MW
217/* FPU supports the floating point FP16 instructions for ARMv8.2 and later. */
218#define TARGET_VFP_FP16INST \
219 (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_FPU_ARMV8 && arm_fp16_inst)
220
221/* FPU supports the AdvSIMD FP16 instructions for ARMv8.2 and later. */
222#define TARGET_NEON_FP16INST (TARGET_VFP_FP16INST && TARGET_NEON_RDMA)
223
9e94a7fc 224/* Q-bit is present. */
c8b6aa7c
CB
225#define TARGET_ARM_QBIT \
226 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7))
9e94a7fc 227/* Saturation operation, e.g. SSAT. */
c8b6aa7c
CB
228#define TARGET_ARM_SAT \
229 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
5b3e6663 230/* "DSP" multiply instructions, eg. SMULxy. */
c8b6aa7c
CB
231#define TARGET_DSP_MULTIPLY \
232 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7em))
5b3e6663 233/* Integer SIMD instructions, and extend-accumulate instructions. */
c8b6aa7c
CB
234#define TARGET_INT_SIMD \
235 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
5b3e6663 236
571191af 237/* Should MOVW/MOVT be used in preference to a constant pool. */
7ec70105 238#define TARGET_USE_MOVT \
33427b46 239 (TARGET_HAVE_MOVT \
02231c13
TG
240 && (arm_disable_literal_pool \
241 || (!optimize_size && !current_tune->prefer_constant_pool)))
571191af 242
029e79eb 243/* Nonzero if this chip provides the DMB instruction. */
9e2a6301 244#define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
029e79eb
MS
245
246/* Nonzero if this chip implements a memory barrier via CP15. */
80651d8e
DAG
247#define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
248 && ! TARGET_THUMB1)
029e79eb
MS
249
250/* Nonzero if this chip implements a memory barrier instruction. */
251#define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
252
253/* Nonzero if this chip supports ldrex and strex */
ddb92ab9
TP
254#define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) \
255 || arm_arch7 \
256 || (arm_arch8 && !arm_arch_notm))
029e79eb 257
74a00288 258/* Nonzero if this chip supports LPAE. */
bf634d1c 259#define TARGET_HAVE_LPAE (arm_arch_lpae)
74a00288 260
cfe52743 261/* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
ddb92ab9
TP
262#define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) \
263 || arm_arch7 \
264 || (arm_arch8 && !arm_arch_notm))
cfe52743
DAG
265
266/* Nonzero if this chip supports ldrexd and strexd. */
c8b6aa7c
CB
267#define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) \
268 || arm_arch7) && arm_arch_notm)
5b3e6663 269
5ad29f12 270/* Nonzero if this chip supports load-acquire and store-release. */
ddb92ab9 271#define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
d62b809c
TP
272
273/* Nonzero if this chip supports LDAEXD and STLEXD. */
274#define TARGET_HAVE_LDACQEXD (TARGET_ARM_ARCH >= 8 \
275 && TARGET_32BIT \
276 && arm_arch_notm)
5ad29f12 277
2b9509a3
TP
278/* Nonzero if this chip provides the MOVW and MOVT instructions. */
279#define TARGET_HAVE_MOVT (arm_arch_thumb2 || arm_arch8)
33427b46 280
5ce15300
TP
281/* Nonzero if this chip provides the CBZ and CBNZ instructions. */
282#define TARGET_HAVE_CBZ (arm_arch_thumb2 || arm_arch8)
283
572070ef 284/* Nonzero if integer division instructions supported. */
c8b6aa7c 285#define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
5ce15300 286 || (TARGET_THUMB && arm_arch_thumb_hwdiv))
572070ef 287
afe006ad
TG
288/* Nonzero if disallow volatile memory access in IT block. */
289#define TARGET_NO_VOLATILE_CE (arm_arch_no_volatile_ce)
290
65074f54
CL
291/* Should NEON be used for 64-bits bitops. */
292#define TARGET_PREFER_NEON_64BITS (prefer_neon_for_64bits)
293
26c66656
KV
294/* Should constant I be slplit for OP. */
295#define DONT_EARLY_SPLIT_CONSTANT(i, op) \
296 ((optimize >= 2) \
297 && can_create_pseudo_p () \
298 && !const_ok_for_op (i, op))
299
b3f8d95d
MM
300/* True iff the full BPABI is being used. If TARGET_BPABI is true,
301 then TARGET_AAPCS_BASED must be true -- but the converse does not
302 hold. TARGET_BPABI implies the use of the BPABI runtime library,
303 etc., in addition to just the AAPCS calling conventions. */
304#ifndef TARGET_BPABI
305#define TARGET_BPABI false
f676971a 306#endif
b3f8d95d 307
2f7d18dd
CB
308/* Transform lane numbers on big endian targets. This is used to allow for the
309 endianness difference between NEON architectural lane numbers and those
310 used in RTL */
311#define NEON_ENDIAN_LANE_N(mode, n) \
312 (BYTES_BIG_ENDIAN ? GET_MODE_NUNITS (mode) - 1 - n : n)
313
7816bea0
DJ
314/* Support for a compile-time default CPU, et cetera. The rules are:
315 --with-arch is ignored if -march or -mcpu are specified.
316 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
317 by --with-arch.
318 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
319 by -march).
5e1b4d5a 320 --with-float is ignored if -mfloat-abi is specified.
5848830f 321 --with-fpu is ignored if -mfpu is specified.
ccdc2164
NS
322 --with-abi is ignored if -mabi is specified.
323 --with-tls is ignored if -mtls-dialect is specified. */
7816bea0
DJ
324#define OPTION_DEFAULT_SPECS \
325 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
326 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
327 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
5e1b4d5a 328 {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
5848830f 329 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
3cf94279 330 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
ccdc2164 331 {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
7cf13d1f 332 {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
7816bea0 333
d79f3032
PB
334extern const struct arm_fpu_desc
335{
336 const char *name;
066416da 337 enum isa_feature isa_bits[isa_num_bits];
19708abc
CB
338} all_fpus[];
339
d79f3032
PB
340/* Which floating point hardware to schedule for. */
341extern int arm_fpu_attr;
71791e16 342
3d8532aa
PB
343#ifndef TARGET_DEFAULT_FLOAT_ABI
344#define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
345#endif
346
5848830f
PB
347#ifndef ARM_DEFAULT_ABI
348#define ARM_DEFAULT_ABI ARM_ABI_APCS
349#endif
350
1ca92bdc
SH
351/* AAPCS based ABIs use short enums by default. */
352#ifndef ARM_DEFAULT_SHORT_ENUMS
353#define ARM_DEFAULT_SHORT_ENUMS \
354 (TARGET_AAPCS_BASED && arm_abi != ARM_ABI_AAPCS_LINUX)
355#endif
356
9e94a7fc
MGD
357/* Map each of the micro-architecture variants to their corresponding
358 major architecture revision. */
359
360enum base_architecture
361{
362 BASE_ARCH_0 = 0,
363 BASE_ARCH_2 = 2,
364 BASE_ARCH_3 = 3,
365 BASE_ARCH_3M = 3,
366 BASE_ARCH_4 = 4,
367 BASE_ARCH_4T = 4,
368 BASE_ARCH_5 = 5,
369 BASE_ARCH_5E = 5,
370 BASE_ARCH_5T = 5,
371 BASE_ARCH_5TE = 5,
372 BASE_ARCH_5TEJ = 5,
373 BASE_ARCH_6 = 6,
374 BASE_ARCH_6J = 6,
39c12541 375 BASE_ARCH_6KZ = 6,
9e94a7fc
MGD
376 BASE_ARCH_6K = 6,
377 BASE_ARCH_6T2 = 6,
378 BASE_ARCH_6M = 6,
379 BASE_ARCH_6Z = 6,
380 BASE_ARCH_7 = 7,
381 BASE_ARCH_7A = 7,
382 BASE_ARCH_7R = 7,
383 BASE_ARCH_7M = 7,
595fefee 384 BASE_ARCH_7EM = 7,
05a437c1
TP
385 BASE_ARCH_8A = 8,
386 BASE_ARCH_8M_BASE = 8,
387 BASE_ARCH_8M_MAIN = 8
9e94a7fc
MGD
388};
389
390/* The major revision number of the ARM Architecture implemented by the target. */
391extern enum base_architecture arm_base_arch;
392
9b66ebb1
PB
393/* Nonzero if this chip supports the ARM Architecture 3M extensions. */
394extern int arm_arch3m;
11c1a207 395
9b66ebb1 396/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
397extern int arm_arch4;
398
68d560d4
RE
399/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
400extern int arm_arch4t;
401
9b66ebb1 402/* Nonzero if this chip supports the ARM Architecture 5 extensions. */
62b10bbc
NC
403extern int arm_arch5;
404
9b66ebb1 405/* Nonzero if this chip supports the ARM Architecture 5E extensions. */
b15bca31
RE
406extern int arm_arch5e;
407
9b66ebb1
PB
408/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
409extern int arm_arch6;
410
029e79eb
MS
411/* Nonzero if this chip supports the ARM Architecture 6k extensions. */
412extern int arm_arch6k;
413
9e2a6301
TG
414/* Nonzero if instructions present in ARMv6-M can be used. */
415extern int arm_arch6m;
416
029e79eb
MS
417/* Nonzero if this chip supports the ARM Architecture 7 extensions. */
418extern int arm_arch7;
419
5b3e6663
PB
420/* Nonzero if instructions not present in the 'M' profile can be used. */
421extern int arm_arch_notm;
422
60bd3528
PB
423/* Nonzero if instructions present in ARMv7E-M can be used. */
424extern int arm_arch7em;
425
595fefee
MGD
426/* Nonzero if this chip supports the ARM Architecture 8 extensions. */
427extern int arm_arch8;
428
252e03b5
MW
429/* Nonzero if this chip supports the ARM Architecture 8.1 extensions. */
430extern int arm_arch8_1;
431
4040b89a
MW
432/* Nonzero if this chip supports the ARM Architecture 8.2 extensions. */
433extern int arm_arch8_2;
434
435/* Nonzero if this chip supports the FP16 instructions extension of ARM
436 Architecture 8.2. */
437extern int arm_fp16_inst;
438
f5a1b0d2
NC
439/* Nonzero if this chip can benefit from load scheduling. */
440extern int arm_ld_sched;
441
442/* Nonzero if this chip is a StrongARM. */
abac3b49 443extern int arm_tune_strongarm;
f5a1b0d2 444
5a9335ef
NC
445/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
446extern int arm_arch_iwmmxt;
447
8fd03515
XQ
448/* Nonzero if this chip supports Intel Wireless MMX2 technology. */
449extern int arm_arch_iwmmxt2;
450
d19fb8e3 451/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
452extern int arm_arch_xscale;
453
abac3b49 454/* Nonzero if tuning for XScale. */
4b3c2e48 455extern int arm_tune_xscale;
d19fb8e3 456
abac3b49
RE
457/* Nonzero if tuning for stores via the write buffer. */
458extern int arm_tune_wbuf;
f5a1b0d2 459
7612f14d
PB
460/* Nonzero if tuning for Cortex-A9. */
461extern int arm_tune_cortex_a9;
462
2ad4dcf9 463/* Nonzero if we should define __THUMB_INTERWORK__ in the
f676971a 464 preprocessor.
2ad4dcf9
RE
465 XXX This is a bit of a hack, it's intended to help work around
466 problems in GLD which doesn't understand that armv5t code is
467 interworking clean. */
468extern int arm_cpp_interwork;
469
52545641
TP
470/* Nonzero if chip supports Thumb 1. */
471extern int arm_arch_thumb1;
472
5b3e6663
PB
473/* Nonzero if chip supports Thumb 2. */
474extern int arm_arch_thumb2;
475
572070ef
PB
476/* Nonzero if chip supports integer division instruction in ARM mode. */
477extern int arm_arch_arm_hwdiv;
478
479/* Nonzero if chip supports integer division instruction in Thumb mode. */
480extern int arm_arch_thumb_hwdiv;
5b3e6663 481
afe006ad
TG
482/* Nonzero if chip disallows volatile memory access in IT block. */
483extern int arm_arch_no_volatile_ce;
484
65074f54
CL
485/* Nonzero if we should use Neon to handle 64-bits operations rather
486 than core registers. */
487extern int prefer_neon_for_64bits;
488
02231c13
TG
489/* Nonzero if we shouldn't use literal pools. */
490#ifndef USED_FOR_TARGET
491extern bool arm_disable_literal_pool;
492#endif
493
582e2e43
KT
494/* Nonzero if chip supports the ARMv8 CRC instructions. */
495extern int arm_arch_crc;
496
de7b5723
AV
497/* Nonzero if chip supports the ARMv8-M Security Extensions. */
498extern int arm_arch_cmse;
499
2ce9c1b9 500#ifndef TARGET_DEFAULT
c54c7322 501#define TARGET_DEFAULT (MASK_APCS_FRAME)
2ce9c1b9 502#endif
35d965d5 503
86efdc8e
PB
504/* Nonzero if PIC code requires explicit qualifiers to generate
505 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
506 Subtargets can override these if required. */
507#ifndef NEED_GOT_RELOC
508#define NEED_GOT_RELOC 0
509#endif
510#ifndef NEED_PLT_RELOC
511#define NEED_PLT_RELOC 0
e2723c62 512#endif
84306176 513
32d6e6c0
JY
514#ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
515#define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
516#endif
517
84306176
PB
518/* Nonzero if we need to refer to the GOT with a PC-relative
519 offset. In other words, generate
520
f676971a 521 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
84306176
PB
522
523 rather than
524
525 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
526
f676971a 527 The default is true, which matches NetBSD. Subtargets can
84306176
PB
528 override this if required. */
529#ifndef GOT_PCREL
530#define GOT_PCREL 1
531#endif
35d965d5
RS
532\f
533/* Target machine storage Layout. */
534
ff9940b0
RE
535
536/* Define this macro if it is advisable to hold scalars in registers
537 in a wider mode than that declared by the program. In such cases,
538 the value is constrained to be within the bounds of the declared
539 type, but kept valid in the wider mode. The signedness of the
540 extension may differ from that of the type. */
541
6cfc7210 542#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
543 if (GET_MODE_CLASS (MODE) == MODE_INT \
544 && GET_MODE_SIZE (MODE) < 4) \
545 { \
2ce9c1b9 546 (MODE) = SImode; \
ff9940b0
RE
547 }
548
35d965d5
RS
549/* Define this if most significant bit is lowest numbered
550 in instructions that operate on numbered bit-fields. */
551#define BITS_BIG_ENDIAN 0
552
f676971a 553/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
554 Most ARM processors are run in little endian mode, so that is the default.
555 If you want to have it run-time selectable, change the definition in a
556 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 557#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
558
559/* Define this if most significant word of a multiword number is the lowest
8adb5dc7
KT
560 numbered. */
561#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN)
ddee6aba 562
35d965d5
RS
563#define UNITS_PER_WORD 4
564
5848830f 565/* True if natural alignment is used for doubleword types. */
b6685939
PB
566#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
567
5848830f 568#define DOUBLEWORD_ALIGNMENT 64
35d965d5 569
5848830f 570#define PARM_BOUNDARY 32
5a9335ef 571
5848830f 572#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 573
5848830f
PB
574#define PREFERRED_STACK_BOUNDARY \
575 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 576
63b0cb04
CB
577#define FUNCTION_BOUNDARY_P(flags) (TARGET_THUMB_P (flags) ? 16 : 32)
578#define FUNCTION_BOUNDARY (FUNCTION_BOUNDARY_P (target_flags))
35d965d5 579
92928d71
AO
580/* The lowest bit is used to indicate Thumb-mode functions, so the
581 vbit must go into the delta field of pointers to member
582 functions. */
583#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
584
35d965d5
RS
585#define EMPTY_FIELD_BOUNDARY 32
586
5848830f 587#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 588
f276d31d
BE
589#define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
590
27847754
NC
591/* XXX Blah -- this macro is used directly by libobjc. Since it
592 supports no vector modes, cut out the complexity and fall back
593 on BIGGEST_FIELD_ALIGNMENT. */
594#ifdef IN_TARGET_LIBS
8fca31a2 595#define BIGGEST_FIELD_ALIGNMENT 64
27847754 596#endif
5a9335ef 597
ff9940b0 598/* Make strings word-aligned so strcpy from constants will be faster. */
591af218 599#define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
f676971a 600
d19fb8e3 601#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
5848830f 602 ((TREE_CODE (EXP) == STRING_CST \
36b15ad0 603 && !optimize_size \
5848830f
PB
604 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
605 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
ff9940b0 606
96339268
RE
607/* Align definitions of arrays, unions and structures so that
608 initializations and copies can be made more efficient. This is not
609 ABI-changing, so it only affects places where we can see the
0c86e0dd
CLT
610 definition. Increasing the alignment tends to introduce padding,
611 so don't do this when optimizing for size/conserving stack space. */
612#define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
613 (((COND) && ((ALIGN) < BITS_PER_WORD) \
96339268
RE
614 && (TREE_CODE (EXP) == ARRAY_TYPE \
615 || TREE_CODE (EXP) == UNION_TYPE \
616 || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
617
0c86e0dd
CLT
618/* Align global data. */
619#define DATA_ALIGNMENT(EXP, ALIGN) \
620 ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
621
96339268 622/* Similarly, make sure that objects on the stack are sensibly aligned. */
0c86e0dd
CLT
623#define LOCAL_ALIGNMENT(EXP, ALIGN) \
624 ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
96339268 625
723ae7c1
NC
626/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
627 value set in previous versions of this toolchain was 8, which produces more
628 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 629 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 630 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
631 0020D) page 2-20 says "Structures are aligned on word boundaries".
632 The AAPCS specifies a value of 8. */
6ead9ba5 633#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
723ae7c1 634
4912a07c 635/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 636 particular arm target wants to change the default value it should change
6bc82793 637 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
638 for an example of this. */
639#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
640#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 641#endif
2a5307b1 642
825dda42 643/* Nonzero if move instructions will actually fail to work
ff9940b0 644 when given unaligned data. */
35d965d5 645#define STRICT_ALIGNMENT 1
b6685939
PB
646
647/* wchar_t is unsigned under the AAPCS. */
648#ifndef WCHAR_TYPE
649#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
650
651#define WCHAR_TYPE_SIZE BITS_PER_WORD
652#endif
653
655b30bf
JB
654/* Sized for fixed-point types. */
655
656#define SHORT_FRACT_TYPE_SIZE 8
657#define FRACT_TYPE_SIZE 16
658#define LONG_FRACT_TYPE_SIZE 32
659#define LONG_LONG_FRACT_TYPE_SIZE 64
660
661#define SHORT_ACCUM_TYPE_SIZE 16
662#define ACCUM_TYPE_SIZE 32
663#define LONG_ACCUM_TYPE_SIZE 64
664#define LONG_LONG_ACCUM_TYPE_SIZE 64
665
666#define MAX_FIXED_MODE_SIZE 64
667
b6685939
PB
668#ifndef SIZE_TYPE
669#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
670#endif
d81d0bdd 671
077fc835
KH
672#ifndef PTRDIFF_TYPE
673#define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
674#endif
675
d81d0bdd
PB
676/* AAPCS requires that structure alignment is affected by bitfields. */
677#ifndef PCC_BITFIELD_TYPE_MATTERS
678#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
679#endif
680
82a19768
AT
681/* The maximum size of the sync library functions supported. */
682#ifndef MAX_SYNC_LIBFUNC_SIZE
5357406f 683#define MAX_SYNC_LIBFUNC_SIZE (2 * UNITS_PER_WORD)
82a19768
AT
684#endif
685
35d965d5
RS
686\f
687/* Standard register usage. */
688
0be8bd1a 689/* Register allocation in ARM Procedure Call Standard
3c5a5b93 690 (S - saved over call, F - Frame-related).
35d965d5
RS
691
692 r0 * argument word/integer result
693 r1-r3 argument word
694
695 r4-r8 S register variable
696 r9 S (rfp) register variable (real frame pointer)
f676971a 697
f5a1b0d2 698 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
699 r11 F S (fp) argument pointer
700 r12 (ip) temp workspace
701 r13 F S (sp) lower end of current stack frame
702 r14 (lr) link address/workspace
703 r15 F (pc) program counter
704
ff9940b0
RE
705 cc This is NOT a real register, but is used internally
706 to represent things that use or set the condition
707 codes.
708 sfp This isn't either. It is used during rtl generation
709 since the offset between the frame pointer and the
710 auto's isn't known until after register allocation.
711 afp Nor this, we only need this because of non-local
712 goto. Without it fp appears to be used and the
713 elimination code won't get rid of sfp. It tracks
714 fp exactly at all times.
715
5efd84c5 716 *: See TARGET_CONDITIONAL_REGISTER_USAGE */
35d965d5 717
9b66ebb1
PB
718/* s0-s15 VFP scratch (aka d0-d7).
719 s16-s31 S VFP variable (aka d8-d15).
720 vfpcc Not a real register. Represents the VFP condition
721 code flags. */
722
ff9940b0
RE
723/* The stack backtrace structure is as follows:
724 fp points to here: | save code pointer | [fp]
725 | return link value | [fp, #-4]
726 | return sp value | [fp, #-8]
727 | return fp value | [fp, #-12]
728 [| saved r10 value |]
729 [| saved r9 value |]
730 [| saved r8 value |]
731 [| saved r7 value |]
732 [| saved r6 value |]
733 [| saved r5 value |]
734 [| saved r4 value |]
735 [| saved r3 value |]
736 [| saved r2 value |]
737 [| saved r1 value |]
738 [| saved r0 value |]
ff9940b0
RE
739 r0-r3 are not normally saved in a C function. */
740
35d965d5
RS
741/* 1 for registers that have pervasive standard uses
742 and are not available for the register allocator. */
0be8bd1a
RE
743#define FIXED_REGISTERS \
744{ \
745 /* Core regs. */ \
746 0,0,0,0,0,0,0,0, \
747 0,0,0,0,0,1,0,1, \
748 /* VFP regs. */ \
749 1,1,1,1,1,1,1,1, \
750 1,1,1,1,1,1,1,1, \
751 1,1,1,1,1,1,1,1, \
752 1,1,1,1,1,1,1,1, \
753 1,1,1,1,1,1,1,1, \
754 1,1,1,1,1,1,1,1, \
755 1,1,1,1,1,1,1,1, \
756 1,1,1,1,1,1,1,1, \
757 /* IWMMXT regs. */ \
758 1,1,1,1,1,1,1,1, \
759 1,1,1,1,1,1,1,1, \
760 1,1,1,1, \
761 /* Specials. */ \
762 1,1,1,1 \
35d965d5
RS
763}
764
765/* 1 for registers not available across function calls.
766 These must include the FIXED_REGISTERS and also any
767 registers that can be used without being saved.
768 The latter must include the registers where values are returned
769 and the register where structure-value addresses are passed.
ff9940b0 770 Aside from that, you can include as many other registers as you like.
f676971a 771 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 772 easier to assume this for all. SFP is preserved, since FP is. */
0be8bd1a
RE
773#define CALL_USED_REGISTERS \
774{ \
775 /* Core regs. */ \
776 1,1,1,1,0,0,0,0, \
777 0,0,0,0,1,1,1,1, \
778 /* VFP Regs. */ \
779 1,1,1,1,1,1,1,1, \
780 1,1,1,1,1,1,1,1, \
781 1,1,1,1,1,1,1,1, \
782 1,1,1,1,1,1,1,1, \
783 1,1,1,1,1,1,1,1, \
784 1,1,1,1,1,1,1,1, \
785 1,1,1,1,1,1,1,1, \
786 1,1,1,1,1,1,1,1, \
787 /* IWMMXT regs. */ \
788 1,1,1,1,1,1,1,1, \
789 1,1,1,1,1,1,1,1, \
790 1,1,1,1, \
791 /* Specials. */ \
792 1,1,1,1 \
35d965d5
RS
793}
794
6cc8c0b3
NC
795#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
796#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
797#endif
798
6bc82793 799/* These are a couple of extensions to the formats accepted
dd18ae56
NC
800 by asm_fprintf:
801 %@ prints out ASM_COMMENT_START
802 %r prints out REGISTER_PREFIX reg_names[arg] */
803#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
804 case '@': \
805 fputs (ASM_COMMENT_START, FILE); \
806 break; \
807 \
808 case 'r': \
809 fputs (REGISTER_PREFIX, FILE); \
810 fputs (reg_names [va_arg (ARGS, int)], FILE); \
811 break;
812
d5b7b3ae 813/* Round X up to the nearest word. */
0c2ca901 814#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 815
6cfc7210 816/* Convert fron bytes to ints. */
e9d7b180 817#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 818
9b66ebb1
PB
819/* The number of (integer) registers required to hold a quantity of type MODE.
820 Also used for VFP registers. */
e9d7b180
JD
821#define ARM_NUM_REGS(MODE) \
822 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
823
824/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
825#define ARM_NUM_REGS2(MODE, TYPE) \
826 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 827 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
828
829/* The number of (integer) argument register available. */
d5b7b3ae 830#define NUM_ARG_REGS 4
6cfc7210 831
390b17c2
RE
832/* And similarly for the VFP. */
833#define NUM_VFP_ARG_REGS 16
834
093354e0 835/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 836#define ARG_REGISTER(N) (N - 1)
6cfc7210 837
d5b7b3ae
RE
838/* Specify the registers used for certain standard purposes.
839 The values of these macros are register numbers. */
35d965d5 840
d5b7b3ae
RE
841/* The number of the last argument register. */
842#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 843
c769a35d
RE
844/* The numbers of the Thumb register ranges. */
845#define FIRST_LO_REGNUM 0
6d3d9133 846#define LAST_LO_REGNUM 7
c769a35d
RE
847#define FIRST_HI_REGNUM 8
848#define LAST_HI_REGNUM 11
6d3d9133 849
f0a0390e
RH
850/* Overridden by config/arm/bpabi.h. */
851#ifndef ARM_UNWIND_INFO
852#define ARM_UNWIND_INFO 0
617a1b71
PB
853#endif
854
c9ca9b88
PB
855/* Use r0 and r1 to pass exception handling information. */
856#define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
857
6d3d9133 858/* The register that holds the return address in exception handlers. */
c9ca9b88
PB
859#define ARM_EH_STACKADJ_REGNUM 2
860#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
35d965d5 861
1e874273
PB
862#ifndef ARM_TARGET2_DWARF_FORMAT
863#define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
3f2f838e 864#endif
1e874273
PB
865
866/* ttype entries (the only interesting data references used)
867 use TARGET2 relocations. */
868#define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
869 (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
870 : DW_EH_PE_absptr)
1e874273 871
d5b7b3ae
RE
872/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
873 as an invisible last argument (possible since varargs don't exist in
874 Pascal), so the following is not true. */
5b3e6663 875#define STATIC_CHAIN_REGNUM 12
35d965d5 876
d5b7b3ae
RE
877/* Define this to be where the real frame pointer is if it is not possible to
878 work out the offset between the frame pointer and the automatic variables
879 until after register allocation has taken place. FRAME_POINTER_REGNUM
880 should point to a special register that we will make sure is eliminated.
881
882 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 883 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
884 as base register for addressing purposes. (See comments in
885 find_reloads_address()). But - the Thumb does not allow high registers,
886 including r11, to be used as base address registers. Hence our problem.
887
888 The solution used here, and in the old thumb port is to use r7 instead of
889 r11 as the hard frame pointer and to have special code to generate
890 backtrace structures on the stack (if required to do so via a command line
6bc82793 891 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
892 pointer. */
893#define ARM_HARD_FRAME_POINTER_REGNUM 11
894#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 895
b15bca31
RE
896#define HARD_FRAME_POINTER_REGNUM \
897 (TARGET_ARM \
898 ? ARM_HARD_FRAME_POINTER_REGNUM \
899 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 900
e3339d0f
JM
901#define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
902#define HARD_FRAME_POINTER_IS_ARG_POINTER 0
903
b15bca31 904#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 905
b15bca31
RE
906/* Register to use for pushing function arguments. */
907#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae 908
0be8bd1a
RE
909#define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
910#define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
a76213b9
XQ
911
912/* Need to sync with WCGR in iwmmxt.md. */
0be8bd1a
RE
913#define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
914#define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
d5b7b3ae 915
5a9335ef
NC
916#define IS_IWMMXT_REGNUM(REGNUM) \
917 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
918#define IS_IWMMXT_GR_REGNUM(REGNUM) \
919 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
920
35d965d5 921/* Base register for access to local variables of the function. */
0be8bd1a 922#define FRAME_POINTER_REGNUM 102
ff9940b0 923
d5b7b3ae 924/* Base register for access to arguments of the function. */
0be8bd1a 925#define ARG_POINTER_REGNUM 103
62b10bbc 926
0be8bd1a
RE
927#define FIRST_VFP_REGNUM 16
928#define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
f1adb0a9 929#define LAST_VFP_REGNUM \
302c3d8e 930 (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
f1adb0a9 931
9b66ebb1
PB
932#define IS_VFP_REGNUM(REGNUM) \
933 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
934
f1adb0a9
JB
935/* VFP registers are split into two types: those defined by VFP versions < 3
936 have D registers overlaid on consecutive pairs of S registers. VFP version 3
937 defines 16 new D registers (d16-d31) which, for simplicity and correctness
938 in various parts of the backend, we implement as "fake" single-precision
939 registers (which would be S32-S63, but cannot be used in that way). The
940 following macros define these ranges of registers. */
0be8bd1a
RE
941#define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
942#define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
943#define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
f1adb0a9
JB
944
945#define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
946 ((REGNUM) <= LAST_LO_VFP_REGNUM)
947
948/* DFmode values are only valid in even register pairs. */
949#define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
950 ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
951
88f77cba
JB
952/* Neon Quad values must start at a multiple of four registers. */
953#define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
954 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
955
956/* Neon structures of vectors must be in even register pairs and there
957 must be enough registers available. Because of various patterns
958 requiring quad registers, we require them to start at a multiple of
959 four. */
960#define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
961 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
962 && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
963
0be8bd1a 964/* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP. */
5a9335ef 965/* Intel Wireless MMX Technology registers add 16 + 4 more. */
0be8bd1a
RE
966/* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
967#define FIRST_PSEUDO_REGISTER 104
62b10bbc 968
2fa330b2
PB
969#define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
970
35d965d5
RS
971/* Value should be nonzero if functions must have frame pointers.
972 Zero means the frame pointer need not be set up (and parms may be accessed
f676971a 973 via the stack pointer) in functions that seem suitable.
ff9940b0
RE
974 If we have to have a frame pointer we might as well make use of it.
975 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 976 functions, or simple tail call functions. */
a15900b5
DJ
977
978#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
979#define SUBTARGET_FRAME_POINTER_REQUIRED 0
980#endif
981
d5b7b3ae
RE
982/* Return number of consecutive hard regs needed starting at reg REGNO
983 to hold something of mode MODE.
984 This is ordinarily the length in words of a value of mode MODE
985 but can be less for certain modes in special long registers.
35d965d5 986
0be8bd1a 987 On the ARM core regs are UNITS_PER_WORD bits wide. */
d5b7b3ae 988#define HARD_REGNO_NREGS(REGNO, MODE) \
5b3e6663 989 ((TARGET_32BIT \
0be8bd1a 990 && REGNO > PC_REGNUM \
d5b7b3ae
RE
991 && REGNO != FRAME_POINTER_REGNUM \
992 && REGNO != ARG_POINTER_REGNUM) \
9b66ebb1 993 && !IS_VFP_REGNUM (REGNO) \
e9d7b180 994 ? 1 : ARM_NUM_REGS (MODE))
35d965d5 995
4b02997f 996/* Return true if REGNO is suitable for holding a quantity of type MODE. */
d5b7b3ae 997#define HARD_REGNO_MODE_OK(REGNO, MODE) \
4b02997f 998 arm_hard_regno_mode_ok ((REGNO), (MODE))
35d965d5 999
2af8e257 1000#define MODES_TIEABLE_P(MODE1, MODE2) arm_modes_tieable_p (MODE1, MODE2)
ff9940b0 1001
5a9335ef 1002#define VALID_IWMMXT_REG_MODE(MODE) \
f676971a 1003 (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
5a9335ef 1004
88f77cba
JB
1005/* Modes valid for Neon D registers. */
1006#define VALID_NEON_DREG_MODE(MODE) \
1007 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
5819f96f 1008 || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode)
88f77cba
JB
1009
1010/* Modes valid for Neon Q registers. */
1011#define VALID_NEON_QREG_MODE(MODE) \
1012 ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
cd1c19a5 1013 || (MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DImode)
88f77cba
JB
1014
1015/* Structure modes valid for Neon registers. */
1016#define VALID_NEON_STRUCT_MODE(MODE) \
1017 ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1018 || (MODE) == CImode || (MODE) == XImode)
1019
37119410
BS
1020/* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1021extern int arm_regs_in_sequence[];
1022
35d965d5 1023/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1024 since no saving is required (though calls clobber it) and it never contains
1025 function parameters. It is quite good to use lr since other calls may
f676971a 1026 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
ff9940b0 1027 least likely to contain a function parameter; in addition results are
f1adb0a9
JB
1028 returned in r0.
1029 For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1030 then D8-D15. The reason for doing this is to attempt to reduce register
1031 pressure when both single- and double-precision registers are used in a
1032 function. */
1033
0be8bd1a
RE
1034#define VREG(X) (FIRST_VFP_REGNUM + (X))
1035#define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1036#define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1037
f1adb0a9
JB
1038#define REG_ALLOC_ORDER \
1039{ \
0be8bd1a
RE
1040 /* General registers. */ \
1041 3, 2, 1, 0, 12, 14, 4, 5, \
1042 6, 7, 8, 9, 10, 11, \
1043 /* High VFP registers. */ \
1044 VREG(32), VREG(33), VREG(34), VREG(35), \
1045 VREG(36), VREG(37), VREG(38), VREG(39), \
1046 VREG(40), VREG(41), VREG(42), VREG(43), \
1047 VREG(44), VREG(45), VREG(46), VREG(47), \
1048 VREG(48), VREG(49), VREG(50), VREG(51), \
1049 VREG(52), VREG(53), VREG(54), VREG(55), \
1050 VREG(56), VREG(57), VREG(58), VREG(59), \
1051 VREG(60), VREG(61), VREG(62), VREG(63), \
1052 /* VFP argument registers. */ \
1053 VREG(15), VREG(14), VREG(13), VREG(12), \
1054 VREG(11), VREG(10), VREG(9), VREG(8), \
1055 VREG(7), VREG(6), VREG(5), VREG(4), \
1056 VREG(3), VREG(2), VREG(1), VREG(0), \
1057 /* VFP call-saved registers. */ \
1058 VREG(16), VREG(17), VREG(18), VREG(19), \
1059 VREG(20), VREG(21), VREG(22), VREG(23), \
1060 VREG(24), VREG(25), VREG(26), VREG(27), \
1061 VREG(28), VREG(29), VREG(30), VREG(31), \
1062 /* IWMMX registers. */ \
1063 WREG(0), WREG(1), WREG(2), WREG(3), \
1064 WREG(4), WREG(5), WREG(6), WREG(7), \
1065 WREG(8), WREG(9), WREG(10), WREG(11), \
1066 WREG(12), WREG(13), WREG(14), WREG(15), \
1067 WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1068 /* Registers not for general use. */ \
1069 CC_REGNUM, VFPCC_REGNUM, \
1070 FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
1071 SP_REGNUM, PC_REGNUM \
35d965d5 1072}
9338ffe6 1073
795dc4fc 1074/* Use different register alloc ordering for Thumb. */
5a733826
BS
1075#define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1076
1077/* Tell IRA to use the order we define rather than messing it up with its
1078 own cost calculations. */
ed15c598 1079#define HONOR_REG_ALLOC_ORDER 1
795dc4fc 1080
9338ffe6
PB
1081/* Interrupt functions can only use registers that have already been
1082 saved by the prologue, even if they would normally be
1083 call-clobbered. */
1084#define HARD_REGNO_RENAME_OK(SRC, DST) \
1085 (! IS_INTERRUPT (cfun->machine->func_type) || \
6fb5fa3c 1086 df_regs_ever_live_p (DST))
35d965d5
RS
1087\f
1088/* Register and constant classes. */
1089
0be8bd1a 1090/* Register classes. */
35d965d5
RS
1091enum reg_class
1092{
1093 NO_REGS,
0be8bd1a
RE
1094 LO_REGS,
1095 STACK_REG,
1096 BASE_REGS,
1097 HI_REGS,
9adcfa3c 1098 CALLER_SAVE_REGS,
0be8bd1a
RE
1099 GENERAL_REGS,
1100 CORE_REGS,
f1adb0a9
JB
1101 VFP_D0_D7_REGS,
1102 VFP_LO_REGS,
1103 VFP_HI_REGS,
9b66ebb1 1104 VFP_REGS,
5a9335ef 1105 IWMMXT_REGS,
0be8bd1a 1106 IWMMXT_GR_REGS,
d5b7b3ae 1107 CC_REG,
9b66ebb1 1108 VFPCC_REG,
0be8bd1a
RE
1109 SFP_REG,
1110 AFP_REG,
35d965d5
RS
1111 ALL_REGS,
1112 LIM_REG_CLASSES
1113};
1114
1115#define N_REG_CLASSES (int) LIM_REG_CLASSES
1116
d6b4baa4 1117/* Give names of register classes as strings for dump file. */
35d965d5
RS
1118#define REG_CLASS_NAMES \
1119{ \
1120 "NO_REGS", \
0be8bd1a
RE
1121 "LO_REGS", \
1122 "STACK_REG", \
1123 "BASE_REGS", \
1124 "HI_REGS", \
9adcfa3c 1125 "CALLER_SAVE_REGS", \
0be8bd1a
RE
1126 "GENERAL_REGS", \
1127 "CORE_REGS", \
f1adb0a9
JB
1128 "VFP_D0_D7_REGS", \
1129 "VFP_LO_REGS", \
1130 "VFP_HI_REGS", \
9b66ebb1 1131 "VFP_REGS", \
5a9335ef 1132 "IWMMXT_REGS", \
0be8bd1a 1133 "IWMMXT_GR_REGS", \
d5b7b3ae 1134 "CC_REG", \
5384443a 1135 "VFPCC_REG", \
9f4f1735
JJ
1136 "SFP_REG", \
1137 "AFP_REG", \
1138 "ALL_REGS" \
35d965d5
RS
1139}
1140
1141/* Define which registers fit in which classes.
1142 This is an initializer for a vector of HARD_REG_SET
1143 of length N_REG_CLASSES. */
f1adb0a9
JB
1144#define REG_CLASS_CONTENTS \
1145{ \
1146 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
f1adb0a9
JB
1147 { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1148 { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1149 { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
0be8bd1a 1150 { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
9adcfa3c 1151 { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
0be8bd1a
RE
1152 { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1153 { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1154 { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1155 { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1156 { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1157 { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1158 { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1159 { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1160 { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1161 { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1162 { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1163 { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
d8484d41 1164 { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F } /* ALL_REGS */ \
35d965d5 1165}
4b02997f 1166
f1adb0a9
JB
1167/* Any of the VFP register classes. */
1168#define IS_VFP_CLASS(X) \
1169 ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1170 || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1171
35d965d5
RS
1172/* The same information, inverted:
1173 Return the class number of the smallest class containing
1174 reg number REGNO. This could be a conditional expression
1175 or could index an array. */
d5b7b3ae 1176#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5 1177
0be8bd1a
RE
1178/* In VFPv1, VFP registers could only be accessed in the mode they
1179 were set, so subregs would be invalid there. However, we don't
1180 support VFPv1 at the moment, and the restriction was lifted in
e81bf2ce
JB
1181 VFPv2.
1182 In big-endian mode, modes greater than word size (i.e. DFmode) are stored in
1183 VFP registers in little-endian order. We can't describe that accurately to
db57bbc9
KT
1184 GCC, so avoid taking subregs of such values.
1185 The only exception is going from a 128-bit to a 64-bit type. In that case
1186 the data layout happens to be consistent for big-endian, so we explicitly allow
1187 that case. */
1188#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
00ea1506 1189 (TARGET_BIG_END \
db57bbc9
KT
1190 && !(GET_MODE_SIZE (FROM) == 16 && GET_MODE_SIZE (TO) == 8) \
1191 && (GET_MODE_SIZE (FROM) > UNITS_PER_WORD \
1192 || GET_MODE_SIZE (TO) > UNITS_PER_WORD) \
e81bf2ce 1193 && reg_classes_intersect_p (VFP_REGS, (CLASS)))
75d2580c 1194
35d965d5 1195/* The class value for index registers, and the one for base regs. */
5b3e6663 1196#define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
f5c630c3 1197#define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
d5b7b3ae 1198
b93a0fe6 1199/* For the Thumb the high registers cannot be used as base registers
6bc82793 1200 when addressing quantities in QI or HI mode; if we don't know the
888d2cd6 1201 mode, then we must be conservative. */
c896d4b4
MW
1202#define MODE_BASE_REG_CLASS(MODE) \
1203 (TARGET_32BIT ? CORE_REGS \
1204 : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS \
1205 : LO_REGS)
888d2cd6
DJ
1206
1207/* For Thumb we can not support SP+reg addressing, so we return LO_REGS
1208 instead of BASE_REGS. */
1209#define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
3dcc68a4 1210
42db504c 1211/* When this hook returns true for MODE, the compiler allows
d5b7b3ae
RE
1212 registers explicitly used in the rtl to be used as spill registers
1213 but prevents the compiler from extending the lifetime of these
d6b4baa4 1214 registers. */
42db504c
SB
1215#define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1216 arm_small_register_classes_for_mode_p
35d965d5 1217
d5b7b3ae
RE
1218/* Must leave BASE_REGS reloads alone */
1219#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
78a14aa8
YR
1220 (lra_in_progress ? NO_REGS \
1221 : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1222 ? ((true_regnum (X) == -1 ? LO_REGS \
1223 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1224 : NO_REGS)) \
1225 : NO_REGS))
d5b7b3ae
RE
1226
1227#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1fc017b6
VM
1228 (lra_in_progress ? NO_REGS \
1229 : (CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1230 ? ((true_regnum (X) == -1 ? LO_REGS \
1231 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1232 : NO_REGS)) \
1233 : NO_REGS)
35d965d5 1234
ff9940b0
RE
1235/* Return the register class of a scratch register needed to copy IN into
1236 or out of a register in CLASS in MODE. If it can be done directly,
1237 NO_REGS is returned. */
d5b7b3ae 1238#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1239 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1240 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1241 ? coproc_secondary_reload_class (MODE, X, FALSE) \
1242 : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1243 ? coproc_secondary_reload_class (MODE, X, TRUE) \
5b3e6663 1244 : TARGET_32BIT \
9b66ebb1 1245 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1246 ? GENERAL_REGS : NO_REGS) \
1247 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
f676971a 1248
d6b4baa4 1249/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1250#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1251 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1252 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1253 ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1254 (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1255 coproc_secondary_reload_class (MODE, X, TRUE) : \
0be8bd1a
RE
1256 (TARGET_32BIT ? \
1257 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1258 && CONSTANT_P (X)) \
9b6b54e2 1259 ? GENERAL_REGS : \
0be8bd1a 1260 (((MODE) == HImode && ! arm_arch4 \
d435a4be
KT
1261 && (MEM_P (X) \
1262 || ((REG_P (X) || GET_CODE (X) == SUBREG) \
0be8bd1a
RE
1263 && true_regnum (X) == -1))) \
1264 ? GENERAL_REGS : NO_REGS) \
1265 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1266
35d965d5
RS
1267/* Return the maximum number of consecutive registers
1268 needed to represent mode MODE in a register of class CLASS.
0be8bd1a
RE
1269 ARM regs are UNITS_PER_WORD bits.
1270 FIXME: Is this true for iWMMX? */
35d965d5 1271#define CLASS_MAX_NREGS(CLASS, MODE) \
0be8bd1a 1272 (ARM_NUM_REGS (MODE))
9b6b54e2
NC
1273
1274/* If defined, gives a class of registers that cannot be used as the
1275 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5
RS
1276\f
1277/* Stack layout; function entry, exit and calling. */
1278
1279/* Define this if pushing a word on the stack
1280 makes the stack pointer a smaller address. */
1281#define STACK_GROWS_DOWNWARD 1
1282
a4d05547 1283/* Define this to nonzero if the nominal address of the stack frame
35d965d5
RS
1284 is at the high-address end of the local variables;
1285 that is, each additional local variable allocated
1286 goes at a more negative offset in the frame. */
1287#define FRAME_GROWS_DOWNWARD 1
1288
a2503645
RS
1289/* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1290 When present, it is one word in size, and sits at the top of the frame,
1291 between the soft frame pointer and either r7 or r11.
1292
1293 We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1294 and only then if some outgoing arguments are passed on the stack. It would
1295 be tempting to also check whether the stack arguments are passed by indirect
1296 calls, but there seems to be no reason in principle why a post-reload pass
1297 couldn't convert a direct call into an indirect one. */
1298#define CALLER_INTERWORKING_SLOT_SIZE \
1299 (TARGET_CALLER_INTERWORKING \
38173d38 1300 && crtl->outgoing_args_size != 0 \
a2503645
RS
1301 ? UNITS_PER_WORD : 0)
1302
35d965d5
RS
1303/* Offset within stack frame to start allocating local variables at.
1304 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1305 first local allocated. Otherwise, it is the offset to the BEGINNING
1306 of the first local allocated. */
1307#define STARTING_FRAME_OFFSET 0
1308
1309/* If we generate an insn to push BYTES bytes,
1310 this says how many the stack pointer really advances by. */
d5b7b3ae 1311/* The push insns do not do this rounding implicitly.
d6b4baa4 1312 So don't define this. */
0c2ca901 1313/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1314
1315/* Define this if the maximum size of all the outgoing args is to be
1316 accumulated and pushed during the prologue. The amount can be
38173d38 1317 found in the variable crtl->outgoing_args_size. */
6cfc7210 1318#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1319
1320/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1321#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5 1322
9f7bf991
RE
1323/* Amount of memory needed for an untyped call to save all possible return
1324 registers. */
1325#define APPLY_RESULT_SIZE arm_apply_result_size()
1326
11c1a207
RE
1327/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1328 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1329 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1330#define DEFAULT_PCC_STRUCT_RETURN 0
1331
6d3d9133 1332/* These bits describe the different types of function supported
112cdef5 1333 by the ARM backend. They are exclusive. i.e. a function cannot be both a
6d3d9133
NC
1334 normal function and an interworked function, for example. Knowing the
1335 type of a function is important for determining its prologue and
1336 epilogue sequences.
1337 Note value 7 is currently unassigned. Also note that the interrupt
1338 function types all have bit 2 set, so that they can be tested for easily.
1339 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1340 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1341 default to unknown. This will force the first use of arm_current_func_type
1342 to call arm_compute_func_type. */
1343#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1344#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1345#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
6d3d9133
NC
1346#define ARM_FT_ISR 4 /* An interrupt service routine. */
1347#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1348#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1349
1350#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1351
1352/* In addition functions can have several type modifiers,
1353 outlined by these bit masks: */
1354#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1355#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1356#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1357#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
5b3e6663 1358#define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
97b0656d 1359#define ARM_FT_CMSE_ENTRY (1 << 7) /* ARMv8-M non-secure entry function. */
6d3d9133
NC
1360
1361/* Some macros to test these flags. */
1362#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1363#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1364#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1365#define IS_NAKED(t) (t & ARM_FT_NAKED)
1366#define IS_NESTED(t) (t & ARM_FT_NESTED)
5b3e6663 1367#define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
97b0656d 1368#define IS_CMSE_ENTRY(t) (t & ARM_FT_CMSE_ENTRY)
6d3d9133 1369
5848830f
PB
1370
1371/* Structure used to hold the function stack frame layout. Offsets are
1372 relative to the stack pointer on function entry. Positive offsets are
1373 in the direction of stack growth.
1374 Only soft_frame is used in thumb mode. */
1375
d1b38208 1376typedef struct GTY(()) arm_stack_offsets
5848830f
PB
1377{
1378 int saved_args; /* ARG_POINTER_REGNUM. */
1379 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1380 int saved_regs;
1381 int soft_frame; /* FRAME_POINTER_REGNUM. */
2591db65 1382 int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
5848830f 1383 int outgoing_args; /* STACK_POINTER_REGNUM. */
954954d1 1384 unsigned int saved_regs_mask;
5848830f
PB
1385}
1386arm_stack_offsets;
1387
2c0122c9 1388#if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
6d3d9133
NC
1389/* A C structure for machine-specific, per-function data.
1390 This is added to the cfun structure. */
d1b38208 1391typedef struct GTY(()) machine_function
d5b7b3ae 1392{
6bc82793 1393 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1394 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1395 /* Records if LR has to be saved for far jumps. */
1396 int far_jump_used;
1397 /* Records if ARG_POINTER was ever live. */
1398 int arg_pointer_live;
6f7ebcbb
NC
1399 /* Records if the save of LR has been eliminated. */
1400 int lr_save_eliminated;
0977774b 1401 /* The size of the stack frame. Only valid after reload. */
5848830f 1402 arm_stack_offsets stack_offsets;
6d3d9133
NC
1403 /* Records the type of the current function. */
1404 unsigned long func_type;
3cb66fd7
NC
1405 /* Record if the function has a variable argument list. */
1406 int uses_anonymous_args;
5a9335ef
NC
1407 /* Records if sibcalls are blocked because an argument
1408 register is needed to preserve stack alignment. */
1409 int sibcall_blocked;
020a4035
RE
1410 /* The PIC register for this function. This might be a pseudo. */
1411 rtx pic_reg;
b12a00f1 1412 /* Labels for per-function Thumb call-via stubs. One per potential calling
57ecec57
PB
1413 register. We can never call via LR or PC. We can call via SP if a
1414 trampoline happens to be on the top of the stack. */
1415 rtx call_via[14];
934c2060
RR
1416 /* Set to 1 when a return insn is output, this means that the epilogue
1417 is not needed. */
1418 int return_used_this_function;
906668bb
BS
1419 /* When outputting Thumb-1 code, record the last insn that provides
1420 information about condition codes, and the comparison operands. */
1421 rtx thumb1_cc_insn;
1422 rtx thumb1_cc_op0;
1423 rtx thumb1_cc_op1;
1424 /* Also record the CC mode that is supported. */
ef4bddc2 1425 machine_mode thumb1_cc_mode;
b0419491
TG
1426 /* Set to 1 after arm_reorg has started. */
1427 int after_arm_reorg;
6d3d9133
NC
1428}
1429machine_function;
906668bb 1430#endif
d5b7b3ae 1431
b12a00f1 1432/* As in the machine_function, a global set of call-via labels, for code
d6b5193b 1433 that is in text_section. */
57ecec57 1434extern GTY(()) rtx thumb_call_via_label[14];
b12a00f1 1435
390b17c2
RE
1436/* The number of potential ways of assigning to a co-processor. */
1437#define ARM_NUM_COPROC_SLOTS 1
1438
1439/* Enumeration of procedure calling standard variants. We don't really
1440 support all of these yet. */
1441enum arm_pcs
1442{
1443 ARM_PCS_AAPCS, /* Base standard AAPCS. */
1444 ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1445 ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1446 /* This must be the last AAPCS variant. */
1447 ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1448 ARM_PCS_ATPCS, /* ATPCS. */
1449 ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1450 ARM_PCS_UNKNOWN
1451};
1452
12ffc7d5
CLT
1453/* Default procedure calling standard of current compilation unit. */
1454extern enum arm_pcs arm_pcs_default;
1455
2c0122c9 1456#if !defined (USED_FOR_TARGET)
82e9d970 1457/* A C type for declaring a variable that is used as the first argument of
390b17c2 1458 `FUNCTION_ARG' and other related values. */
82e9d970
PB
1459typedef struct
1460{
d5b7b3ae 1461 /* This is the number of registers of arguments scanned so far. */
82e9d970 1462 int nregs;
5a9335ef
NC
1463 /* This is the number of iWMMXt register arguments scanned so far. */
1464 int iwmmxt_nregs;
1465 int named_count;
1466 int nargs;
390b17c2
RE
1467 /* Which procedure call variant to use for this call. */
1468 enum arm_pcs pcs_variant;
1469
1470 /* AAPCS related state tracking. */
1471 int aapcs_arg_processed; /* No need to lay out this argument again. */
1472 int aapcs_cprc_slot; /* Index of co-processor rules to handle
1473 this argument, or -1 if using core
1474 registers. */
1475 int aapcs_ncrn;
1476 int aapcs_next_ncrn;
1477 rtx aapcs_reg; /* Register assigned to this argument. */
1478 int aapcs_partial; /* How many bytes are passed in regs (if
1479 split between core regs and stack.
1480 Zero otherwise. */
1481 int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1482 int can_split; /* Argument can be split between core regs
1483 and the stack. */
1484 /* Private data for tracking VFP register allocation */
1485 unsigned aapcs_vfp_regs_free;
1486 unsigned aapcs_vfp_reg_alloc;
1487 int aapcs_vfp_rcount;
46107b99 1488 MACHMODE aapcs_vfp_rmode;
d5b7b3ae 1489} CUMULATIVE_ARGS;
2c0122c9 1490#endif
82e9d970 1491
866af8a9
JB
1492#define FUNCTION_ARG_PADDING(MODE, TYPE) \
1493 (arm_pad_arg_upward (MODE, TYPE) ? upward : downward)
1494
1495#define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
1496 (arm_pad_reg_upward (MODE, TYPE, FIRST) ? upward : downward)
1497
1498/* For AAPCS, padding should never be below the argument. For other ABIs,
1499 * mimic the default. */
1500#define PAD_VARARGS_DOWN \
1501 ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1502
35d965d5
RS
1503/* Initialize a variable CUM of type CUMULATIVE_ARGS
1504 for a call to a function whose data type is FNTYPE.
1505 For a library call, FNTYPE is 0.
1506 On the ARM, the offset starts at 0. */
0f6937fe 1507#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1508 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5 1509
35d965d5
RS
1510/* 1 if N is a possible register number for function argument passing.
1511 On the ARM, r0-r3 are used to pass args. */
390b17c2
RE
1512#define FUNCTION_ARG_REGNO_P(REGNO) \
1513 (IN_RANGE ((REGNO), 0, 3) \
00ea1506 1514 || (TARGET_AAPCS_BASED && TARGET_HARD_FLOAT \
390b17c2
RE
1515 && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1516 || (TARGET_IWMMXT_ABI \
5848830f 1517 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1518
f99fce0c 1519\f
afef3d7a 1520/* If your target environment doesn't prefix user functions with an
96a3900d 1521 underscore, you may wish to re-define this to prevent any conflicts. */
afef3d7a
NC
1522#ifndef ARM_MCOUNT_NAME
1523#define ARM_MCOUNT_NAME "*mcount"
1524#endif
1525
1526/* Call the function profiler with a given profile label. The Acorn
1527 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1528 On the ARM the full profile code will look like:
1529 .data
1530 LP1
1531 .word 0
1532 .text
1533 mov ip, lr
1534 bl mcount
1535 .word LP1
1536
1537 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1538 will output the .text section.
1539
1540 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1541 ``prof'' doesn't seem to mind about this!
1542
1543 Note - this version of the code is designed to work in both ARM and
1544 Thumb modes. */
be393ecf 1545#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1546#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1547{ \
1548 char temp[20]; \
1549 rtx sym; \
1550 \
dd18ae56 1551 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1552 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1553 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1554 fputc ('\n', STREAM); \
1555 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1556 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1557 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1558}
be393ecf 1559#endif
35d965d5 1560
59be6073 1561#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1562#define FUNCTION_PROFILER(STREAM, LABELNO) \
1563 if (TARGET_ARM) \
1564 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1565 else \
1566 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1567#else
1568#define FUNCTION_PROFILER(STREAM, LABELNO) \
1569 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1570#endif
d5b7b3ae 1571
35d965d5
RS
1572/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1573 the stack pointer does not matter. The value is tested only in
1574 functions that have frame pointers.
1575 No definition is equivalent to always zero.
1576
1577 On the ARM, the function epilogue recovers the stack pointer from the
1578 frame. */
1579#define EXIT_IGNORE_STACK 1
1580
2b261262 1581#define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
c7861455 1582
35d965d5
RS
1583/* Determine if the epilogue should be output as RTL.
1584 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1585#define USE_RETURN_INSN(ISCOND) \
7c19c715 1586 (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1587
1588/* Definitions for register eliminations.
1589
1590 This is an array of structures. Each structure initializes one pair
1591 of eliminable registers. The "from" register number is given first,
1592 followed by "to". Eliminations of the same "from" register are listed
1593 in order of preference.
1594
1595 We have two registers that can be eliminated on the ARM. First, the
1596 arg pointer register can often be eliminated in favor of the stack
1597 pointer register. Secondly, the pseudo frame pointer register can always
1598 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1599 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1600 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1601
d5b7b3ae
RE
1602#define ELIMINABLE_REGS \
1603{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1604 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1605 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1606 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1607 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1608 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1609 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1610
d5b7b3ae
RE
1611/* Define the offset between two registers, one to be eliminated, and the
1612 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1613#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1614 if (TARGET_ARM) \
5848830f 1615 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1616 else \
5848830f
PB
1617 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1618
d5b7b3ae
RE
1619/* Special case handling of the location of arguments passed on the stack. */
1620#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
f676971a 1621
d5b7b3ae
RE
1622/* Initialize data used by insn expanders. This is called from insn_emit,
1623 once for every function before code is generated. */
1624#define INIT_EXPANDERS arm_init_expanders ()
1625
35d965d5 1626/* Length in units of the trampoline for entering a nested function. */
5b3e6663 1627#define TRAMPOLINE_SIZE (TARGET_32BIT ? 16 : 20)
35d965d5 1628
006946e4
JM
1629/* Alignment required for a trampoline in bits. */
1630#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1631\f
1632/* Addressing modes, and classification of registers for them. */
3cd45774 1633#define HAVE_POST_INCREMENT 1
5b3e6663
PB
1634#define HAVE_PRE_INCREMENT TARGET_32BIT
1635#define HAVE_POST_DECREMENT TARGET_32BIT
1636#define HAVE_PRE_DECREMENT TARGET_32BIT
1637#define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1638#define HAVE_POST_MODIFY_DISP TARGET_32BIT
1639#define HAVE_PRE_MODIFY_REG TARGET_32BIT
1640#define HAVE_POST_MODIFY_REG TARGET_32BIT
35d965d5 1641
8875e939
RR
1642enum arm_auto_incmodes
1643 {
1644 ARM_POST_INC,
1645 ARM_PRE_INC,
1646 ARM_POST_DEC,
1647 ARM_PRE_DEC
1648 };
1649
1650#define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1651 (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1652#define USE_LOAD_POST_INCREMENT(mode) \
1653 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1654#define USE_LOAD_PRE_INCREMENT(mode) \
1655 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1656#define USE_LOAD_POST_DECREMENT(mode) \
1657 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1658#define USE_LOAD_PRE_DECREMENT(mode) \
1659 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1660
1661#define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1662#define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1663#define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1664#define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1665
35d965d5
RS
1666/* Macros to check register numbers against specific register classes. */
1667
1668/* These assume that REGNO is a hard or pseudo reg number.
1669 They give nonzero only if REGNO is a hard reg of the suitable class
1670 or a pseudo reg currently allocated to a suitable hard reg.
1671 Since they use reg_renumber, they are safe only once reg_renumber
aeb9f7cf
SB
1672 has been allocated, which happens in reginfo.c during register
1673 allocation. */
d5b7b3ae
RE
1674#define TEST_REGNO(R, TEST, VALUE) \
1675 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1676
5b3e6663 1677/* Don't allow the pc to be used. */
f1008e52
RE
1678#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1679 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1680 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1681 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1682
5b3e6663 1683#define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
f1008e52
RE
1684 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1685 || (GET_MODE_SIZE (MODE) >= 4 \
1686 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1687
1688#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
5b3e6663
PB
1689 (TARGET_THUMB1 \
1690 ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
f1008e52
RE
1691 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1692
888d2cd6
DJ
1693/* Nonzero if X can be the base register in a reg+reg addressing mode.
1694 For Thumb, we can not use SP + reg, so reject SP. */
1695#define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
f5c630c3 1696 REGNO_MODE_OK_FOR_BASE_P (X, QImode)
888d2cd6 1697
f1008e52
RE
1698/* For ARM code, we don't care about the mode, but for Thumb, the index
1699 must be suitable for use in a QImode load. */
d5b7b3ae 1700#define REGNO_OK_FOR_INDEX_P(REGNO) \
f5c630c3
PB
1701 (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1702 && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
35d965d5
RS
1703
1704/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 1705 Shifts in addresses can't be by a register. */
ff9940b0 1706#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1707
1708/* Recognize any constant value that is a valid address. */
1709/* XXX We can address any constant, eventually... */
5b3e6663 1710/* ??? Should the TARGET_ARM here also apply to thumb2? */
008cf58a
RE
1711#define CONSTANT_ADDRESS_P(X) \
1712 (GET_CODE (X) == SYMBOL_REF \
1713 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 1714 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 1715
8426b956
RS
1716/* True if SYMBOL + OFFSET constants must refer to something within
1717 SYMBOL's section. */
1718#define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1719
571191af
PB
1720/* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1721#ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1722#define TARGET_DEFAULT_WORD_RELOCATIONS 0
1723#endif
1724
c27ba912
DM
1725#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1726#define SUBTARGET_NAME_ENCODING_LENGTHS
1727#endif
1728
6bc82793 1729/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
1730 Each case label should return the number of characters to
1731 be stripped from the start of a function's name, if that
1732 name starts with the indicated character. */
1733#define ARM_NAME_ENCODING_LENGTHS \
00fdafef 1734 case '*': return 1; \
f676971a 1735 SUBTARGET_NAME_ENCODING_LENGTHS
c27ba912 1736
c27ba912
DM
1737/* This is how to output a reference to a user-level label named NAME.
1738 `assemble_name' uses this. */
e5951263 1739#undef ASM_OUTPUT_LABELREF
c27ba912 1740#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 1741 arm_asm_output_labelref (FILE, NAME)
c27ba912 1742
7a085dce 1743/* Output IT instructions for conditionally executed Thumb-2 instructions. */
5b3e6663
PB
1744#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1745 if (TARGET_THUMB2) \
1746 thumb2_asm_output_opcode (STREAM);
1747
7abc66b1
JB
1748/* The EABI specifies that constructors should go in .init_array.
1749 Other targets use .ctors for compatibility. */
88c6057f 1750#ifndef ARM_EABI_CTORS_SECTION_OP
7abc66b1
JB
1751#define ARM_EABI_CTORS_SECTION_OP \
1752 "\t.section\t.init_array,\"aw\",%init_array"
88c6057f
MM
1753#endif
1754#ifndef ARM_EABI_DTORS_SECTION_OP
7abc66b1
JB
1755#define ARM_EABI_DTORS_SECTION_OP \
1756 "\t.section\t.fini_array,\"aw\",%fini_array"
88c6057f 1757#endif
7abc66b1
JB
1758#define ARM_CTORS_SECTION_OP \
1759 "\t.section\t.ctors,\"aw\",%progbits"
1760#define ARM_DTORS_SECTION_OP \
1761 "\t.section\t.dtors,\"aw\",%progbits"
1762
1763/* Define CTORS_SECTION_ASM_OP. */
1764#undef CTORS_SECTION_ASM_OP
1765#undef DTORS_SECTION_ASM_OP
1766#ifndef IN_LIBGCC2
1767# define CTORS_SECTION_ASM_OP \
1768 (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1769# define DTORS_SECTION_ASM_OP \
1770 (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1771#else /* !defined (IN_LIBGCC2) */
1772/* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1773 so we cannot use the definition above. */
1774# ifdef __ARM_EABI__
1775/* The .ctors section is not part of the EABI, so we do not define
1776 CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1777 from trying to use it. We do define it when doing normal
1778 compilation, as .init_array can be used instead of .ctors. */
1779/* There is no need to emit begin or end markers when using
1780 init_array; the dynamic linker will compute the size of the
1781 array itself based on special symbols created by the static
1782 linker. However, we do need to arrange to set up
1783 exception-handling here. */
1784# define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1785# define CTOR_LIST_END /* empty */
1786# define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1787# define DTOR_LIST_END /* empty */
1788# else /* !defined (__ARM_EABI__) */
1789# define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1790# define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1791# endif /* !defined (__ARM_EABI__) */
1792#endif /* !defined (IN_LIBCC2) */
1793
1e731102
MM
1794/* True if the operating system can merge entities with vague linkage
1795 (e.g., symbols in COMDAT group) during dynamic linking. */
1796#ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
1797#define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
1798#endif
1799
617a1b71
PB
1800#define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
1801
35d965d5
RS
1802/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1803 and check its validity for a certain class.
1804 We have two alternate definitions for each of them.
1805 The usual definition accepts all pseudo regs; the other rejects
1806 them unless they have been allocated suitable hard regs.
5b3e6663 1807 The symbol REG_OK_STRICT causes the latter definition to be used.
7a085dce 1808 Thumb-2 has the same restrictions as arm. */
35d965d5 1809#ifndef REG_OK_STRICT
ff9940b0 1810
f1008e52
RE
1811#define ARM_REG_OK_FOR_BASE_P(X) \
1812 (REGNO (X) <= LAST_ARM_REGNUM \
1813 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1814 || REGNO (X) == FRAME_POINTER_REGNUM \
1815 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 1816
f5c630c3
PB
1817#define ARM_REG_OK_FOR_INDEX_P(X) \
1818 ((REGNO (X) <= LAST_ARM_REGNUM \
1819 && REGNO (X) != STACK_POINTER_REGNUM) \
1820 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1821 || REGNO (X) == FRAME_POINTER_REGNUM \
1822 || REGNO (X) == ARG_POINTER_REGNUM)
1823
5b3e6663 1824#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
f1008e52
RE
1825 (REGNO (X) <= LAST_LO_REGNUM \
1826 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1827 || (GET_MODE_SIZE (MODE) >= 4 \
1828 && (REGNO (X) == STACK_POINTER_REGNUM \
1829 || (X) == hard_frame_pointer_rtx \
1830 || (X) == arg_pointer_rtx)))
ff9940b0 1831
76a318e9
RE
1832#define REG_STRICT_P 0
1833
d5b7b3ae 1834#else /* REG_OK_STRICT */
ff9940b0 1835
f1008e52
RE
1836#define ARM_REG_OK_FOR_BASE_P(X) \
1837 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 1838
f5c630c3
PB
1839#define ARM_REG_OK_FOR_INDEX_P(X) \
1840 ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
1841
5b3e6663
PB
1842#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1843 THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 1844
76a318e9
RE
1845#define REG_STRICT_P 1
1846
d5b7b3ae 1847#endif /* REG_OK_STRICT */
f1008e52
RE
1848
1849/* Now define some helpers in terms of the above. */
1850
1851#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
5b3e6663
PB
1852 (TARGET_THUMB1 \
1853 ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
f1008e52
RE
1854 : ARM_REG_OK_FOR_BASE_P (X))
1855
5b3e6663 1856/* For 16-bit Thumb, a valid index register is anything that can be used in
f1008e52 1857 a byte load instruction. */
5b3e6663
PB
1858#define THUMB1_REG_OK_FOR_INDEX_P(X) \
1859 THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
f1008e52
RE
1860
1861/* Nonzero if X is a hard reg that can be used as an index
1862 or if it is a pseudo reg. On the Thumb, the stack pointer
1863 is not suitable. */
1864#define REG_OK_FOR_INDEX_P(X) \
5b3e6663
PB
1865 (TARGET_THUMB1 \
1866 ? THUMB1_REG_OK_FOR_INDEX_P (X) \
f1008e52
RE
1867 : ARM_REG_OK_FOR_INDEX_P (X))
1868
888d2cd6
DJ
1869/* Nonzero if X can be the base register in a reg+reg addressing mode.
1870 For Thumb, we can not use SP + reg, so reject SP. */
1871#define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1872 REG_OK_FOR_INDEX_P (X)
35d965d5 1873\f
f1008e52 1874#define ARM_BASE_REGISTER_RTX_P(X) \
d435a4be 1875 (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 1876
f1008e52 1877#define ARM_INDEX_REGISTER_RTX_P(X) \
d435a4be 1878 (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 1879\f
35d965d5
RS
1880/* Specify the machine mode that this machine uses
1881 for the index in the tablejump instruction. */
d5b7b3ae 1882#define CASE_VECTOR_MODE Pmode
35d965d5 1883
907dd0c7 1884#define CASE_VECTOR_PC_RELATIVE (TARGET_THUMB2 \
83c3a2d8 1885 || (TARGET_THUMB1 \
907dd0c7
RE
1886 && (optimize_size || flag_pic)))
1887
1888#define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
83c3a2d8 1889 (TARGET_THUMB1 \
907dd0c7
RE
1890 ? (min >= 0 && max < 512 \
1891 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
1892 : min >= -256 && max < 256 \
1893 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
1894 : min >= 0 && max < 8192 \
1895 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
1896 : min >= -4096 && max < 4096 \
1897 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
1898 : SImode) \
10c241af 1899 : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
907dd0c7
RE
1900 : (max >= 0x200) ? HImode \
1901 : QImode))
5b3e6663 1902
ff9940b0
RE
1903/* signed 'char' is most compatible, but RISC OS wants it unsigned.
1904 unsigned is probably best, but may break some code. */
1905#ifndef DEFAULT_SIGNED_CHAR
3967692c 1906#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
1907#endif
1908
35d965d5 1909/* Max number of bytes we can move from memory to memory
d17ce9af
TG
1910 in one reasonably fast instruction. */
1911#define MOVE_MAX 4
35d965d5 1912
d19fb8e3 1913#undef MOVE_RATIO
e04ad03d 1914#define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
d19fb8e3 1915
ff9940b0
RE
1916/* Define if operations between registers always perform the operation
1917 on the full register even if a narrower mode is specified. */
9e11bfef 1918#define WORD_REGISTER_OPERATIONS 1
ff9940b0
RE
1919
1920/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1921 will either zero-extend or sign-extend. The value of this macro should
1922 be the code that says which one of the two operations is implicitly
f822d252 1923 done, UNKNOWN if none. */
9c872872 1924#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
1925 (TARGET_THUMB ? ZERO_EXTEND : \
1926 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
f822d252 1927 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
ff9940b0 1928
35d965d5
RS
1929/* Nonzero if access to memory by bytes is slow and undesirable. */
1930#define SLOW_BYTE_ACCESS 0
1931
d5b7b3ae 1932#define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
f676971a 1933
35d965d5
RS
1934/* Immediate shift counts are truncated by the output routines (or was it
1935 the assembler?). Shift counts in a register are truncated by ARM. Note
1936 that the native compiler puts too large (> 32) immediate shift counts
1937 into a register and shifts by the register, letting the ARM decide what
1938 to do instead of doing that itself. */
ff9940b0
RE
1939/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
1940 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
1941 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 1942 rotates is modulo 32 used. */
ff9940b0 1943/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 1944
35d965d5 1945/* All integers have the same format so truncation is easy. */
d5b7b3ae 1946#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
35d965d5
RS
1947
1948/* Calling from registers is a massive pain. */
1949#define NO_FUNCTION_CSE 1
1950
35d965d5
RS
1951/* The machine modes of pointers and functions */
1952#define Pmode SImode
1953#define FUNCTION_MODE Pmode
1954
d5b7b3ae
RE
1955#define ARM_FRAME_RTX(X) \
1956 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
1957 || (X) == arg_pointer_rtx)
1958
ff9940b0 1959/* Try to generate sequences that don't involve branches, we can then use
a51fb17f 1960 conditional instructions. */
3a4fd356 1961#define BRANCH_COST(speed_p, predictable_p) \
153668ec
JB
1962 (current_tune->branch_cost (speed_p, predictable_p))
1963
a51fb17f 1964/* False if short circuit operation is preferred. */
52c266ba
RE
1965#define LOGICAL_OP_NON_SHORT_CIRCUIT \
1966 ((optimize_size) \
1967 ? (TARGET_THUMB ? false : true) \
4cbd1e61
RR
1968 : TARGET_THUMB ? static_cast<bool> (current_tune->logical_op_non_short_circuit_thumb) \
1969 : static_cast<bool> (current_tune->logical_op_non_short_circuit_arm))
a51fb17f 1970
7a801826
RE
1971\f
1972/* Position Independent Code. */
1973/* We decide which register to use based on the compilation options and
1974 the assembler in use; this is more general than the APCS restriction of
1975 using sb (r9) all the time. */
020a4035 1976extern unsigned arm_pic_register;
7a801826
RE
1977
1978/* The register number of the register used to address a table of static
1979 data addresses in memory. */
1980#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
1981
f5a1b0d2 1982/* We can't directly access anything that contains a symbol,
d3585b76
DJ
1983 nor can we indirect via the constant pool. One exception is
1984 UNSPEC_TLS, which is always PIC. */
82e9d970 1985#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
1986 (!(symbol_mentioned_p (X) \
1987 || label_mentioned_p (X) \
1988 || (GET_CODE (X) == SYMBOL_REF \
1989 && CONSTANT_POOL_ADDRESS_P (X) \
1990 && (symbol_mentioned_p (get_pool_constant (X)) \
d3585b76
DJ
1991 || label_mentioned_p (get_pool_constant (X))))) \
1992 || tls_mentioned_p (X))
1575c31e 1993
13bd191d
PB
1994/* We need to know when we are making a constant pool; this determines
1995 whether data needs to be in the GOT or can be referenced via a GOT
1996 offset. */
1997extern int making_const_table;
82e9d970 1998\f
c27ba912 1999/* Handle pragmas for compatibility with Intel's compilers. */
b76c3c4b 2000/* Also abuse this to register additional C specific EABI attributes. */
c58b209a
NB
2001#define REGISTER_TARGET_PRAGMAS() do { \
2002 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2003 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2004 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
c84f825c
CB
2005 arm_lang_object_attributes_init(); \
2006 arm_register_target_pragmas(); \
8b97c5f8
ZW
2007} while (0)
2008
d6b4baa4 2009/* Condition code information. */
ff9940b0 2010/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 2011 return the mode to be used for the comparison. */
d5b7b3ae
RE
2012
2013#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 2014
880873be
RE
2015#define REVERSIBLE_CC_MODE(MODE) 1
2016
2017#define REVERSE_CONDITION(CODE,MODE) \
2018 (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2019 ? reverse_condition_maybe_unordered (code) \
2020 : reverse_condition (code))
008cf58a 2021
9b227e35 2022#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 2023 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
9b227e35 2024#define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 2025 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
35d965d5 2026\f
906668bb
BS
2027#define CC_STATUS_INIT \
2028 do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
2029
decfc6e1
TG
2030#undef ASM_APP_ON
2031#define ASM_APP_ON (inline_asm_unified ? "\t.syntax unified\n" : \
2032 "\t.syntax divided\n")
2033
d5b7b3ae 2034#undef ASM_APP_OFF
41d14659
RR
2035#define ASM_APP_OFF (TARGET_ARM ? "\t.arm\n\t.syntax unified\n" : \
2036 "\t.thumb\n\t.syntax unified\n")
35d965d5 2037
2ee67fbb
JB
2038/* Output a push or a pop instruction (only used when profiling).
2039 We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2040 that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2041 that r7 isn't used by the function profiler, so we can use it as a
2042 scratch reg. WARNING: This isn't safe in the general case! It may be
2043 sensitive to future changes in final.c:profile_function. */
d5b7b3ae 2044#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2045 do \
2046 { \
bae4ce0f 2047 if (TARGET_THUMB1 \
2ee67fbb
JB
2048 && (REGNO) == STATIC_CHAIN_REGNUM) \
2049 { \
2050 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2051 asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2052 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2053 } \
8a81cc45
RE
2054 else \
2055 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2056 } while (0)
d5b7b3ae
RE
2057
2058
2ee67fbb 2059/* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
d5b7b3ae 2060#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2061 do \
2062 { \
bae4ce0f
RR
2063 if (TARGET_THUMB1 \
2064 && (REGNO) == STATIC_CHAIN_REGNUM) \
2ee67fbb
JB
2065 { \
2066 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2067 asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2068 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2069 } \
8a81cc45
RE
2070 else \
2071 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2072 } while (0)
d5b7b3ae 2073
b0fe107e
JM
2074#define ADDR_VEC_ALIGN(JUMPTABLE) \
2075 ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2076
2077/* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2078 default alignment from elfos.h. */
2079#undef ASM_OUTPUT_BEFORE_CASE_LABEL
2080#define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
5b3e6663 2081
e75c1617
CB
2082#define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
2083 (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
2084 ? 1 : 0)
35d965d5 2085
6cfc7210 2086#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
258619bb 2087 arm_declare_function_name ((STREAM), (NAME), (DECL));
35d965d5 2088
d5b7b3ae
RE
2089/* For aliases of functions we use .thumb_set instead. */
2090#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2091 do \
2092 { \
91ea4f8d
KG
2093 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2094 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2095 \
2096 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2097 { \
2098 fprintf (FILE, "\t.thumb_set "); \
2099 assemble_name (FILE, LABEL1); \
2100 fprintf (FILE, ","); \
2101 assemble_name (FILE, LABEL2); \
2102 fprintf (FILE, "\n"); \
2103 } \
2104 else \
2105 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2106 } \
2107 while (0)
2108
fdc2d3b0
NC
2109#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2110/* To support -falign-* switches we need to use .p2align so
2111 that alignment directives in code sections will be padded
2112 with no-op instructions, rather than zeroes. */
5a9335ef 2113#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2114 if ((LOG) != 0) \
2115 { \
2116 if ((MAX_SKIP) == 0) \
5a9335ef 2117 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2118 else \
2119 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2120 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2121 }
2122#endif
35d965d5 2123\f
5b3e6663
PB
2124/* Add two bytes to the length of conditionally executed Thumb-2
2125 instructions for the IT instruction. */
2126#define ADJUST_INSN_LENGTH(insn, length) \
2127 if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2128 length += 2;
2129
35d965d5 2130/* Only perform branch elimination (by making instructions conditional) if
5b3e6663
PB
2131 we're optimizing. For Thumb-2 check if any IT instructions need
2132 outputting. */
d5b7b3ae
RE
2133#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2134 if (TARGET_ARM && optimize) \
2135 arm_final_prescan_insn (INSN); \
5b3e6663
PB
2136 else if (TARGET_THUMB2) \
2137 thumb2_final_prescan_insn (INSN); \
2138 else if (TARGET_THUMB1) \
2139 thumb1_final_prescan_insn (INSN)
35d965d5 2140
7b8b8ade
NC
2141#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2142 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2143 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2144 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2145 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2146 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2147 : 0))))
35d965d5 2148
6a5d7526
MS
2149/* A C expression whose value is RTL representing the value of the return
2150 address for the frame COUNT steps up from the current frame. */
2151
d5b7b3ae
RE
2152#define RETURN_ADDR_RTX(COUNT, FRAME) \
2153 arm_return_addr (COUNT, FRAME)
2154
f676971a 2155/* Mask of the bits in the PC that contain the real return address
d5b7b3ae
RE
2156 when running in 26-bit mode. */
2157#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2158
2c849145
JM
2159/* Pick up the return address upon entry to a procedure. Used for
2160 dwarf2 unwind information. This also enables the table driven
2161 mechanism. */
2c849145
JM
2162#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2163#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2164
39950dff
MS
2165/* Used to mask out junk bits from the return address, such as
2166 processor state, interrupt status, condition codes and the like. */
2167#define MASK_RETURN_ADDR \
2168 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2169 in 26 bit mode, the condition codes must be masked out of the \
2170 return address. This does not apply to ARM6 and later processors \
2171 when running in 32 bit mode. */ \
61f0ccff
RE
2172 ((arm_arch4 || TARGET_THUMB) \
2173 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2174 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2175
2176\f
978e411f
CD
2177/* Do not emit .note.GNU-stack by default. */
2178#ifndef NEED_INDICATE_EXEC_STACK
2179#define NEED_INDICATE_EXEC_STACK 0
2180#endif
2181
9e94a7fc
MGD
2182#define TARGET_ARM_ARCH \
2183 (arm_base_arch) \
2184
9e94a7fc 2185/* The highest Thumb instruction set version supported by the chip. */
52545641
TP
2186#define TARGET_ARM_ARCH_ISA_THUMB \
2187 (arm_arch_thumb2 ? 2 : (arm_arch_thumb1 ? 1 : 0))
9e94a7fc
MGD
2188
2189/* Expands to an upper-case char of the target's architectural
2190 profile. */
2191#define TARGET_ARM_ARCH_PROFILE \
8afb5358 2192 (arm_active_target.profile)
9e94a7fc
MGD
2193
2194/* Bit-field indicating what size LDREX/STREX loads/stores are available.
2195 Bit 0 for bytes, up to bit 3 for double-words. */
2196#define TARGET_ARM_FEATURE_LDREX \
2197 ((TARGET_HAVE_LDREX ? 4 : 0) \
2198 | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2199 | (TARGET_HAVE_LDREXD ? 8 : 0))
2200
2201/* Set as a bit mask indicating the available widths of hardware floating
2202 point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2203 32-bit support, bit 3 indicates 64-bit support. */
2204#define TARGET_ARM_FP \
29e1d31b
MM
2205 (!TARGET_SOFT_FLOAT ? (TARGET_VFP_SINGLE ? 4 \
2206 : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0)) \
2207 : 0)
9e94a7fc
MGD
2208
2209
2210/* Set as a bit mask indicating the available widths of floating point
2211 types for hardware NEON floating point. This is the same as
2212 TARGET_ARM_FP without the 64-bit bit set. */
29e1d31b
MM
2213#define TARGET_NEON_FP \
2214 (TARGET_NEON ? (TARGET_ARM_FP & (0xff ^ 0x08)) \
2215 : 0)
9e94a7fc 2216
11389610
RE
2217/* Name of the automatic fpu-selection option. */
2218#define FPUTYPE_AUTO "auto"
2219
93b338c3
BS
2220/* The maximum number of parallel loads or stores we support in an ldm/stm
2221 instruction. */
2222#define MAX_LDM_STM_OPS 4
2223
b848e289 2224extern const char *arm_rewrite_mcpu (int argc, const char **argv);
86794453
RE
2225extern const char *arm_rewrite_march (int argc, const char **argv);
2226#define ASM_CPU_SPEC_FUNCTIONS \
2227 { "rewrite_mcpu", arm_rewrite_mcpu }, \
2228 { "rewrite_march", arm_rewrite_march },
b848e289 2229
86794453
RE
2230#define ASM_CPU_SPEC \
2231 " %{mcpu=generic-*:-march=%:rewrite_march(%{mcpu=generic-*:%*});" \
2232 " march=*:-march=%:rewrite_march(%{march=*:%*});" \
2233 " mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})" \
2234 " }"
54e73f88 2235
70e73d3c 2236extern const char *arm_target_thumb_only (int argc, const char **argv);
86794453 2237#define TARGET_MODE_SPEC_FUNCTIONS \
70e73d3c
TP
2238 { "target_mode_check", arm_target_thumb_only },
2239
33aa08b3
AS
2240/* -mcpu=native handling only makes sense with compiler running on
2241 an ARM chip. */
2242#if defined(__arm__)
2243extern const char *host_detect_local_cpu (int argc, const char **argv);
86794453
RE
2244# define MCPU_MTUNE_NATIVE_FUNCTIONS \
2245 { "local_cpu_detect", host_detect_local_cpu },
2246# define MCPU_MTUNE_NATIVE_SPECS \
2247 " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2248 " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
33aa08b3
AS
2249 " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2250#else
86794453 2251# define MCPU_MTUNE_NATIVE_FUNCTIONS
33aa08b3
AS
2252# define MCPU_MTUNE_NATIVE_SPECS ""
2253#endif
2254
0b97b8f8
RE
2255const char *arm_canon_arch_option (int argc, const char **argv);
2256
2257#define CANON_ARCH_SPEC_FUNCTION \
2258 { "canon_arch", arm_canon_arch_option },
2259
63d03dce
RE
2260const char *arm_be8_option (int argc, const char **argv);
2261#define BE8_SPEC_FUNCTION \
2262 { "be8_linkopt", arm_be8_option },
2263
86794453
RE
2264# define EXTRA_SPEC_FUNCTIONS \
2265 MCPU_MTUNE_NATIVE_FUNCTIONS \
2266 ASM_CPU_SPEC_FUNCTIONS \
0b97b8f8 2267 CANON_ARCH_SPEC_FUNCTION \
63d03dce
RE
2268 TARGET_MODE_SPEC_FUNCTIONS \
2269 BE8_SPEC_FUNCTION
86794453 2270
70e73d3c
TP
2271/* Automatically add -mthumb for Thumb-only targets if mode isn't specified
2272 via the configuration option --with-mode or via the command line. The
2273 function target_mode_check is called to do the check with either:
2274 - an array of -march values if any is given;
2275 - an array of -mcpu values if any is given;
2276 - an empty array. */
2277#define TARGET_MODE_SPECS \
e53993ef 2278 " %{!marm:%{!mthumb:%:target_mode_check(%{march=*:arch %*;mcpu=*:cpu %*;:})}}"
70e73d3c 2279
0b97b8f8
RE
2280/* Generate a canonical string to represent the architecture selected. */
2281#define ARCH_CANONICAL_SPECS \
2282 " -march=%:canon_arch(%{mcpu=*: cpu %*} " \
2283 " %{march=*: arch %*} " \
2284 " %{mfpu=*: fpu %*} " \
2285 " %{mfloat-abi=*: abi %*}" \
2286 " %<march=*) "
2287
2288#define DRIVER_SELF_SPECS \
2289 MCPU_MTUNE_NATIVE_SPECS \
2290 TARGET_MODE_SPECS \
2291 ARCH_CANONICAL_SPECS
2292
27e83a44 2293#define TARGET_SUPPORTS_WIDE_INT 1
d5524d52
CB
2294
2295/* For switching between functions with different target attributes. */
2296#define SWITCHABLE_TARGET 1
2297
0ee70cc0
AV
2298/* Define SECTION_ARM_PURECODE as the ARM specific section attribute
2299 representation for SHF_ARM_PURECODE in GCC. */
2300#define SECTION_ARM_PURECODE SECTION_MACH_DEP
2301
88657302 2302#endif /* ! GCC_ARM_H */