]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
re PR c++/57694 ([c++11] constexpr constructor does not work with const address of...
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
23a5b65a 2 Copyright (C) 1991-2014 Free Software Foundation, Inc.
35d965d5 3 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 4 and Martin Simmons (@harleqn.co.uk).
949d79eb 5 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
6 Minor hacks by Nick Clifton (nickc@cygnus.com)
7
4f448245 8 This file is part of GCC.
35d965d5 9
4f448245
NC
10 GCC is free software; you can redistribute it and/or modify it
11 under the terms of the GNU General Public License as published
2f83c7d6 12 by the Free Software Foundation; either version 3, or (at your
4f448245 13 option) any later version.
35d965d5 14
4f448245
NC
15 GCC is distributed in the hope that it will be useful, but WITHOUT
16 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 License for more details.
35d965d5 19
999db125
GJL
20 Under Section 7 of GPL version 3, you are granted additional
21 permissions described in the GCC Runtime Library Exception, version
22 3.1, as published by the Free Software Foundation.
23
c7eca9fe
GJL
24 You should have received a copy of the GNU General Public License and
25 a copy of the GCC Runtime Library Exception along with this program;
26 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
2f83c7d6 27 <http://www.gnu.org/licenses/>. */
35d965d5 28
88657302
RH
29#ifndef GCC_ARM_H
30#define GCC_ARM_H
b355a481 31
ef4bddc2 32/* We can't use machine_mode inside a generator file because it
46107b99
RE
33 hasn't been created yet; we shouldn't be using any code that
34 needs the real definition though, so this ought to be safe. */
35#ifdef GENERATOR_FILE
36#define MACHMODE int
37#else
38#include "insn-modes.h"
2c0122c9 39#define MACHMODE machine_mode
46107b99
RE
40#endif
41
9403b7f7
RS
42#include "config/vxworks-dummy.h"
43
35fd3193 44/* The architecture define. */
78011587
PB
45extern char arm_arch_name[];
46
e6471be6
NB
47/* Target CPU builtins. */
48#define TARGET_CPU_CPP_BUILTINS() \
49 do \
50 { \
c884924f
JG
51 if (TARGET_DSP_MULTIPLY) \
52 builtin_define ("__ARM_FEATURE_DSP"); \
9e94a7fc
MGD
53 if (TARGET_ARM_QBIT) \
54 builtin_define ("__ARM_FEATURE_QBIT"); \
55 if (TARGET_ARM_SAT) \
56 builtin_define ("__ARM_FEATURE_SAT"); \
021b5e6b
KT
57 if (TARGET_CRYPTO) \
58 builtin_define ("__ARM_FEATURE_CRYPTO"); \
5d248b41
JG
59 if (unaligned_access) \
60 builtin_define ("__ARM_FEATURE_UNALIGNED"); \
582e2e43
KT
61 if (TARGET_CRC32) \
62 builtin_define ("__ARM_FEATURE_CRC32"); \
63 if (TARGET_32BIT) \
64 builtin_define ("__ARM_32BIT_STATE"); \
9e94a7fc
MGD
65 if (TARGET_ARM_FEATURE_LDREX) \
66 builtin_define_with_int_value ( \
67 "__ARM_FEATURE_LDREX", TARGET_ARM_FEATURE_LDREX); \
68 if ((TARGET_ARM_ARCH >= 5 && !TARGET_THUMB) \
69 || TARGET_ARM_ARCH_ISA_THUMB >=2) \
70 builtin_define ("__ARM_FEATURE_CLZ"); \
71 if (TARGET_INT_SIMD) \
72 builtin_define ("__ARM_FEATURE_SIMD32"); \
73 \
74 builtin_define_with_int_value ( \
75 "__ARM_SIZEOF_MINIMAL_ENUM", \
76 flag_short_enums ? 1 : 4); \
e19707f5
RR
77 builtin_define_type_sizeof ("__ARM_SIZEOF_WCHAR_T", \
78 wchar_type_node); \
9e94a7fc
MGD
79 if (TARGET_ARM_ARCH_PROFILE) \
80 builtin_define_with_int_value ( \
81 "__ARM_ARCH_PROFILE", TARGET_ARM_ARCH_PROFILE); \
82 \
9b66ebb1
PB
83 /* Define __arm__ even when in thumb mode, for \
84 consistency with armcc. */ \
85 builtin_define ("__arm__"); \
9e94a7fc
MGD
86 if (TARGET_ARM_ARCH) \
87 builtin_define_with_int_value ( \
88 "__ARM_ARCH", TARGET_ARM_ARCH); \
89 if (arm_arch_notm) \
90 builtin_define ("__ARM_ARCH_ISA_ARM"); \
61f0ccff 91 builtin_define ("__APCS_32__"); \
9b66ebb1 92 if (TARGET_THUMB) \
e6471be6 93 builtin_define ("__thumb__"); \
5b3e6663
PB
94 if (TARGET_THUMB2) \
95 builtin_define ("__thumb2__"); \
9e94a7fc
MGD
96 if (TARGET_ARM_ARCH_ISA_THUMB) \
97 builtin_define_with_int_value ( \
98 "__ARM_ARCH_ISA_THUMB", \
99 TARGET_ARM_ARCH_ISA_THUMB); \
e6471be6
NB
100 \
101 if (TARGET_BIG_END) \
102 { \
103 builtin_define ("__ARMEB__"); \
9e94a7fc 104 builtin_define ("__ARM_BIG_ENDIAN"); \
e6471be6
NB
105 if (TARGET_THUMB) \
106 builtin_define ("__THUMBEB__"); \
e6471be6
NB
107 } \
108 else \
109 { \
110 builtin_define ("__ARMEL__"); \
111 if (TARGET_THUMB) \
112 builtin_define ("__THUMBEL__"); \
113 } \
114 \
e6471be6
NB
115 if (TARGET_SOFT_FLOAT) \
116 builtin_define ("__SOFTFP__"); \
117 \
9b66ebb1 118 if (TARGET_VFP) \
b5b620a4
JT
119 builtin_define ("__VFP_FP__"); \
120 \
9e94a7fc
MGD
121 if (TARGET_ARM_FP) \
122 builtin_define_with_int_value ( \
123 "__ARM_FP", TARGET_ARM_FP); \
124 if (arm_fp16_format == ARM_FP16_FORMAT_IEEE) \
125 builtin_define ("__ARM_FP16_FORMAT_IEEE"); \
126 if (arm_fp16_format == ARM_FP16_FORMAT_ALTERNATIVE) \
127 builtin_define ("__ARM_FP16_FORMAT_ALTERNATIVE"); \
128 if (TARGET_FMA) \
129 builtin_define ("__ARM_FEATURE_FMA"); \
130 \
88f77cba 131 if (TARGET_NEON) \
9e94a7fc
MGD
132 { \
133 builtin_define ("__ARM_NEON__"); \
134 builtin_define ("__ARM_NEON"); \
135 } \
136 if (TARGET_NEON_FP) \
137 builtin_define_with_int_value ( \
138 "__ARM_NEON_FP", TARGET_NEON_FP); \
88f77cba 139 \
e6471be6
NB
140 /* Add a define for interworking. \
141 Needed when building libgcc.a. */ \
2ad4dcf9 142 if (arm_cpp_interwork) \
e6471be6
NB
143 builtin_define ("__THUMB_INTERWORK__"); \
144 \
145 builtin_assert ("cpu=arm"); \
146 builtin_assert ("machine=arm"); \
78011587
PB
147 \
148 builtin_define (arm_arch_name); \
78011587
PB
149 if (arm_arch_xscale) \
150 builtin_define ("__XSCALE__"); \
151 if (arm_arch_iwmmxt) \
9e94a7fc
MGD
152 { \
153 builtin_define ("__IWMMXT__"); \
154 builtin_define ("__ARM_WMMX"); \
155 } \
8fd03515
XQ
156 if (arm_arch_iwmmxt2) \
157 builtin_define ("__IWMMXT2__"); \
4adf3e34 158 if (TARGET_AAPCS_BASED) \
12ffc7d5
CLT
159 { \
160 if (arm_pcs_default == ARM_PCS_AAPCS_VFP) \
161 builtin_define ("__ARM_PCS_VFP"); \
162 else if (arm_pcs_default == ARM_PCS_AAPCS) \
163 builtin_define ("__ARM_PCS"); \
164 builtin_define ("__ARM_EABI__"); \
165 } \
572070ef 166 if (TARGET_IDIV) \
34f30f0f
RL
167 { \
168 builtin_define ("__ARM_ARCH_EXT_IDIV__"); \
169 builtin_define ("__ARM_FEATURE_IDIV__"); \
8584f1c4 170 } \
e6471be6
NB
171 } while (0)
172
ad7be009 173#include "config/arm/arm-opts.h"
9b66ebb1 174
78011587
PB
175enum target_cpus
176{
c0e25e65
JG
177#define ARM_CORE(NAME, INTERNAL_IDENT, IDENT, ARCH, FLAGS, COSTS) \
178 TARGET_CPU_##INTERNAL_IDENT,
78011587
PB
179#include "arm-cores.def"
180#undef ARM_CORE
181 TARGET_CPU_generic
182};
183
9b66ebb1
PB
184/* The processor for which instructions should be scheduled. */
185extern enum processor_type arm_tune;
186
d5b7b3ae 187typedef enum arm_cond_code
89c7ca52
RE
188{
189 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
190 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
191}
192arm_cc;
6cfc7210 193
d5b7b3ae 194extern arm_cc arm_current_cc;
ff9940b0 195
d5b7b3ae 196#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 197
cd794ed4 198/* The maximum number of instructions that is beneficial to
b24a2ce5
GY
199 conditionally execute. */
200#undef MAX_CONDITIONAL_EXECUTE
201#define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
202
6cfc7210
NC
203extern int arm_target_label;
204extern int arm_ccfsm_state;
e2500fed 205extern GTY(()) rtx arm_target_insn;
d5b7b3ae 206/* The label of the current constant pool. */
e2500fed 207extern rtx pool_vector_label;
d5b7b3ae 208/* Set to 1 when a return insn is output, this means that the epilogue
d6b4baa4 209 is not needed. */
d5b7b3ae 210extern int return_used_this_function;
b76c3c4b
PB
211/* Callback to output language specific object attributes. */
212extern void (*arm_lang_output_object_attributes_hook)(void);
35d965d5 213\f
d6b4baa4 214/* Just in case configure has failed to define anything. */
7a801826
RE
215#ifndef TARGET_CPU_DEFAULT
216#define TARGET_CPU_DEFAULT TARGET_CPU_generic
217#endif
218
7a801826 219
5742588d 220#undef CPP_SPEC
78011587 221#define CPP_SPEC "%(subtarget_cpp_spec) \
5e1b4d5a
JM
222%{mfloat-abi=soft:%{mfloat-abi=hard: \
223 %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
e6471be6
NB
224%{mbig-endian:%{mlittle-endian: \
225 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 226
be393ecf 227#ifndef CC1_SPEC
dfa08768 228#define CC1_SPEC ""
be393ecf 229#endif
7a801826
RE
230
231/* This macro defines names of additional specifications to put in the specs
232 that can be used in various specifications like CC1_SPEC. Its definition
233 is an initializer with a subgrouping for each command option.
234
235 Each subgrouping contains a string constant, that defines the
4f448245 236 specification name, and a string constant that used by the GCC driver
7a801826
RE
237 program.
238
239 Do not define this macro if it does not need to do anything. */
240#define EXTRA_SPECS \
38fc909b 241 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
54e73f88 242 { "asm_cpu_spec", ASM_CPU_SPEC }, \
7a801826
RE
243 SUBTARGET_EXTRA_SPECS
244
914a3b8c 245#ifndef SUBTARGET_EXTRA_SPECS
7a801826 246#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
247#endif
248
6cfc7210 249#ifndef SUBTARGET_CPP_SPEC
38fc909b 250#define SUBTARGET_CPP_SPEC ""
6cfc7210 251#endif
35d965d5
RS
252\f
253/* Run-time Target Specification. */
9b66ebb1 254#define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
72cdc543
PB
255/* Use hardware floating point instructions. */
256#define TARGET_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
257/* Use hardware floating point calling convention. */
258#define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
d79f3032 259#define TARGET_VFP (arm_fpu_desc->model == ARM_FP_MODEL_VFP)
5a9335ef 260#define TARGET_IWMMXT (arm_arch_iwmmxt)
8fd03515 261#define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
5b3e6663 262#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT)
8fd03515 263#define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT)
5b3e6663 264#define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
d5b7b3ae
RE
265#define TARGET_ARM (! TARGET_THUMB)
266#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
c54c7322
RS
267#define TARGET_BACKTRACE (leaf_function_p () \
268 ? TARGET_TPCS_LEAF_FRAME \
269 : TARGET_TPCS_FRAME)
b6685939
PB
270#define TARGET_AAPCS_BASED \
271 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 272
d3585b76
DJ
273#define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
274#define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
ccdc2164 275#define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
d3585b76 276
5b3e6663
PB
277/* Only 16-bit thumb code. */
278#define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
279/* Arm or Thumb-2 32-bit code. */
280#define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
281/* 32-bit Thumb-2 code. */
282#define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
bf98ec6c
PB
283/* Thumb-1 only. */
284#define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
5b3e6663 285
3383b7fa
GY
286#define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN \
287 && !TARGET_THUMB1)
288
582e2e43
KT
289#define TARGET_CRC32 (arm_arch_crc)
290
88f77cba 291/* The following two macros concern the ability to execute coprocessor
302c3d8e
PB
292 instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
293 only ever tested when we know we are generating for VFP hardware; we need
294 to be more careful with TARGET_NEON as noted below. */
88f77cba 295
302c3d8e 296/* FPU is has the full VFPv3/NEON register file of 32 D registers. */
d79f3032 297#define TARGET_VFPD32 (TARGET_VFP && arm_fpu_desc->regs == VFP_REG_D32)
302c3d8e
PB
298
299/* FPU supports VFPv3 instructions. */
d79f3032 300#define TARGET_VFP3 (TARGET_VFP && arm_fpu_desc->rev >= 3)
302c3d8e 301
2f6403f1
TG
302/* FPU supports FPv5 instructions. */
303#define TARGET_VFP5 (TARGET_VFP && arm_fpu_desc->rev >= 5)
304
e0dc3601
PB
305/* FPU only supports VFP single-precision instructions. */
306#define TARGET_VFP_SINGLE (TARGET_VFP && arm_fpu_desc->regs == VFP_REG_SINGLE)
307
308/* FPU supports VFP double-precision instructions. */
309#define TARGET_VFP_DOUBLE (TARGET_VFP && arm_fpu_desc->regs != VFP_REG_SINGLE)
310
311/* FPU supports half-precision floating-point with NEON element load/store. */
d79f3032
PB
312#define TARGET_NEON_FP16 \
313 (TARGET_VFP && arm_fpu_desc->neon && arm_fpu_desc->fp16)
0fd8c3ad 314
e0dc3601
PB
315/* FPU supports VFP half-precision floating-point. */
316#define TARGET_FP16 (TARGET_VFP && arm_fpu_desc->fp16)
317
9e94a7fc
MGD
318/* FPU supports fused-multiply-add operations. */
319#define TARGET_FMA (TARGET_VFP && arm_fpu_desc->rev >= 4)
320
1dd4fe1f
KT
321/* FPU is ARMv8 compatible. */
322#define TARGET_FPU_ARMV8 (TARGET_VFP && arm_fpu_desc->rev >= 8)
323
595fefee
MGD
324/* FPU supports Crypto extensions. */
325#define TARGET_CRYPTO (TARGET_VFP && arm_fpu_desc->crypto)
326
88f77cba
JB
327/* FPU supports Neon instructions. The setting of this macro gets
328 revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
329 and TARGET_HARD_FLOAT to ensure that NEON instructions are
330 available. */
331#define TARGET_NEON (TARGET_32BIT && TARGET_HARD_FLOAT \
d79f3032 332 && TARGET_VFP && arm_fpu_desc->neon)
f1adb0a9 333
9e94a7fc
MGD
334/* Q-bit is present. */
335#define TARGET_ARM_QBIT \
336 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7))
337/* Saturation operation, e.g. SSAT. */
338#define TARGET_ARM_SAT \
339 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
5b3e6663
PB
340/* "DSP" multiply instructions, eg. SMULxy. */
341#define TARGET_DSP_MULTIPLY \
60bd3528 342 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7em))
5b3e6663
PB
343/* Integer SIMD instructions, and extend-accumulate instructions. */
344#define TARGET_INT_SIMD \
60bd3528 345 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
5b3e6663 346
571191af 347/* Should MOVW/MOVT be used in preference to a constant pool. */
7ec70105 348#define TARGET_USE_MOVT \
02231c13
TG
349 (arm_arch_thumb2 \
350 && (arm_disable_literal_pool \
351 || (!optimize_size && !current_tune->prefer_constant_pool)))
571191af 352
5b3e6663
PB
353/* We could use unified syntax for arm mode, but for now we just use it
354 for Thumb-2. */
355#define TARGET_UNIFIED_ASM TARGET_THUMB2
356
029e79eb 357/* Nonzero if this chip provides the DMB instruction. */
9e2a6301 358#define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
029e79eb
MS
359
360/* Nonzero if this chip implements a memory barrier via CP15. */
80651d8e
DAG
361#define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
362 && ! TARGET_THUMB1)
029e79eb
MS
363
364/* Nonzero if this chip implements a memory barrier instruction. */
365#define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
366
367/* Nonzero if this chip supports ldrex and strex */
368#define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) || arm_arch7)
369
cfe52743
DAG
370/* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
371#define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) || arm_arch7)
372
373/* Nonzero if this chip supports ldrexd and strexd. */
374#define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) || arm_arch7) \
375 && arm_arch_notm)
5b3e6663 376
5ad29f12
KT
377/* Nonzero if this chip supports load-acquire and store-release. */
378#define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
379
572070ef
PB
380/* Nonzero if integer division instructions supported. */
381#define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
382 || (TARGET_THUMB2 && arm_arch_thumb_hwdiv))
383
65074f54
CL
384/* Should NEON be used for 64-bits bitops. */
385#define TARGET_PREFER_NEON_64BITS (prefer_neon_for_64bits)
386
b3f8d95d
MM
387/* True iff the full BPABI is being used. If TARGET_BPABI is true,
388 then TARGET_AAPCS_BASED must be true -- but the converse does not
389 hold. TARGET_BPABI implies the use of the BPABI runtime library,
390 etc., in addition to just the AAPCS calling conventions. */
391#ifndef TARGET_BPABI
392#define TARGET_BPABI false
f676971a 393#endif
b3f8d95d 394
7816bea0
DJ
395/* Support for a compile-time default CPU, et cetera. The rules are:
396 --with-arch is ignored if -march or -mcpu are specified.
397 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
398 by --with-arch.
399 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
400 by -march).
5e1b4d5a 401 --with-float is ignored if -mfloat-abi is specified.
5848830f 402 --with-fpu is ignored if -mfpu is specified.
ccdc2164
NS
403 --with-abi is ignored if -mabi is specified.
404 --with-tls is ignored if -mtls-dialect is specified. */
7816bea0
DJ
405#define OPTION_DEFAULT_SPECS \
406 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
407 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
408 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
5e1b4d5a 409 {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
5848830f 410 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
3cf94279 411 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
ccdc2164 412 {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
7cf13d1f 413 {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
7816bea0 414
9b66ebb1
PB
415/* Which floating point model to use. */
416enum arm_fp_model
417{
418 ARM_FP_MODEL_UNKNOWN,
9b66ebb1
PB
419 /* VFP floating point model. */
420 ARM_FP_MODEL_VFP
421};
422
d79f3032 423enum vfp_reg_type
24f0c1b4 424{
70dd156a 425 VFP_NONE = 0,
d79f3032
PB
426 VFP_REG_D16,
427 VFP_REG_D32,
428 VFP_REG_SINGLE
24f0c1b4
RE
429};
430
d79f3032
PB
431extern const struct arm_fpu_desc
432{
433 const char *name;
434 enum arm_fp_model model;
435 int rev;
436 enum vfp_reg_type regs;
437 int neon;
438 int fp16;
595fefee 439 int crypto;
d79f3032
PB
440} *arm_fpu_desc;
441
442/* Which floating point hardware to schedule for. */
443extern int arm_fpu_attr;
71791e16 444
3d8532aa
PB
445#ifndef TARGET_DEFAULT_FLOAT_ABI
446#define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
447#endif
448
5848830f
PB
449#ifndef ARM_DEFAULT_ABI
450#define ARM_DEFAULT_ABI ARM_ABI_APCS
451#endif
452
9e94a7fc
MGD
453/* Map each of the micro-architecture variants to their corresponding
454 major architecture revision. */
455
456enum base_architecture
457{
458 BASE_ARCH_0 = 0,
459 BASE_ARCH_2 = 2,
460 BASE_ARCH_3 = 3,
461 BASE_ARCH_3M = 3,
462 BASE_ARCH_4 = 4,
463 BASE_ARCH_4T = 4,
464 BASE_ARCH_5 = 5,
465 BASE_ARCH_5E = 5,
466 BASE_ARCH_5T = 5,
467 BASE_ARCH_5TE = 5,
468 BASE_ARCH_5TEJ = 5,
469 BASE_ARCH_6 = 6,
470 BASE_ARCH_6J = 6,
471 BASE_ARCH_6ZK = 6,
472 BASE_ARCH_6K = 6,
473 BASE_ARCH_6T2 = 6,
474 BASE_ARCH_6M = 6,
475 BASE_ARCH_6Z = 6,
476 BASE_ARCH_7 = 7,
477 BASE_ARCH_7A = 7,
478 BASE_ARCH_7R = 7,
479 BASE_ARCH_7M = 7,
595fefee
MGD
480 BASE_ARCH_7EM = 7,
481 BASE_ARCH_8A = 8
9e94a7fc
MGD
482};
483
484/* The major revision number of the ARM Architecture implemented by the target. */
485extern enum base_architecture arm_base_arch;
486
9b66ebb1
PB
487/* Nonzero if this chip supports the ARM Architecture 3M extensions. */
488extern int arm_arch3m;
11c1a207 489
9b66ebb1 490/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
491extern int arm_arch4;
492
68d560d4
RE
493/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
494extern int arm_arch4t;
495
9b66ebb1 496/* Nonzero if this chip supports the ARM Architecture 5 extensions. */
62b10bbc
NC
497extern int arm_arch5;
498
9b66ebb1 499/* Nonzero if this chip supports the ARM Architecture 5E extensions. */
b15bca31
RE
500extern int arm_arch5e;
501
9b66ebb1
PB
502/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
503extern int arm_arch6;
504
029e79eb
MS
505/* Nonzero if this chip supports the ARM Architecture 6k extensions. */
506extern int arm_arch6k;
507
9e2a6301
TG
508/* Nonzero if instructions present in ARMv6-M can be used. */
509extern int arm_arch6m;
510
029e79eb
MS
511/* Nonzero if this chip supports the ARM Architecture 7 extensions. */
512extern int arm_arch7;
513
5b3e6663
PB
514/* Nonzero if instructions not present in the 'M' profile can be used. */
515extern int arm_arch_notm;
516
60bd3528
PB
517/* Nonzero if instructions present in ARMv7E-M can be used. */
518extern int arm_arch7em;
519
595fefee
MGD
520/* Nonzero if this chip supports the ARM Architecture 8 extensions. */
521extern int arm_arch8;
522
f5a1b0d2
NC
523/* Nonzero if this chip can benefit from load scheduling. */
524extern int arm_ld_sched;
525
906668bb 526/* Nonzero if generating Thumb code, either Thumb-1 or Thumb-2. */
0616531f
RE
527extern int thumb_code;
528
906668bb
BS
529/* Nonzero if generating Thumb-1 code. */
530extern int thumb1_code;
531
f5a1b0d2 532/* Nonzero if this chip is a StrongARM. */
abac3b49 533extern int arm_tune_strongarm;
f5a1b0d2 534
5a9335ef
NC
535/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
536extern int arm_arch_iwmmxt;
537
8fd03515
XQ
538/* Nonzero if this chip supports Intel Wireless MMX2 technology. */
539extern int arm_arch_iwmmxt2;
540
d19fb8e3 541/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
542extern int arm_arch_xscale;
543
abac3b49 544/* Nonzero if tuning for XScale. */
4b3c2e48 545extern int arm_tune_xscale;
d19fb8e3 546
abac3b49
RE
547/* Nonzero if tuning for stores via the write buffer. */
548extern int arm_tune_wbuf;
f5a1b0d2 549
7612f14d
PB
550/* Nonzero if tuning for Cortex-A9. */
551extern int arm_tune_cortex_a9;
552
2ad4dcf9 553/* Nonzero if we should define __THUMB_INTERWORK__ in the
f676971a 554 preprocessor.
2ad4dcf9
RE
555 XXX This is a bit of a hack, it's intended to help work around
556 problems in GLD which doesn't understand that armv5t code is
557 interworking clean. */
558extern int arm_cpp_interwork;
559
5b3e6663
PB
560/* Nonzero if chip supports Thumb 2. */
561extern int arm_arch_thumb2;
562
572070ef
PB
563/* Nonzero if chip supports integer division instruction in ARM mode. */
564extern int arm_arch_arm_hwdiv;
565
566/* Nonzero if chip supports integer division instruction in Thumb mode. */
567extern int arm_arch_thumb_hwdiv;
5b3e6663 568
65074f54
CL
569/* Nonzero if we should use Neon to handle 64-bits operations rather
570 than core registers. */
571extern int prefer_neon_for_64bits;
572
02231c13
TG
573/* Nonzero if we shouldn't use literal pools. */
574#ifndef USED_FOR_TARGET
575extern bool arm_disable_literal_pool;
576#endif
577
582e2e43
KT
578/* Nonzero if chip supports the ARMv8 CRC instructions. */
579extern int arm_arch_crc;
580
2ce9c1b9 581#ifndef TARGET_DEFAULT
c54c7322 582#define TARGET_DEFAULT (MASK_APCS_FRAME)
2ce9c1b9 583#endif
35d965d5 584
86efdc8e
PB
585/* Nonzero if PIC code requires explicit qualifiers to generate
586 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
587 Subtargets can override these if required. */
588#ifndef NEED_GOT_RELOC
589#define NEED_GOT_RELOC 0
590#endif
591#ifndef NEED_PLT_RELOC
592#define NEED_PLT_RELOC 0
e2723c62 593#endif
84306176 594
32d6e6c0
JY
595#ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
596#define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
597#endif
598
84306176
PB
599/* Nonzero if we need to refer to the GOT with a PC-relative
600 offset. In other words, generate
601
f676971a 602 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
84306176
PB
603
604 rather than
605
606 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
607
f676971a 608 The default is true, which matches NetBSD. Subtargets can
84306176
PB
609 override this if required. */
610#ifndef GOT_PCREL
611#define GOT_PCREL 1
612#endif
35d965d5
RS
613\f
614/* Target machine storage Layout. */
615
ff9940b0
RE
616
617/* Define this macro if it is advisable to hold scalars in registers
618 in a wider mode than that declared by the program. In such cases,
619 the value is constrained to be within the bounds of the declared
620 type, but kept valid in the wider mode. The signedness of the
621 extension may differ from that of the type. */
622
623/* It is far faster to zero extend chars than to sign extend them */
624
6cfc7210 625#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
626 if (GET_MODE_CLASS (MODE) == MODE_INT \
627 && GET_MODE_SIZE (MODE) < 4) \
628 { \
629 if (MODE == QImode) \
630 UNSIGNEDP = 1; \
631 else if (MODE == HImode) \
61f0ccff 632 UNSIGNEDP = 1; \
2ce9c1b9 633 (MODE) = SImode; \
ff9940b0
RE
634 }
635
35d965d5
RS
636/* Define this if most significant bit is lowest numbered
637 in instructions that operate on numbered bit-fields. */
638#define BITS_BIG_ENDIAN 0
639
f676971a 640/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
641 Most ARM processors are run in little endian mode, so that is the default.
642 If you want to have it run-time selectable, change the definition in a
643 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 644#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
645
646/* Define this if most significant word of a multiword number is the lowest
8adb5dc7
KT
647 numbered. */
648#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN)
ddee6aba 649
35d965d5
RS
650#define UNITS_PER_WORD 4
651
5848830f 652/* True if natural alignment is used for doubleword types. */
b6685939
PB
653#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
654
5848830f 655#define DOUBLEWORD_ALIGNMENT 64
35d965d5 656
5848830f 657#define PARM_BOUNDARY 32
5a9335ef 658
5848830f 659#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 660
5848830f
PB
661#define PREFERRED_STACK_BOUNDARY \
662 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 663
f711a87a 664#define FUNCTION_BOUNDARY ((TARGET_THUMB && optimize_size) ? 16 : 32)
35d965d5 665
92928d71
AO
666/* The lowest bit is used to indicate Thumb-mode functions, so the
667 vbit must go into the delta field of pointers to member
668 functions. */
669#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
670
35d965d5
RS
671#define EMPTY_FIELD_BOUNDARY 32
672
5848830f 673#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 674
f276d31d
BE
675#define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
676
27847754
NC
677/* XXX Blah -- this macro is used directly by libobjc. Since it
678 supports no vector modes, cut out the complexity and fall back
679 on BIGGEST_FIELD_ALIGNMENT. */
680#ifdef IN_TARGET_LIBS
8fca31a2 681#define BIGGEST_FIELD_ALIGNMENT 64
27847754 682#endif
5a9335ef 683
ff9940b0 684/* Make strings word-aligned so strcpy from constants will be faster. */
591af218 685#define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
f676971a 686
d19fb8e3 687#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
5848830f 688 ((TREE_CODE (EXP) == STRING_CST \
36b15ad0 689 && !optimize_size \
5848830f
PB
690 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
691 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
ff9940b0 692
96339268
RE
693/* Align definitions of arrays, unions and structures so that
694 initializations and copies can be made more efficient. This is not
695 ABI-changing, so it only affects places where we can see the
0c86e0dd
CLT
696 definition. Increasing the alignment tends to introduce padding,
697 so don't do this when optimizing for size/conserving stack space. */
698#define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
699 (((COND) && ((ALIGN) < BITS_PER_WORD) \
96339268
RE
700 && (TREE_CODE (EXP) == ARRAY_TYPE \
701 || TREE_CODE (EXP) == UNION_TYPE \
702 || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
703
0c86e0dd
CLT
704/* Align global data. */
705#define DATA_ALIGNMENT(EXP, ALIGN) \
706 ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
707
96339268 708/* Similarly, make sure that objects on the stack are sensibly aligned. */
0c86e0dd
CLT
709#define LOCAL_ALIGNMENT(EXP, ALIGN) \
710 ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
96339268 711
723ae7c1
NC
712/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
713 value set in previous versions of this toolchain was 8, which produces more
714 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 715 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 716 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
717 0020D) page 2-20 says "Structures are aligned on word boundaries".
718 The AAPCS specifies a value of 8. */
6ead9ba5 719#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
723ae7c1 720
4912a07c 721/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 722 particular arm target wants to change the default value it should change
6bc82793 723 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
724 for an example of this. */
725#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
726#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 727#endif
2a5307b1 728
825dda42 729/* Nonzero if move instructions will actually fail to work
ff9940b0 730 when given unaligned data. */
35d965d5 731#define STRICT_ALIGNMENT 1
b6685939
PB
732
733/* wchar_t is unsigned under the AAPCS. */
734#ifndef WCHAR_TYPE
735#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
736
737#define WCHAR_TYPE_SIZE BITS_PER_WORD
738#endif
739
655b30bf
JB
740/* Sized for fixed-point types. */
741
742#define SHORT_FRACT_TYPE_SIZE 8
743#define FRACT_TYPE_SIZE 16
744#define LONG_FRACT_TYPE_SIZE 32
745#define LONG_LONG_FRACT_TYPE_SIZE 64
746
747#define SHORT_ACCUM_TYPE_SIZE 16
748#define ACCUM_TYPE_SIZE 32
749#define LONG_ACCUM_TYPE_SIZE 64
750#define LONG_LONG_ACCUM_TYPE_SIZE 64
751
752#define MAX_FIXED_MODE_SIZE 64
753
b6685939
PB
754#ifndef SIZE_TYPE
755#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
756#endif
d81d0bdd 757
077fc835
KH
758#ifndef PTRDIFF_TYPE
759#define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
760#endif
761
d81d0bdd
PB
762/* AAPCS requires that structure alignment is affected by bitfields. */
763#ifndef PCC_BITFIELD_TYPE_MATTERS
764#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
765#endif
766
35d965d5
RS
767\f
768/* Standard register usage. */
769
0be8bd1a 770/* Register allocation in ARM Procedure Call Standard
35d965d5
RS
771 (S - saved over call).
772
773 r0 * argument word/integer result
774 r1-r3 argument word
775
776 r4-r8 S register variable
777 r9 S (rfp) register variable (real frame pointer)
f676971a 778
f5a1b0d2 779 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
780 r11 F S (fp) argument pointer
781 r12 (ip) temp workspace
782 r13 F S (sp) lower end of current stack frame
783 r14 (lr) link address/workspace
784 r15 F (pc) program counter
785
ff9940b0
RE
786 cc This is NOT a real register, but is used internally
787 to represent things that use or set the condition
788 codes.
789 sfp This isn't either. It is used during rtl generation
790 since the offset between the frame pointer and the
791 auto's isn't known until after register allocation.
792 afp Nor this, we only need this because of non-local
793 goto. Without it fp appears to be used and the
794 elimination code won't get rid of sfp. It tracks
795 fp exactly at all times.
796
5efd84c5 797 *: See TARGET_CONDITIONAL_REGISTER_USAGE */
35d965d5 798
9b66ebb1
PB
799/* s0-s15 VFP scratch (aka d0-d7).
800 s16-s31 S VFP variable (aka d8-d15).
801 vfpcc Not a real register. Represents the VFP condition
802 code flags. */
803
ff9940b0
RE
804/* The stack backtrace structure is as follows:
805 fp points to here: | save code pointer | [fp]
806 | return link value | [fp, #-4]
807 | return sp value | [fp, #-8]
808 | return fp value | [fp, #-12]
809 [| saved r10 value |]
810 [| saved r9 value |]
811 [| saved r8 value |]
812 [| saved r7 value |]
813 [| saved r6 value |]
814 [| saved r5 value |]
815 [| saved r4 value |]
816 [| saved r3 value |]
817 [| saved r2 value |]
818 [| saved r1 value |]
819 [| saved r0 value |]
ff9940b0
RE
820 r0-r3 are not normally saved in a C function. */
821
35d965d5
RS
822/* 1 for registers that have pervasive standard uses
823 and are not available for the register allocator. */
0be8bd1a
RE
824#define FIXED_REGISTERS \
825{ \
826 /* Core regs. */ \
827 0,0,0,0,0,0,0,0, \
828 0,0,0,0,0,1,0,1, \
829 /* VFP regs. */ \
830 1,1,1,1,1,1,1,1, \
831 1,1,1,1,1,1,1,1, \
832 1,1,1,1,1,1,1,1, \
833 1,1,1,1,1,1,1,1, \
834 1,1,1,1,1,1,1,1, \
835 1,1,1,1,1,1,1,1, \
836 1,1,1,1,1,1,1,1, \
837 1,1,1,1,1,1,1,1, \
838 /* IWMMXT regs. */ \
839 1,1,1,1,1,1,1,1, \
840 1,1,1,1,1,1,1,1, \
841 1,1,1,1, \
842 /* Specials. */ \
843 1,1,1,1 \
35d965d5
RS
844}
845
846/* 1 for registers not available across function calls.
847 These must include the FIXED_REGISTERS and also any
848 registers that can be used without being saved.
849 The latter must include the registers where values are returned
850 and the register where structure-value addresses are passed.
ff9940b0 851 Aside from that, you can include as many other registers as you like.
f676971a 852 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 853 easier to assume this for all. SFP is preserved, since FP is. */
0be8bd1a
RE
854#define CALL_USED_REGISTERS \
855{ \
856 /* Core regs. */ \
857 1,1,1,1,0,0,0,0, \
858 0,0,0,0,1,1,1,1, \
859 /* VFP Regs. */ \
860 1,1,1,1,1,1,1,1, \
861 1,1,1,1,1,1,1,1, \
862 1,1,1,1,1,1,1,1, \
863 1,1,1,1,1,1,1,1, \
864 1,1,1,1,1,1,1,1, \
865 1,1,1,1,1,1,1,1, \
866 1,1,1,1,1,1,1,1, \
867 1,1,1,1,1,1,1,1, \
868 /* IWMMXT regs. */ \
869 1,1,1,1,1,1,1,1, \
870 1,1,1,1,1,1,1,1, \
871 1,1,1,1, \
872 /* Specials. */ \
873 1,1,1,1 \
35d965d5
RS
874}
875
6cc8c0b3
NC
876#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
877#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
878#endif
879
6bc82793 880/* These are a couple of extensions to the formats accepted
dd18ae56
NC
881 by asm_fprintf:
882 %@ prints out ASM_COMMENT_START
883 %r prints out REGISTER_PREFIX reg_names[arg] */
884#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
885 case '@': \
886 fputs (ASM_COMMENT_START, FILE); \
887 break; \
888 \
889 case 'r': \
890 fputs (REGISTER_PREFIX, FILE); \
891 fputs (reg_names [va_arg (ARGS, int)], FILE); \
892 break;
893
d5b7b3ae 894/* Round X up to the nearest word. */
0c2ca901 895#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 896
6cfc7210 897/* Convert fron bytes to ints. */
e9d7b180 898#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 899
9b66ebb1
PB
900/* The number of (integer) registers required to hold a quantity of type MODE.
901 Also used for VFP registers. */
e9d7b180
JD
902#define ARM_NUM_REGS(MODE) \
903 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
904
905/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
906#define ARM_NUM_REGS2(MODE, TYPE) \
907 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 908 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
909
910/* The number of (integer) argument register available. */
d5b7b3ae 911#define NUM_ARG_REGS 4
6cfc7210 912
390b17c2
RE
913/* And similarly for the VFP. */
914#define NUM_VFP_ARG_REGS 16
915
093354e0 916/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 917#define ARG_REGISTER(N) (N - 1)
6cfc7210 918
d5b7b3ae
RE
919/* Specify the registers used for certain standard purposes.
920 The values of these macros are register numbers. */
35d965d5 921
d5b7b3ae
RE
922/* The number of the last argument register. */
923#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 924
c769a35d
RE
925/* The numbers of the Thumb register ranges. */
926#define FIRST_LO_REGNUM 0
6d3d9133 927#define LAST_LO_REGNUM 7
c769a35d
RE
928#define FIRST_HI_REGNUM 8
929#define LAST_HI_REGNUM 11
6d3d9133 930
f0a0390e
RH
931/* Overridden by config/arm/bpabi.h. */
932#ifndef ARM_UNWIND_INFO
933#define ARM_UNWIND_INFO 0
617a1b71
PB
934#endif
935
c9ca9b88
PB
936/* Use r0 and r1 to pass exception handling information. */
937#define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
938
6d3d9133 939/* The register that holds the return address in exception handlers. */
c9ca9b88
PB
940#define ARM_EH_STACKADJ_REGNUM 2
941#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
35d965d5 942
1e874273
PB
943#ifndef ARM_TARGET2_DWARF_FORMAT
944#define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
3f2f838e 945#endif
1e874273
PB
946
947/* ttype entries (the only interesting data references used)
948 use TARGET2 relocations. */
949#define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
950 (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
951 : DW_EH_PE_absptr)
1e874273 952
d5b7b3ae
RE
953/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
954 as an invisible last argument (possible since varargs don't exist in
955 Pascal), so the following is not true. */
5b3e6663 956#define STATIC_CHAIN_REGNUM 12
35d965d5 957
d5b7b3ae
RE
958/* Define this to be where the real frame pointer is if it is not possible to
959 work out the offset between the frame pointer and the automatic variables
960 until after register allocation has taken place. FRAME_POINTER_REGNUM
961 should point to a special register that we will make sure is eliminated.
962
963 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 964 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
965 as base register for addressing purposes. (See comments in
966 find_reloads_address()). But - the Thumb does not allow high registers,
967 including r11, to be used as base address registers. Hence our problem.
968
969 The solution used here, and in the old thumb port is to use r7 instead of
970 r11 as the hard frame pointer and to have special code to generate
971 backtrace structures on the stack (if required to do so via a command line
6bc82793 972 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
973 pointer. */
974#define ARM_HARD_FRAME_POINTER_REGNUM 11
975#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 976
b15bca31
RE
977#define HARD_FRAME_POINTER_REGNUM \
978 (TARGET_ARM \
979 ? ARM_HARD_FRAME_POINTER_REGNUM \
980 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 981
e3339d0f
JM
982#define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
983#define HARD_FRAME_POINTER_IS_ARG_POINTER 0
984
b15bca31 985#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 986
b15bca31
RE
987/* Register to use for pushing function arguments. */
988#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae 989
0be8bd1a
RE
990#define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
991#define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
a76213b9
XQ
992
993/* Need to sync with WCGR in iwmmxt.md. */
0be8bd1a
RE
994#define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
995#define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
d5b7b3ae 996
5a9335ef
NC
997#define IS_IWMMXT_REGNUM(REGNUM) \
998 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
999#define IS_IWMMXT_GR_REGNUM(REGNUM) \
1000 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1001
35d965d5 1002/* Base register for access to local variables of the function. */
0be8bd1a 1003#define FRAME_POINTER_REGNUM 102
ff9940b0 1004
d5b7b3ae 1005/* Base register for access to arguments of the function. */
0be8bd1a 1006#define ARG_POINTER_REGNUM 103
62b10bbc 1007
0be8bd1a
RE
1008#define FIRST_VFP_REGNUM 16
1009#define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
f1adb0a9 1010#define LAST_VFP_REGNUM \
302c3d8e 1011 (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
f1adb0a9 1012
9b66ebb1
PB
1013#define IS_VFP_REGNUM(REGNUM) \
1014 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
1015
f1adb0a9
JB
1016/* VFP registers are split into two types: those defined by VFP versions < 3
1017 have D registers overlaid on consecutive pairs of S registers. VFP version 3
1018 defines 16 new D registers (d16-d31) which, for simplicity and correctness
1019 in various parts of the backend, we implement as "fake" single-precision
1020 registers (which would be S32-S63, but cannot be used in that way). The
1021 following macros define these ranges of registers. */
0be8bd1a
RE
1022#define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
1023#define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
1024#define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
f1adb0a9
JB
1025
1026#define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
1027 ((REGNUM) <= LAST_LO_VFP_REGNUM)
1028
1029/* DFmode values are only valid in even register pairs. */
1030#define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
1031 ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
1032
88f77cba
JB
1033/* Neon Quad values must start at a multiple of four registers. */
1034#define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
1035 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
1036
1037/* Neon structures of vectors must be in even register pairs and there
1038 must be enough registers available. Because of various patterns
1039 requiring quad registers, we require them to start at a multiple of
1040 four. */
1041#define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
1042 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
1043 && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
1044
0be8bd1a 1045/* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP. */
5a9335ef 1046/* Intel Wireless MMX Technology registers add 16 + 4 more. */
0be8bd1a
RE
1047/* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
1048#define FIRST_PSEUDO_REGISTER 104
62b10bbc 1049
2fa330b2
PB
1050#define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
1051
35d965d5
RS
1052/* Value should be nonzero if functions must have frame pointers.
1053 Zero means the frame pointer need not be set up (and parms may be accessed
f676971a 1054 via the stack pointer) in functions that seem suitable.
ff9940b0
RE
1055 If we have to have a frame pointer we might as well make use of it.
1056 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 1057 functions, or simple tail call functions. */
a15900b5
DJ
1058
1059#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1060#define SUBTARGET_FRAME_POINTER_REQUIRED 0
1061#endif
1062
d5b7b3ae
RE
1063/* Return number of consecutive hard regs needed starting at reg REGNO
1064 to hold something of mode MODE.
1065 This is ordinarily the length in words of a value of mode MODE
1066 but can be less for certain modes in special long registers.
35d965d5 1067
0be8bd1a 1068 On the ARM core regs are UNITS_PER_WORD bits wide. */
d5b7b3ae 1069#define HARD_REGNO_NREGS(REGNO, MODE) \
5b3e6663 1070 ((TARGET_32BIT \
0be8bd1a 1071 && REGNO > PC_REGNUM \
d5b7b3ae
RE
1072 && REGNO != FRAME_POINTER_REGNUM \
1073 && REGNO != ARG_POINTER_REGNUM) \
9b66ebb1 1074 && !IS_VFP_REGNUM (REGNO) \
e9d7b180 1075 ? 1 : ARM_NUM_REGS (MODE))
35d965d5 1076
4b02997f 1077/* Return true if REGNO is suitable for holding a quantity of type MODE. */
d5b7b3ae 1078#define HARD_REGNO_MODE_OK(REGNO, MODE) \
4b02997f 1079 arm_hard_regno_mode_ok ((REGNO), (MODE))
35d965d5 1080
2af8e257 1081#define MODES_TIEABLE_P(MODE1, MODE2) arm_modes_tieable_p (MODE1, MODE2)
ff9940b0 1082
5a9335ef 1083#define VALID_IWMMXT_REG_MODE(MODE) \
f676971a 1084 (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
5a9335ef 1085
88f77cba
JB
1086/* Modes valid for Neon D registers. */
1087#define VALID_NEON_DREG_MODE(MODE) \
1088 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
5819f96f 1089 || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode)
88f77cba
JB
1090
1091/* Modes valid for Neon Q registers. */
1092#define VALID_NEON_QREG_MODE(MODE) \
1093 ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
1094 || (MODE) == V4SFmode || (MODE) == V2DImode)
1095
1096/* Structure modes valid for Neon registers. */
1097#define VALID_NEON_STRUCT_MODE(MODE) \
1098 ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1099 || (MODE) == CImode || (MODE) == XImode)
1100
37119410
BS
1101/* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1102extern int arm_regs_in_sequence[];
1103
35d965d5 1104/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1105 since no saving is required (though calls clobber it) and it never contains
1106 function parameters. It is quite good to use lr since other calls may
f676971a 1107 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
ff9940b0 1108 least likely to contain a function parameter; in addition results are
f1adb0a9
JB
1109 returned in r0.
1110 For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1111 then D8-D15. The reason for doing this is to attempt to reduce register
1112 pressure when both single- and double-precision registers are used in a
1113 function. */
1114
0be8bd1a
RE
1115#define VREG(X) (FIRST_VFP_REGNUM + (X))
1116#define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1117#define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1118
f1adb0a9
JB
1119#define REG_ALLOC_ORDER \
1120{ \
0be8bd1a
RE
1121 /* General registers. */ \
1122 3, 2, 1, 0, 12, 14, 4, 5, \
1123 6, 7, 8, 9, 10, 11, \
1124 /* High VFP registers. */ \
1125 VREG(32), VREG(33), VREG(34), VREG(35), \
1126 VREG(36), VREG(37), VREG(38), VREG(39), \
1127 VREG(40), VREG(41), VREG(42), VREG(43), \
1128 VREG(44), VREG(45), VREG(46), VREG(47), \
1129 VREG(48), VREG(49), VREG(50), VREG(51), \
1130 VREG(52), VREG(53), VREG(54), VREG(55), \
1131 VREG(56), VREG(57), VREG(58), VREG(59), \
1132 VREG(60), VREG(61), VREG(62), VREG(63), \
1133 /* VFP argument registers. */ \
1134 VREG(15), VREG(14), VREG(13), VREG(12), \
1135 VREG(11), VREG(10), VREG(9), VREG(8), \
1136 VREG(7), VREG(6), VREG(5), VREG(4), \
1137 VREG(3), VREG(2), VREG(1), VREG(0), \
1138 /* VFP call-saved registers. */ \
1139 VREG(16), VREG(17), VREG(18), VREG(19), \
1140 VREG(20), VREG(21), VREG(22), VREG(23), \
1141 VREG(24), VREG(25), VREG(26), VREG(27), \
1142 VREG(28), VREG(29), VREG(30), VREG(31), \
1143 /* IWMMX registers. */ \
1144 WREG(0), WREG(1), WREG(2), WREG(3), \
1145 WREG(4), WREG(5), WREG(6), WREG(7), \
1146 WREG(8), WREG(9), WREG(10), WREG(11), \
1147 WREG(12), WREG(13), WREG(14), WREG(15), \
1148 WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1149 /* Registers not for general use. */ \
1150 CC_REGNUM, VFPCC_REGNUM, \
1151 FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
1152 SP_REGNUM, PC_REGNUM \
35d965d5 1153}
9338ffe6 1154
795dc4fc 1155/* Use different register alloc ordering for Thumb. */
5a733826
BS
1156#define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1157
1158/* Tell IRA to use the order we define rather than messing it up with its
1159 own cost calculations. */
ed15c598 1160#define HONOR_REG_ALLOC_ORDER 1
795dc4fc 1161
9338ffe6
PB
1162/* Interrupt functions can only use registers that have already been
1163 saved by the prologue, even if they would normally be
1164 call-clobbered. */
1165#define HARD_REGNO_RENAME_OK(SRC, DST) \
1166 (! IS_INTERRUPT (cfun->machine->func_type) || \
6fb5fa3c 1167 df_regs_ever_live_p (DST))
35d965d5
RS
1168\f
1169/* Register and constant classes. */
1170
0be8bd1a 1171/* Register classes. */
35d965d5
RS
1172enum reg_class
1173{
1174 NO_REGS,
0be8bd1a
RE
1175 LO_REGS,
1176 STACK_REG,
1177 BASE_REGS,
1178 HI_REGS,
9adcfa3c 1179 CALLER_SAVE_REGS,
0be8bd1a
RE
1180 GENERAL_REGS,
1181 CORE_REGS,
f1adb0a9
JB
1182 VFP_D0_D7_REGS,
1183 VFP_LO_REGS,
1184 VFP_HI_REGS,
9b66ebb1 1185 VFP_REGS,
5a9335ef 1186 IWMMXT_REGS,
0be8bd1a 1187 IWMMXT_GR_REGS,
d5b7b3ae 1188 CC_REG,
9b66ebb1 1189 VFPCC_REG,
0be8bd1a
RE
1190 SFP_REG,
1191 AFP_REG,
35d965d5
RS
1192 ALL_REGS,
1193 LIM_REG_CLASSES
1194};
1195
1196#define N_REG_CLASSES (int) LIM_REG_CLASSES
1197
d6b4baa4 1198/* Give names of register classes as strings for dump file. */
35d965d5
RS
1199#define REG_CLASS_NAMES \
1200{ \
1201 "NO_REGS", \
0be8bd1a
RE
1202 "LO_REGS", \
1203 "STACK_REG", \
1204 "BASE_REGS", \
1205 "HI_REGS", \
9adcfa3c 1206 "CALLER_SAVE_REGS", \
0be8bd1a
RE
1207 "GENERAL_REGS", \
1208 "CORE_REGS", \
f1adb0a9
JB
1209 "VFP_D0_D7_REGS", \
1210 "VFP_LO_REGS", \
1211 "VFP_HI_REGS", \
9b66ebb1 1212 "VFP_REGS", \
5a9335ef 1213 "IWMMXT_REGS", \
0be8bd1a 1214 "IWMMXT_GR_REGS", \
d5b7b3ae 1215 "CC_REG", \
5384443a 1216 "VFPCC_REG", \
9f4f1735
JJ
1217 "SFP_REG", \
1218 "AFP_REG", \
1219 "ALL_REGS" \
35d965d5
RS
1220}
1221
1222/* Define which registers fit in which classes.
1223 This is an initializer for a vector of HARD_REG_SET
1224 of length N_REG_CLASSES. */
f1adb0a9
JB
1225#define REG_CLASS_CONTENTS \
1226{ \
1227 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
f1adb0a9
JB
1228 { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1229 { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1230 { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
0be8bd1a 1231 { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
9adcfa3c 1232 { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
0be8bd1a
RE
1233 { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1234 { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1235 { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1236 { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1237 { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1238 { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1239 { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1240 { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1241 { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1242 { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1243 { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1244 { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
d8484d41 1245 { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F } /* ALL_REGS */ \
35d965d5 1246}
4b02997f 1247
f1adb0a9
JB
1248/* Any of the VFP register classes. */
1249#define IS_VFP_CLASS(X) \
1250 ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1251 || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1252
35d965d5
RS
1253/* The same information, inverted:
1254 Return the class number of the smallest class containing
1255 reg number REGNO. This could be a conditional expression
1256 or could index an array. */
d5b7b3ae 1257#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5 1258
0be8bd1a
RE
1259/* In VFPv1, VFP registers could only be accessed in the mode they
1260 were set, so subregs would be invalid there. However, we don't
1261 support VFPv1 at the moment, and the restriction was lifted in
e81bf2ce
JB
1262 VFPv2.
1263 In big-endian mode, modes greater than word size (i.e. DFmode) are stored in
1264 VFP registers in little-endian order. We can't describe that accurately to
db57bbc9
KT
1265 GCC, so avoid taking subregs of such values.
1266 The only exception is going from a 128-bit to a 64-bit type. In that case
1267 the data layout happens to be consistent for big-endian, so we explicitly allow
1268 that case. */
1269#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1270 (TARGET_VFP && TARGET_BIG_END \
1271 && !(GET_MODE_SIZE (FROM) == 16 && GET_MODE_SIZE (TO) == 8) \
1272 && (GET_MODE_SIZE (FROM) > UNITS_PER_WORD \
1273 || GET_MODE_SIZE (TO) > UNITS_PER_WORD) \
e81bf2ce 1274 && reg_classes_intersect_p (VFP_REGS, (CLASS)))
75d2580c 1275
35d965d5 1276/* The class value for index registers, and the one for base regs. */
5b3e6663 1277#define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
f5c630c3 1278#define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
d5b7b3ae 1279
b93a0fe6 1280/* For the Thumb the high registers cannot be used as base registers
6bc82793 1281 when addressing quantities in QI or HI mode; if we don't know the
888d2cd6 1282 mode, then we must be conservative. */
3dcc68a4 1283#define MODE_BASE_REG_CLASS(MODE) \
2ae577fd
VM
1284 (arm_lra_flag \
1285 ? (TARGET_32BIT ? CORE_REGS \
1286 : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS \
1287 : LO_REGS) \
1288 : ((TARGET_ARM || (TARGET_THUMB2 && !optimize_size)) ? CORE_REGS \
1289 : ((MODE) == SImode) ? BASE_REGS \
1290 : LO_REGS))
888d2cd6
DJ
1291
1292/* For Thumb we can not support SP+reg addressing, so we return LO_REGS
1293 instead of BASE_REGS. */
1294#define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
3dcc68a4 1295
42db504c 1296/* When this hook returns true for MODE, the compiler allows
d5b7b3ae
RE
1297 registers explicitly used in the rtl to be used as spill registers
1298 but prevents the compiler from extending the lifetime of these
d6b4baa4 1299 registers. */
42db504c
SB
1300#define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1301 arm_small_register_classes_for_mode_p
35d965d5 1302
d5b7b3ae
RE
1303/* Must leave BASE_REGS reloads alone */
1304#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
78a14aa8
YR
1305 (lra_in_progress ? NO_REGS \
1306 : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1307 ? ((true_regnum (X) == -1 ? LO_REGS \
1308 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1309 : NO_REGS)) \
1310 : NO_REGS))
d5b7b3ae
RE
1311
1312#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1fc017b6
VM
1313 (lra_in_progress ? NO_REGS \
1314 : (CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1315 ? ((true_regnum (X) == -1 ? LO_REGS \
1316 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1317 : NO_REGS)) \
1318 : NO_REGS)
35d965d5 1319
ff9940b0
RE
1320/* Return the register class of a scratch register needed to copy IN into
1321 or out of a register in CLASS in MODE. If it can be done directly,
1322 NO_REGS is returned. */
d5b7b3ae 1323#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1324 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
9b66ebb1 1325 ((TARGET_VFP && TARGET_HARD_FLOAT \
f1adb0a9 1326 && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1327 ? coproc_secondary_reload_class (MODE, X, FALSE) \
1328 : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1329 ? coproc_secondary_reload_class (MODE, X, TRUE) \
5b3e6663 1330 : TARGET_32BIT \
9b66ebb1 1331 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1332 ? GENERAL_REGS : NO_REGS) \
1333 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
f676971a 1334
d6b4baa4 1335/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1336#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1337 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
9b66ebb1 1338 ((TARGET_VFP && TARGET_HARD_FLOAT \
f1adb0a9 1339 && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1340 ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1341 (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1342 coproc_secondary_reload_class (MODE, X, TRUE) : \
0be8bd1a
RE
1343 (TARGET_32BIT ? \
1344 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1345 && CONSTANT_P (X)) \
9b6b54e2 1346 ? GENERAL_REGS : \
0be8bd1a 1347 (((MODE) == HImode && ! arm_arch4 \
d435a4be
KT
1348 && (MEM_P (X) \
1349 || ((REG_P (X) || GET_CODE (X) == SUBREG) \
0be8bd1a
RE
1350 && true_regnum (X) == -1))) \
1351 ? GENERAL_REGS : NO_REGS) \
1352 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1353
6f734908
RE
1354/* Try a machine-dependent way of reloading an illegitimate address
1355 operand. If we find one, push the reload and jump to WIN. This
1356 macro is used in only one place: `find_reloads_address' in reload.c.
1357
1358 For the ARM, we wish to handle large displacements off a base
1359 register by splitting the addend across a MOV and the mem insn.
d5b7b3ae
RE
1360 This can cut the number of reloads needed. */
1361#define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1362 do \
1363 { \
0cd98787
JZ
1364 if (arm_legitimize_reload_address (&X, MODE, OPNUM, TYPE, IND)) \
1365 goto WIN; \
d5b7b3ae 1366 } \
62b10bbc 1367 while (0)
6f734908 1368
27847754 1369/* XXX If an HImode FP+large_offset address is converted to an HImode
d5b7b3ae
RE
1370 SP+large_offset address, then reload won't know how to fix it. It sees
1371 only that SP isn't valid for HImode, and so reloads the SP into an index
1372 register, but the resulting address is still invalid because the offset
1373 is too big. We fix it here instead by reloading the entire address. */
1374/* We could probably achieve better results by defining PROMOTE_MODE to help
1375 cope with the variances between the Thumb's signed and unsigned byte and
1376 halfword load instructions. */
5b3e6663 1377/* ??? This should be safe for thumb2, but we may be able to do better. */
a132dad6
RE
1378#define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_L, WIN) \
1379do { \
1380 rtx new_x = thumb_legitimize_reload_address (&X, MODE, OPNUM, TYPE, IND_L); \
1381 if (new_x) \
1382 { \
1383 X = new_x; \
1384 goto WIN; \
1385 } \
1386} while (0)
d5b7b3ae
RE
1387
1388#define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1389 if (TARGET_ARM) \
1390 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1391 else \
1392 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
f676971a 1393
35d965d5
RS
1394/* Return the maximum number of consecutive registers
1395 needed to represent mode MODE in a register of class CLASS.
0be8bd1a
RE
1396 ARM regs are UNITS_PER_WORD bits.
1397 FIXME: Is this true for iWMMX? */
35d965d5 1398#define CLASS_MAX_NREGS(CLASS, MODE) \
0be8bd1a 1399 (ARM_NUM_REGS (MODE))
9b6b54e2
NC
1400
1401/* If defined, gives a class of registers that cannot be used as the
1402 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5
RS
1403\f
1404/* Stack layout; function entry, exit and calling. */
1405
1406/* Define this if pushing a word on the stack
1407 makes the stack pointer a smaller address. */
1408#define STACK_GROWS_DOWNWARD 1
1409
a4d05547 1410/* Define this to nonzero if the nominal address of the stack frame
35d965d5
RS
1411 is at the high-address end of the local variables;
1412 that is, each additional local variable allocated
1413 goes at a more negative offset in the frame. */
1414#define FRAME_GROWS_DOWNWARD 1
1415
a2503645
RS
1416/* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1417 When present, it is one word in size, and sits at the top of the frame,
1418 between the soft frame pointer and either r7 or r11.
1419
1420 We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1421 and only then if some outgoing arguments are passed on the stack. It would
1422 be tempting to also check whether the stack arguments are passed by indirect
1423 calls, but there seems to be no reason in principle why a post-reload pass
1424 couldn't convert a direct call into an indirect one. */
1425#define CALLER_INTERWORKING_SLOT_SIZE \
1426 (TARGET_CALLER_INTERWORKING \
38173d38 1427 && crtl->outgoing_args_size != 0 \
a2503645
RS
1428 ? UNITS_PER_WORD : 0)
1429
35d965d5
RS
1430/* Offset within stack frame to start allocating local variables at.
1431 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1432 first local allocated. Otherwise, it is the offset to the BEGINNING
1433 of the first local allocated. */
1434#define STARTING_FRAME_OFFSET 0
1435
1436/* If we generate an insn to push BYTES bytes,
1437 this says how many the stack pointer really advances by. */
d5b7b3ae 1438/* The push insns do not do this rounding implicitly.
d6b4baa4 1439 So don't define this. */
0c2ca901 1440/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1441
1442/* Define this if the maximum size of all the outgoing args is to be
1443 accumulated and pushed during the prologue. The amount can be
38173d38 1444 found in the variable crtl->outgoing_args_size. */
6cfc7210 1445#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1446
1447/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1448#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5 1449
9f7bf991
RE
1450/* Amount of memory needed for an untyped call to save all possible return
1451 registers. */
1452#define APPLY_RESULT_SIZE arm_apply_result_size()
1453
11c1a207
RE
1454/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1455 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1456 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1457#define DEFAULT_PCC_STRUCT_RETURN 0
1458
6d3d9133 1459/* These bits describe the different types of function supported
112cdef5 1460 by the ARM backend. They are exclusive. i.e. a function cannot be both a
6d3d9133
NC
1461 normal function and an interworked function, for example. Knowing the
1462 type of a function is important for determining its prologue and
1463 epilogue sequences.
1464 Note value 7 is currently unassigned. Also note that the interrupt
1465 function types all have bit 2 set, so that they can be tested for easily.
1466 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1467 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1468 default to unknown. This will force the first use of arm_current_func_type
1469 to call arm_compute_func_type. */
1470#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1471#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1472#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
6d3d9133
NC
1473#define ARM_FT_ISR 4 /* An interrupt service routine. */
1474#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1475#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1476
1477#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1478
1479/* In addition functions can have several type modifiers,
1480 outlined by these bit masks: */
1481#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1482#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1483#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1484#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
5b3e6663 1485#define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
6d3d9133
NC
1486
1487/* Some macros to test these flags. */
1488#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1489#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1490#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1491#define IS_NAKED(t) (t & ARM_FT_NAKED)
1492#define IS_NESTED(t) (t & ARM_FT_NESTED)
5b3e6663 1493#define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
6d3d9133 1494
5848830f
PB
1495
1496/* Structure used to hold the function stack frame layout. Offsets are
1497 relative to the stack pointer on function entry. Positive offsets are
1498 in the direction of stack growth.
1499 Only soft_frame is used in thumb mode. */
1500
d1b38208 1501typedef struct GTY(()) arm_stack_offsets
5848830f
PB
1502{
1503 int saved_args; /* ARG_POINTER_REGNUM. */
1504 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1505 int saved_regs;
1506 int soft_frame; /* FRAME_POINTER_REGNUM. */
2591db65 1507 int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
5848830f 1508 int outgoing_args; /* STACK_POINTER_REGNUM. */
954954d1 1509 unsigned int saved_regs_mask;
5848830f
PB
1510}
1511arm_stack_offsets;
1512
2c0122c9 1513#if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
6d3d9133
NC
1514/* A C structure for machine-specific, per-function data.
1515 This is added to the cfun structure. */
d1b38208 1516typedef struct GTY(()) machine_function
d5b7b3ae 1517{
6bc82793 1518 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1519 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1520 /* Records if LR has to be saved for far jumps. */
1521 int far_jump_used;
1522 /* Records if ARG_POINTER was ever live. */
1523 int arg_pointer_live;
6f7ebcbb
NC
1524 /* Records if the save of LR has been eliminated. */
1525 int lr_save_eliminated;
0977774b 1526 /* The size of the stack frame. Only valid after reload. */
5848830f 1527 arm_stack_offsets stack_offsets;
6d3d9133
NC
1528 /* Records the type of the current function. */
1529 unsigned long func_type;
3cb66fd7
NC
1530 /* Record if the function has a variable argument list. */
1531 int uses_anonymous_args;
5a9335ef
NC
1532 /* Records if sibcalls are blocked because an argument
1533 register is needed to preserve stack alignment. */
1534 int sibcall_blocked;
020a4035
RE
1535 /* The PIC register for this function. This might be a pseudo. */
1536 rtx pic_reg;
b12a00f1 1537 /* Labels for per-function Thumb call-via stubs. One per potential calling
57ecec57
PB
1538 register. We can never call via LR or PC. We can call via SP if a
1539 trampoline happens to be on the top of the stack. */
1540 rtx call_via[14];
934c2060
RR
1541 /* Set to 1 when a return insn is output, this means that the epilogue
1542 is not needed. */
1543 int return_used_this_function;
906668bb
BS
1544 /* When outputting Thumb-1 code, record the last insn that provides
1545 information about condition codes, and the comparison operands. */
1546 rtx thumb1_cc_insn;
1547 rtx thumb1_cc_op0;
1548 rtx thumb1_cc_op1;
1549 /* Also record the CC mode that is supported. */
ef4bddc2 1550 machine_mode thumb1_cc_mode;
b0419491
TG
1551 /* Set to 1 after arm_reorg has started. */
1552 int after_arm_reorg;
6d3d9133
NC
1553}
1554machine_function;
906668bb 1555#endif
d5b7b3ae 1556
b12a00f1 1557/* As in the machine_function, a global set of call-via labels, for code
d6b5193b 1558 that is in text_section. */
57ecec57 1559extern GTY(()) rtx thumb_call_via_label[14];
b12a00f1 1560
390b17c2
RE
1561/* The number of potential ways of assigning to a co-processor. */
1562#define ARM_NUM_COPROC_SLOTS 1
1563
1564/* Enumeration of procedure calling standard variants. We don't really
1565 support all of these yet. */
1566enum arm_pcs
1567{
1568 ARM_PCS_AAPCS, /* Base standard AAPCS. */
1569 ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1570 ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1571 /* This must be the last AAPCS variant. */
1572 ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1573 ARM_PCS_ATPCS, /* ATPCS. */
1574 ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1575 ARM_PCS_UNKNOWN
1576};
1577
12ffc7d5
CLT
1578/* Default procedure calling standard of current compilation unit. */
1579extern enum arm_pcs arm_pcs_default;
1580
2c0122c9 1581#if !defined (USED_FOR_TARGET)
82e9d970 1582/* A C type for declaring a variable that is used as the first argument of
390b17c2 1583 `FUNCTION_ARG' and other related values. */
82e9d970
PB
1584typedef struct
1585{
d5b7b3ae 1586 /* This is the number of registers of arguments scanned so far. */
82e9d970 1587 int nregs;
5a9335ef
NC
1588 /* This is the number of iWMMXt register arguments scanned so far. */
1589 int iwmmxt_nregs;
1590 int named_count;
1591 int nargs;
390b17c2
RE
1592 /* Which procedure call variant to use for this call. */
1593 enum arm_pcs pcs_variant;
1594
1595 /* AAPCS related state tracking. */
1596 int aapcs_arg_processed; /* No need to lay out this argument again. */
1597 int aapcs_cprc_slot; /* Index of co-processor rules to handle
1598 this argument, or -1 if using core
1599 registers. */
1600 int aapcs_ncrn;
1601 int aapcs_next_ncrn;
1602 rtx aapcs_reg; /* Register assigned to this argument. */
1603 int aapcs_partial; /* How many bytes are passed in regs (if
1604 split between core regs and stack.
1605 Zero otherwise. */
1606 int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1607 int can_split; /* Argument can be split between core regs
1608 and the stack. */
1609 /* Private data for tracking VFP register allocation */
1610 unsigned aapcs_vfp_regs_free;
1611 unsigned aapcs_vfp_reg_alloc;
1612 int aapcs_vfp_rcount;
46107b99 1613 MACHMODE aapcs_vfp_rmode;
d5b7b3ae 1614} CUMULATIVE_ARGS;
2c0122c9 1615#endif
82e9d970 1616
866af8a9
JB
1617#define FUNCTION_ARG_PADDING(MODE, TYPE) \
1618 (arm_pad_arg_upward (MODE, TYPE) ? upward : downward)
1619
1620#define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
1621 (arm_pad_reg_upward (MODE, TYPE, FIRST) ? upward : downward)
1622
1623/* For AAPCS, padding should never be below the argument. For other ABIs,
1624 * mimic the default. */
1625#define PAD_VARARGS_DOWN \
1626 ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1627
35d965d5
RS
1628/* Initialize a variable CUM of type CUMULATIVE_ARGS
1629 for a call to a function whose data type is FNTYPE.
1630 For a library call, FNTYPE is 0.
1631 On the ARM, the offset starts at 0. */
0f6937fe 1632#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1633 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5 1634
35d965d5
RS
1635/* 1 if N is a possible register number for function argument passing.
1636 On the ARM, r0-r3 are used to pass args. */
390b17c2
RE
1637#define FUNCTION_ARG_REGNO_P(REGNO) \
1638 (IN_RANGE ((REGNO), 0, 3) \
1639 || (TARGET_AAPCS_BASED && TARGET_VFP && TARGET_HARD_FLOAT \
1640 && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1641 || (TARGET_IWMMXT_ABI \
5848830f 1642 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1643
f99fce0c 1644\f
afef3d7a 1645/* If your target environment doesn't prefix user functions with an
96a3900d 1646 underscore, you may wish to re-define this to prevent any conflicts. */
afef3d7a
NC
1647#ifndef ARM_MCOUNT_NAME
1648#define ARM_MCOUNT_NAME "*mcount"
1649#endif
1650
1651/* Call the function profiler with a given profile label. The Acorn
1652 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1653 On the ARM the full profile code will look like:
1654 .data
1655 LP1
1656 .word 0
1657 .text
1658 mov ip, lr
1659 bl mcount
1660 .word LP1
1661
1662 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1663 will output the .text section.
1664
1665 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1666 ``prof'' doesn't seem to mind about this!
1667
1668 Note - this version of the code is designed to work in both ARM and
1669 Thumb modes. */
be393ecf 1670#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1671#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1672{ \
1673 char temp[20]; \
1674 rtx sym; \
1675 \
dd18ae56 1676 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1677 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1678 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1679 fputc ('\n', STREAM); \
1680 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1681 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1682 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1683}
be393ecf 1684#endif
35d965d5 1685
59be6073 1686#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1687#define FUNCTION_PROFILER(STREAM, LABELNO) \
1688 if (TARGET_ARM) \
1689 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1690 else \
1691 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1692#else
1693#define FUNCTION_PROFILER(STREAM, LABELNO) \
1694 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1695#endif
d5b7b3ae 1696
35d965d5
RS
1697/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1698 the stack pointer does not matter. The value is tested only in
1699 functions that have frame pointers.
1700 No definition is equivalent to always zero.
1701
1702 On the ARM, the function epilogue recovers the stack pointer from the
1703 frame. */
1704#define EXIT_IGNORE_STACK 1
1705
2b261262 1706#define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
c7861455 1707
35d965d5
RS
1708/* Determine if the epilogue should be output as RTL.
1709 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1710#define USE_RETURN_INSN(ISCOND) \
7c19c715 1711 (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1712
1713/* Definitions for register eliminations.
1714
1715 This is an array of structures. Each structure initializes one pair
1716 of eliminable registers. The "from" register number is given first,
1717 followed by "to". Eliminations of the same "from" register are listed
1718 in order of preference.
1719
1720 We have two registers that can be eliminated on the ARM. First, the
1721 arg pointer register can often be eliminated in favor of the stack
1722 pointer register. Secondly, the pseudo frame pointer register can always
1723 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1724 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1725 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1726
d5b7b3ae
RE
1727#define ELIMINABLE_REGS \
1728{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1729 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1730 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1731 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1732 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1733 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1734 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1735
d5b7b3ae
RE
1736/* Define the offset between two registers, one to be eliminated, and the
1737 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1738#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1739 if (TARGET_ARM) \
5848830f 1740 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1741 else \
5848830f
PB
1742 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1743
d5b7b3ae
RE
1744/* Special case handling of the location of arguments passed on the stack. */
1745#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
f676971a 1746
d5b7b3ae
RE
1747/* Initialize data used by insn expanders. This is called from insn_emit,
1748 once for every function before code is generated. */
1749#define INIT_EXPANDERS arm_init_expanders ()
1750
35d965d5 1751/* Length in units of the trampoline for entering a nested function. */
5b3e6663 1752#define TRAMPOLINE_SIZE (TARGET_32BIT ? 16 : 20)
35d965d5 1753
006946e4
JM
1754/* Alignment required for a trampoline in bits. */
1755#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1756\f
1757/* Addressing modes, and classification of registers for them. */
3cd45774 1758#define HAVE_POST_INCREMENT 1
5b3e6663
PB
1759#define HAVE_PRE_INCREMENT TARGET_32BIT
1760#define HAVE_POST_DECREMENT TARGET_32BIT
1761#define HAVE_PRE_DECREMENT TARGET_32BIT
1762#define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1763#define HAVE_POST_MODIFY_DISP TARGET_32BIT
1764#define HAVE_PRE_MODIFY_REG TARGET_32BIT
1765#define HAVE_POST_MODIFY_REG TARGET_32BIT
35d965d5 1766
8875e939
RR
1767enum arm_auto_incmodes
1768 {
1769 ARM_POST_INC,
1770 ARM_PRE_INC,
1771 ARM_POST_DEC,
1772 ARM_PRE_DEC
1773 };
1774
1775#define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1776 (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1777#define USE_LOAD_POST_INCREMENT(mode) \
1778 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1779#define USE_LOAD_PRE_INCREMENT(mode) \
1780 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1781#define USE_LOAD_POST_DECREMENT(mode) \
1782 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1783#define USE_LOAD_PRE_DECREMENT(mode) \
1784 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1785
1786#define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1787#define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1788#define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1789#define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1790
35d965d5
RS
1791/* Macros to check register numbers against specific register classes. */
1792
1793/* These assume that REGNO is a hard or pseudo reg number.
1794 They give nonzero only if REGNO is a hard reg of the suitable class
1795 or a pseudo reg currently allocated to a suitable hard reg.
1796 Since they use reg_renumber, they are safe only once reg_renumber
aeb9f7cf
SB
1797 has been allocated, which happens in reginfo.c during register
1798 allocation. */
d5b7b3ae
RE
1799#define TEST_REGNO(R, TEST, VALUE) \
1800 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1801
5b3e6663 1802/* Don't allow the pc to be used. */
f1008e52
RE
1803#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1804 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1805 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1806 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1807
5b3e6663 1808#define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
f1008e52
RE
1809 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1810 || (GET_MODE_SIZE (MODE) >= 4 \
1811 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1812
1813#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
5b3e6663
PB
1814 (TARGET_THUMB1 \
1815 ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
f1008e52
RE
1816 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1817
888d2cd6
DJ
1818/* Nonzero if X can be the base register in a reg+reg addressing mode.
1819 For Thumb, we can not use SP + reg, so reject SP. */
1820#define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
f5c630c3 1821 REGNO_MODE_OK_FOR_BASE_P (X, QImode)
888d2cd6 1822
f1008e52
RE
1823/* For ARM code, we don't care about the mode, but for Thumb, the index
1824 must be suitable for use in a QImode load. */
d5b7b3ae 1825#define REGNO_OK_FOR_INDEX_P(REGNO) \
f5c630c3
PB
1826 (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1827 && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
35d965d5
RS
1828
1829/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 1830 Shifts in addresses can't be by a register. */
ff9940b0 1831#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1832
1833/* Recognize any constant value that is a valid address. */
1834/* XXX We can address any constant, eventually... */
5b3e6663 1835/* ??? Should the TARGET_ARM here also apply to thumb2? */
008cf58a
RE
1836#define CONSTANT_ADDRESS_P(X) \
1837 (GET_CODE (X) == SYMBOL_REF \
1838 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 1839 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 1840
8426b956
RS
1841/* True if SYMBOL + OFFSET constants must refer to something within
1842 SYMBOL's section. */
1843#define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1844
571191af
PB
1845/* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1846#ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1847#define TARGET_DEFAULT_WORD_RELOCATIONS 0
1848#endif
1849
c27ba912
DM
1850#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1851#define SUBTARGET_NAME_ENCODING_LENGTHS
1852#endif
1853
6bc82793 1854/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
1855 Each case label should return the number of characters to
1856 be stripped from the start of a function's name, if that
1857 name starts with the indicated character. */
1858#define ARM_NAME_ENCODING_LENGTHS \
00fdafef 1859 case '*': return 1; \
f676971a 1860 SUBTARGET_NAME_ENCODING_LENGTHS
c27ba912 1861
c27ba912
DM
1862/* This is how to output a reference to a user-level label named NAME.
1863 `assemble_name' uses this. */
e5951263 1864#undef ASM_OUTPUT_LABELREF
c27ba912 1865#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 1866 arm_asm_output_labelref (FILE, NAME)
c27ba912 1867
7a085dce 1868/* Output IT instructions for conditionally executed Thumb-2 instructions. */
5b3e6663
PB
1869#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1870 if (TARGET_THUMB2) \
1871 thumb2_asm_output_opcode (STREAM);
1872
7abc66b1
JB
1873/* The EABI specifies that constructors should go in .init_array.
1874 Other targets use .ctors for compatibility. */
88c6057f 1875#ifndef ARM_EABI_CTORS_SECTION_OP
7abc66b1
JB
1876#define ARM_EABI_CTORS_SECTION_OP \
1877 "\t.section\t.init_array,\"aw\",%init_array"
88c6057f
MM
1878#endif
1879#ifndef ARM_EABI_DTORS_SECTION_OP
7abc66b1
JB
1880#define ARM_EABI_DTORS_SECTION_OP \
1881 "\t.section\t.fini_array,\"aw\",%fini_array"
88c6057f 1882#endif
7abc66b1
JB
1883#define ARM_CTORS_SECTION_OP \
1884 "\t.section\t.ctors,\"aw\",%progbits"
1885#define ARM_DTORS_SECTION_OP \
1886 "\t.section\t.dtors,\"aw\",%progbits"
1887
1888/* Define CTORS_SECTION_ASM_OP. */
1889#undef CTORS_SECTION_ASM_OP
1890#undef DTORS_SECTION_ASM_OP
1891#ifndef IN_LIBGCC2
1892# define CTORS_SECTION_ASM_OP \
1893 (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1894# define DTORS_SECTION_ASM_OP \
1895 (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1896#else /* !defined (IN_LIBGCC2) */
1897/* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1898 so we cannot use the definition above. */
1899# ifdef __ARM_EABI__
1900/* The .ctors section is not part of the EABI, so we do not define
1901 CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1902 from trying to use it. We do define it when doing normal
1903 compilation, as .init_array can be used instead of .ctors. */
1904/* There is no need to emit begin or end markers when using
1905 init_array; the dynamic linker will compute the size of the
1906 array itself based on special symbols created by the static
1907 linker. However, we do need to arrange to set up
1908 exception-handling here. */
1909# define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1910# define CTOR_LIST_END /* empty */
1911# define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1912# define DTOR_LIST_END /* empty */
1913# else /* !defined (__ARM_EABI__) */
1914# define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1915# define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1916# endif /* !defined (__ARM_EABI__) */
1917#endif /* !defined (IN_LIBCC2) */
1918
1e731102
MM
1919/* True if the operating system can merge entities with vague linkage
1920 (e.g., symbols in COMDAT group) during dynamic linking. */
1921#ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
1922#define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
1923#endif
1924
617a1b71
PB
1925#define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
1926
35d965d5
RS
1927/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1928 and check its validity for a certain class.
1929 We have two alternate definitions for each of them.
1930 The usual definition accepts all pseudo regs; the other rejects
1931 them unless they have been allocated suitable hard regs.
5b3e6663 1932 The symbol REG_OK_STRICT causes the latter definition to be used.
7a085dce 1933 Thumb-2 has the same restrictions as arm. */
35d965d5 1934#ifndef REG_OK_STRICT
ff9940b0 1935
f1008e52
RE
1936#define ARM_REG_OK_FOR_BASE_P(X) \
1937 (REGNO (X) <= LAST_ARM_REGNUM \
1938 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1939 || REGNO (X) == FRAME_POINTER_REGNUM \
1940 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 1941
f5c630c3
PB
1942#define ARM_REG_OK_FOR_INDEX_P(X) \
1943 ((REGNO (X) <= LAST_ARM_REGNUM \
1944 && REGNO (X) != STACK_POINTER_REGNUM) \
1945 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1946 || REGNO (X) == FRAME_POINTER_REGNUM \
1947 || REGNO (X) == ARG_POINTER_REGNUM)
1948
5b3e6663 1949#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
f1008e52
RE
1950 (REGNO (X) <= LAST_LO_REGNUM \
1951 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1952 || (GET_MODE_SIZE (MODE) >= 4 \
1953 && (REGNO (X) == STACK_POINTER_REGNUM \
1954 || (X) == hard_frame_pointer_rtx \
1955 || (X) == arg_pointer_rtx)))
ff9940b0 1956
76a318e9
RE
1957#define REG_STRICT_P 0
1958
d5b7b3ae 1959#else /* REG_OK_STRICT */
ff9940b0 1960
f1008e52
RE
1961#define ARM_REG_OK_FOR_BASE_P(X) \
1962 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 1963
f5c630c3
PB
1964#define ARM_REG_OK_FOR_INDEX_P(X) \
1965 ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
1966
5b3e6663
PB
1967#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1968 THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 1969
76a318e9
RE
1970#define REG_STRICT_P 1
1971
d5b7b3ae 1972#endif /* REG_OK_STRICT */
f1008e52
RE
1973
1974/* Now define some helpers in terms of the above. */
1975
1976#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
5b3e6663
PB
1977 (TARGET_THUMB1 \
1978 ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
f1008e52
RE
1979 : ARM_REG_OK_FOR_BASE_P (X))
1980
5b3e6663 1981/* For 16-bit Thumb, a valid index register is anything that can be used in
f1008e52 1982 a byte load instruction. */
5b3e6663
PB
1983#define THUMB1_REG_OK_FOR_INDEX_P(X) \
1984 THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
f1008e52
RE
1985
1986/* Nonzero if X is a hard reg that can be used as an index
1987 or if it is a pseudo reg. On the Thumb, the stack pointer
1988 is not suitable. */
1989#define REG_OK_FOR_INDEX_P(X) \
5b3e6663
PB
1990 (TARGET_THUMB1 \
1991 ? THUMB1_REG_OK_FOR_INDEX_P (X) \
f1008e52
RE
1992 : ARM_REG_OK_FOR_INDEX_P (X))
1993
888d2cd6
DJ
1994/* Nonzero if X can be the base register in a reg+reg addressing mode.
1995 For Thumb, we can not use SP + reg, so reject SP. */
1996#define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1997 REG_OK_FOR_INDEX_P (X)
35d965d5 1998\f
f1008e52 1999#define ARM_BASE_REGISTER_RTX_P(X) \
d435a4be 2000 (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 2001
f1008e52 2002#define ARM_INDEX_REGISTER_RTX_P(X) \
d435a4be 2003 (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 2004\f
35d965d5
RS
2005/* Specify the machine mode that this machine uses
2006 for the index in the tablejump instruction. */
d5b7b3ae 2007#define CASE_VECTOR_MODE Pmode
35d965d5 2008
907dd0c7 2009#define CASE_VECTOR_PC_RELATIVE (TARGET_THUMB2 \
83c3a2d8 2010 || (TARGET_THUMB1 \
907dd0c7
RE
2011 && (optimize_size || flag_pic)))
2012
2013#define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
83c3a2d8 2014 (TARGET_THUMB1 \
907dd0c7
RE
2015 ? (min >= 0 && max < 512 \
2016 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
2017 : min >= -256 && max < 256 \
2018 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
2019 : min >= 0 && max < 8192 \
2020 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
2021 : min >= -4096 && max < 4096 \
2022 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
2023 : SImode) \
10c241af 2024 : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
907dd0c7
RE
2025 : (max >= 0x200) ? HImode \
2026 : QImode))
5b3e6663 2027
ff9940b0
RE
2028/* signed 'char' is most compatible, but RISC OS wants it unsigned.
2029 unsigned is probably best, but may break some code. */
2030#ifndef DEFAULT_SIGNED_CHAR
3967692c 2031#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
2032#endif
2033
35d965d5 2034/* Max number of bytes we can move from memory to memory
d17ce9af
TG
2035 in one reasonably fast instruction. */
2036#define MOVE_MAX 4
35d965d5 2037
d19fb8e3 2038#undef MOVE_RATIO
e04ad03d 2039#define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
d19fb8e3 2040
ff9940b0
RE
2041/* Define if operations between registers always perform the operation
2042 on the full register even if a narrower mode is specified. */
2043#define WORD_REGISTER_OPERATIONS
2044
2045/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2046 will either zero-extend or sign-extend. The value of this macro should
2047 be the code that says which one of the two operations is implicitly
f822d252 2048 done, UNKNOWN if none. */
9c872872 2049#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
2050 (TARGET_THUMB ? ZERO_EXTEND : \
2051 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
f822d252 2052 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
ff9940b0 2053
35d965d5
RS
2054/* Nonzero if access to memory by bytes is slow and undesirable. */
2055#define SLOW_BYTE_ACCESS 0
2056
d5b7b3ae 2057#define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
f676971a 2058
35d965d5
RS
2059/* Immediate shift counts are truncated by the output routines (or was it
2060 the assembler?). Shift counts in a register are truncated by ARM. Note
2061 that the native compiler puts too large (> 32) immediate shift counts
2062 into a register and shifts by the register, letting the ARM decide what
2063 to do instead of doing that itself. */
ff9940b0
RE
2064/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2065 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2066 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 2067 rotates is modulo 32 used. */
ff9940b0 2068/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 2069
35d965d5 2070/* All integers have the same format so truncation is easy. */
d5b7b3ae 2071#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
35d965d5
RS
2072
2073/* Calling from registers is a massive pain. */
2074#define NO_FUNCTION_CSE 1
2075
35d965d5
RS
2076/* The machine modes of pointers and functions */
2077#define Pmode SImode
2078#define FUNCTION_MODE Pmode
2079
d5b7b3ae
RE
2080#define ARM_FRAME_RTX(X) \
2081 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
2082 || (X) == arg_pointer_rtx)
2083
ff9940b0 2084/* Try to generate sequences that don't involve branches, we can then use
a51fb17f 2085 conditional instructions. */
3a4fd356 2086#define BRANCH_COST(speed_p, predictable_p) \
153668ec
JB
2087 (current_tune->branch_cost (speed_p, predictable_p))
2088
a51fb17f
BC
2089/* False if short circuit operation is preferred. */
2090#define LOGICAL_OP_NON_SHORT_CIRCUIT \
2091 ((optimize_size) \
2092 ? (TARGET_THUMB ? false : true) \
2093 : (current_tune->logical_op_non_short_circuit[TARGET_ARM]))
2094
7a801826
RE
2095\f
2096/* Position Independent Code. */
2097/* We decide which register to use based on the compilation options and
2098 the assembler in use; this is more general than the APCS restriction of
2099 using sb (r9) all the time. */
020a4035 2100extern unsigned arm_pic_register;
7a801826
RE
2101
2102/* The register number of the register used to address a table of static
2103 data addresses in memory. */
2104#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2105
f5a1b0d2 2106/* We can't directly access anything that contains a symbol,
d3585b76
DJ
2107 nor can we indirect via the constant pool. One exception is
2108 UNSPEC_TLS, which is always PIC. */
82e9d970 2109#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
2110 (!(symbol_mentioned_p (X) \
2111 || label_mentioned_p (X) \
2112 || (GET_CODE (X) == SYMBOL_REF \
2113 && CONSTANT_POOL_ADDRESS_P (X) \
2114 && (symbol_mentioned_p (get_pool_constant (X)) \
d3585b76
DJ
2115 || label_mentioned_p (get_pool_constant (X))))) \
2116 || tls_mentioned_p (X))
1575c31e 2117
13bd191d
PB
2118/* We need to know when we are making a constant pool; this determines
2119 whether data needs to be in the GOT or can be referenced via a GOT
2120 offset. */
2121extern int making_const_table;
82e9d970 2122\f
c27ba912 2123/* Handle pragmas for compatibility with Intel's compilers. */
b76c3c4b 2124/* Also abuse this to register additional C specific EABI attributes. */
c58b209a
NB
2125#define REGISTER_TARGET_PRAGMAS() do { \
2126 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2127 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2128 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
b76c3c4b 2129 arm_lang_object_attributes_init(); \
8b97c5f8
ZW
2130} while (0)
2131
d6b4baa4 2132/* Condition code information. */
ff9940b0 2133/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 2134 return the mode to be used for the comparison. */
d5b7b3ae
RE
2135
2136#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 2137
880873be
RE
2138#define REVERSIBLE_CC_MODE(MODE) 1
2139
2140#define REVERSE_CONDITION(CODE,MODE) \
2141 (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2142 ? reverse_condition_maybe_unordered (code) \
2143 : reverse_condition (code))
008cf58a 2144
7dba8395
RH
2145/* The arm5 clz instruction returns 32. */
2146#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
ca96ed43 2147#define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
35d965d5 2148\f
906668bb
BS
2149#define CC_STATUS_INIT \
2150 do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
2151
d5b7b3ae 2152#undef ASM_APP_OFF
6a9accca 2153#define ASM_APP_OFF (TARGET_ARM ? "" : "\t.thumb\n")
35d965d5 2154
2ee67fbb
JB
2155/* Output a push or a pop instruction (only used when profiling).
2156 We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2157 that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2158 that r7 isn't used by the function profiler, so we can use it as a
2159 scratch reg. WARNING: This isn't safe in the general case! It may be
2160 sensitive to future changes in final.c:profile_function. */
d5b7b3ae 2161#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2162 do \
2163 { \
2164 if (TARGET_ARM) \
2165 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2166 STACK_POINTER_REGNUM, REGNO); \
2ee67fbb
JB
2167 else if (TARGET_THUMB1 \
2168 && (REGNO) == STATIC_CHAIN_REGNUM) \
2169 { \
2170 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2171 asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2172 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2173 } \
8a81cc45
RE
2174 else \
2175 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2176 } while (0)
d5b7b3ae
RE
2177
2178
2ee67fbb 2179/* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
d5b7b3ae 2180#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2181 do \
2182 { \
2183 if (TARGET_ARM) \
2184 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2185 STACK_POINTER_REGNUM, REGNO); \
2ee67fbb
JB
2186 else if (TARGET_THUMB1 \
2187 && (REGNO) == STATIC_CHAIN_REGNUM) \
2188 { \
2189 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2190 asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2191 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2192 } \
8a81cc45
RE
2193 else \
2194 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2195 } while (0)
d5b7b3ae 2196
b0fe107e
JM
2197#define ADDR_VEC_ALIGN(JUMPTABLE) \
2198 ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2199
2200/* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2201 default alignment from elfos.h. */
2202#undef ASM_OUTPUT_BEFORE_CASE_LABEL
2203#define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
5b3e6663 2204
e75c1617
CB
2205#define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
2206 (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
2207 ? 1 : 0)
35d965d5 2208
6cfc7210
NC
2209#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2210 do \
2211 { \
d5b7b3ae
RE
2212 if (TARGET_THUMB) \
2213 { \
5b3e6663 2214 if (is_called_in_ARM_mode (DECL) \
bf98ec6c 2215 || (TARGET_THUMB1 && !TARGET_THUMB1_ONLY \
3c072c6b 2216 && cfun->is_thunk)) \
d5b7b3ae 2217 fprintf (STREAM, "\t.code 32\n") ; \
5b3e6663
PB
2218 else if (TARGET_THUMB1) \
2219 fprintf (STREAM, "\t.code\t16\n\t.thumb_func\n") ; \
d5b7b3ae 2220 else \
5b3e6663 2221 fprintf (STREAM, "\t.thumb\n\t.thumb_func\n") ; \
d5b7b3ae 2222 } \
6cfc7210 2223 if (TARGET_POKE_FUNCTION_NAME) \
586de218 2224 arm_poke_function_name (STREAM, (const char *) NAME); \
6cfc7210
NC
2225 } \
2226 while (0)
35d965d5 2227
d5b7b3ae
RE
2228/* For aliases of functions we use .thumb_set instead. */
2229#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2230 do \
2231 { \
91ea4f8d
KG
2232 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2233 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2234 \
2235 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2236 { \
2237 fprintf (FILE, "\t.thumb_set "); \
2238 assemble_name (FILE, LABEL1); \
2239 fprintf (FILE, ","); \
2240 assemble_name (FILE, LABEL2); \
2241 fprintf (FILE, "\n"); \
2242 } \
2243 else \
2244 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2245 } \
2246 while (0)
2247
fdc2d3b0
NC
2248#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2249/* To support -falign-* switches we need to use .p2align so
2250 that alignment directives in code sections will be padded
2251 with no-op instructions, rather than zeroes. */
5a9335ef 2252#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2253 if ((LOG) != 0) \
2254 { \
2255 if ((MAX_SKIP) == 0) \
5a9335ef 2256 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2257 else \
2258 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2259 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2260 }
2261#endif
35d965d5 2262\f
5b3e6663
PB
2263/* Add two bytes to the length of conditionally executed Thumb-2
2264 instructions for the IT instruction. */
2265#define ADJUST_INSN_LENGTH(insn, length) \
2266 if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2267 length += 2;
2268
35d965d5 2269/* Only perform branch elimination (by making instructions conditional) if
5b3e6663
PB
2270 we're optimizing. For Thumb-2 check if any IT instructions need
2271 outputting. */
d5b7b3ae
RE
2272#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2273 if (TARGET_ARM && optimize) \
2274 arm_final_prescan_insn (INSN); \
5b3e6663
PB
2275 else if (TARGET_THUMB2) \
2276 thumb2_final_prescan_insn (INSN); \
2277 else if (TARGET_THUMB1) \
2278 thumb1_final_prescan_insn (INSN)
35d965d5 2279
7b8b8ade
NC
2280#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2281 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2282 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2283 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2284 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2285 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2286 : 0))))
35d965d5 2287
6a5d7526
MS
2288/* A C expression whose value is RTL representing the value of the return
2289 address for the frame COUNT steps up from the current frame. */
2290
d5b7b3ae
RE
2291#define RETURN_ADDR_RTX(COUNT, FRAME) \
2292 arm_return_addr (COUNT, FRAME)
2293
f676971a 2294/* Mask of the bits in the PC that contain the real return address
d5b7b3ae
RE
2295 when running in 26-bit mode. */
2296#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2297
2c849145
JM
2298/* Pick up the return address upon entry to a procedure. Used for
2299 dwarf2 unwind information. This also enables the table driven
2300 mechanism. */
2c849145
JM
2301#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2302#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2303
39950dff
MS
2304/* Used to mask out junk bits from the return address, such as
2305 processor state, interrupt status, condition codes and the like. */
2306#define MASK_RETURN_ADDR \
2307 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2308 in 26 bit mode, the condition codes must be masked out of the \
2309 return address. This does not apply to ARM6 and later processors \
2310 when running in 32 bit mode. */ \
61f0ccff
RE
2311 ((arm_arch4 || TARGET_THUMB) \
2312 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2313 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2314
2315\f
978e411f
CD
2316/* Do not emit .note.GNU-stack by default. */
2317#ifndef NEED_INDICATE_EXEC_STACK
2318#define NEED_INDICATE_EXEC_STACK 0
2319#endif
2320
9e94a7fc
MGD
2321#define TARGET_ARM_ARCH \
2322 (arm_base_arch) \
2323
2324#define TARGET_ARM_V6M (!arm_arch_notm && !arm_arch_thumb2)
2325#define TARGET_ARM_V7M (!arm_arch_notm && arm_arch_thumb2)
2326
2327/* The highest Thumb instruction set version supported by the chip. */
2328#define TARGET_ARM_ARCH_ISA_THUMB \
2329 (arm_arch_thumb2 ? 2 \
2330 : ((TARGET_ARM_ARCH >= 5 || arm_arch4t) ? 1 : 0))
2331
2332/* Expands to an upper-case char of the target's architectural
2333 profile. */
2334#define TARGET_ARM_ARCH_PROFILE \
2335 (!arm_arch_notm \
2336 ? 'M' \
2337 : (arm_arch7 \
2338 ? (strlen (arm_arch_name) >=3 \
2339 ? (arm_arch_name[strlen (arm_arch_name) - 3]) \
2340 : 0) \
2341 : 0))
2342
2343/* Bit-field indicating what size LDREX/STREX loads/stores are available.
2344 Bit 0 for bytes, up to bit 3 for double-words. */
2345#define TARGET_ARM_FEATURE_LDREX \
2346 ((TARGET_HAVE_LDREX ? 4 : 0) \
2347 | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2348 | (TARGET_HAVE_LDREXD ? 8 : 0))
2349
2350/* Set as a bit mask indicating the available widths of hardware floating
2351 point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2352 32-bit support, bit 3 indicates 64-bit support. */
2353#define TARGET_ARM_FP \
2354 (TARGET_VFP_SINGLE ? 4 \
2355 : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0))
2356
2357
2358/* Set as a bit mask indicating the available widths of floating point
2359 types for hardware NEON floating point. This is the same as
2360 TARGET_ARM_FP without the 64-bit bit set. */
2361#ifdef TARGET_NEON
2362#define TARGET_NEON_FP \
2363 (TARGET_ARM_FP & (0xff ^ 0x08))
2364#endif
2365
93b338c3
BS
2366/* The maximum number of parallel loads or stores we support in an ldm/stm
2367 instruction. */
2368#define MAX_LDM_STM_OPS 4
2369
b848e289 2370#define BIG_LITTLE_SPEC \
84e90123 2371 " %{mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})}"
b848e289
JG
2372
2373extern const char *arm_rewrite_mcpu (int argc, const char **argv);
2374#define BIG_LITTLE_CPU_SPEC_FUNCTIONS \
2375 { "rewrite_mcpu", arm_rewrite_mcpu },
2376
54e73f88
AS
2377#define ASM_CPU_SPEC \
2378 " %{mcpu=generic-*:-march=%*;" \
b848e289
JG
2379 " :%{march=*:-march=%*}}" \
2380 BIG_LITTLE_SPEC
54e73f88 2381
33aa08b3
AS
2382/* -mcpu=native handling only makes sense with compiler running on
2383 an ARM chip. */
2384#if defined(__arm__)
2385extern const char *host_detect_local_cpu (int argc, const char **argv);
2386# define EXTRA_SPEC_FUNCTIONS \
b848e289
JG
2387 { "local_cpu_detect", host_detect_local_cpu }, \
2388 BIG_LITTLE_CPU_SPEC_FUNCTIONS
33aa08b3
AS
2389
2390# define MCPU_MTUNE_NATIVE_SPECS \
2391 " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2392 " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
2393 " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2394#else
2395# define MCPU_MTUNE_NATIVE_SPECS ""
b848e289 2396# define EXTRA_SPEC_FUNCTIONS BIG_LITTLE_CPU_SPEC_FUNCTIONS
33aa08b3
AS
2397#endif
2398
2399#define DRIVER_SELF_SPECS MCPU_MTUNE_NATIVE_SPECS
27e83a44 2400#define TARGET_SUPPORTS_WIDE_INT 1
88657302 2401#endif /* ! GCC_ARM_H */