]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
Error message on target attribute on power target (PR target/79906)
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
cbe34bb5 2 Copyright (C) 1991-2017 Free Software Foundation, Inc.
35d965d5 3 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 4 and Martin Simmons (@harleqn.co.uk).
949d79eb 5 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
6 Minor hacks by Nick Clifton (nickc@cygnus.com)
7
4f448245 8 This file is part of GCC.
35d965d5 9
4f448245
NC
10 GCC is free software; you can redistribute it and/or modify it
11 under the terms of the GNU General Public License as published
2f83c7d6 12 by the Free Software Foundation; either version 3, or (at your
4f448245 13 option) any later version.
35d965d5 14
4f448245
NC
15 GCC is distributed in the hope that it will be useful, but WITHOUT
16 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 License for more details.
35d965d5 19
999db125
GJL
20 Under Section 7 of GPL version 3, you are granted additional
21 permissions described in the GCC Runtime Library Exception, version
22 3.1, as published by the Free Software Foundation.
23
c7eca9fe
GJL
24 You should have received a copy of the GNU General Public License and
25 a copy of the GCC Runtime Library Exception along with this program;
26 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
2f83c7d6 27 <http://www.gnu.org/licenses/>. */
35d965d5 28
88657302
RH
29#ifndef GCC_ARM_H
30#define GCC_ARM_H
b355a481 31
ef4bddc2 32/* We can't use machine_mode inside a generator file because it
46107b99
RE
33 hasn't been created yet; we shouldn't be using any code that
34 needs the real definition though, so this ought to be safe. */
35#ifdef GENERATOR_FILE
36#define MACHMODE int
37#else
38#include "insn-modes.h"
2c0122c9 39#define MACHMODE machine_mode
46107b99
RE
40#endif
41
9403b7f7
RS
42#include "config/vxworks-dummy.h"
43
35fd3193 44/* The architecture define. */
78011587
PB
45extern char arm_arch_name[];
46
e6471be6 47/* Target CPU builtins. */
7049e4eb 48#define TARGET_CPU_CPP_BUILTINS() arm_cpu_cpp_builtins (pfile)
e6471be6 49
ad7be009 50#include "config/arm/arm-opts.h"
9b66ebb1
PB
51
52/* The processor for which instructions should be scheduled. */
53extern enum processor_type arm_tune;
54
d5b7b3ae 55typedef enum arm_cond_code
89c7ca52
RE
56{
57 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
58 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
59}
60arm_cc;
6cfc7210 61
d5b7b3ae 62extern arm_cc arm_current_cc;
ff9940b0 63
d5b7b3ae 64#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 65
cd794ed4 66/* The maximum number of instructions that is beneficial to
b24a2ce5
GY
67 conditionally execute. */
68#undef MAX_CONDITIONAL_EXECUTE
69#define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
70
6cfc7210
NC
71extern int arm_target_label;
72extern int arm_ccfsm_state;
e2500fed 73extern GTY(()) rtx arm_target_insn;
b76c3c4b
PB
74/* Callback to output language specific object attributes. */
75extern void (*arm_lang_output_object_attributes_hook)(void);
5774b1fa
JG
76
77/* This type is the user-visible __fp16. We need it in a few places in
78 the backend. Defined in arm-builtins.c. */
79extern tree arm_fp16_type_node;
80
35d965d5 81\f
5742588d 82#undef CPP_SPEC
78011587 83#define CPP_SPEC "%(subtarget_cpp_spec) \
5e1b4d5a
JM
84%{mfloat-abi=soft:%{mfloat-abi=hard: \
85 %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
e6471be6
NB
86%{mbig-endian:%{mlittle-endian: \
87 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 88
be393ecf 89#ifndef CC1_SPEC
dfa08768 90#define CC1_SPEC ""
be393ecf 91#endif
7a801826
RE
92
93/* This macro defines names of additional specifications to put in the specs
94 that can be used in various specifications like CC1_SPEC. Its definition
95 is an initializer with a subgrouping for each command option.
96
97 Each subgrouping contains a string constant, that defines the
4f448245 98 specification name, and a string constant that used by the GCC driver
7a801826
RE
99 program.
100
101 Do not define this macro if it does not need to do anything. */
102#define EXTRA_SPECS \
38fc909b 103 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
54e73f88 104 { "asm_cpu_spec", ASM_CPU_SPEC }, \
7a801826
RE
105 SUBTARGET_EXTRA_SPECS
106
914a3b8c 107#ifndef SUBTARGET_EXTRA_SPECS
7a801826 108#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
109#endif
110
6cfc7210 111#ifndef SUBTARGET_CPP_SPEC
38fc909b 112#define SUBTARGET_CPP_SPEC ""
6cfc7210 113#endif
35d965d5 114\f
1a7ae4ce 115/* Tree Target Specification. */
08793a38
CB
116#define TARGET_ARM_P(flags) (!TARGET_THUMB_P (flags))
117#define TARGET_THUMB1_P(flags) (TARGET_THUMB_P (flags) && !arm_arch_thumb2)
118#define TARGET_THUMB2_P(flags) (TARGET_THUMB_P (flags) && arm_arch_thumb2)
5797378a 119#define TARGET_32BIT_P(flags) (TARGET_ARM_P (flags) || TARGET_THUMB2_P (flags))
08793a38 120
35d965d5 121/* Run-time Target Specification. */
9b66ebb1 122#define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
72cdc543
PB
123/* Use hardware floating point instructions. */
124#define TARGET_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
125/* Use hardware floating point calling convention. */
126#define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
5a9335ef 127#define TARGET_IWMMXT (arm_arch_iwmmxt)
8fd03515 128#define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
5b3e6663 129#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT)
8fd03515 130#define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT)
5b3e6663 131#define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
d5b7b3ae
RE
132#define TARGET_ARM (! TARGET_THUMB)
133#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
a3038e19 134#define TARGET_BACKTRACE (crtl->is_leaf \
c54c7322
RS
135 ? TARGET_TPCS_LEAF_FRAME \
136 : TARGET_TPCS_FRAME)
b6685939
PB
137#define TARGET_AAPCS_BASED \
138 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 139
d3585b76
DJ
140#define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
141#define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
ccdc2164 142#define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
d3585b76 143
5b3e6663
PB
144/* Only 16-bit thumb code. */
145#define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
146/* Arm or Thumb-2 32-bit code. */
147#define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
148/* 32-bit Thumb-2 code. */
149#define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
bf98ec6c
PB
150/* Thumb-1 only. */
151#define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
5b3e6663 152
3383b7fa
GY
153#define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN \
154 && !TARGET_THUMB1)
155
582e2e43
KT
156#define TARGET_CRC32 (arm_arch_crc)
157
88f77cba 158/* The following two macros concern the ability to execute coprocessor
302c3d8e
PB
159 instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
160 only ever tested when we know we are generating for VFP hardware; we need
161 to be more careful with TARGET_NEON as noted below. */
88f77cba 162
302c3d8e 163/* FPU is has the full VFPv3/NEON register file of 32 D registers. */
091df649 164#define TARGET_VFPD32 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_d32))
302c3d8e
PB
165
166/* FPU supports VFPv3 instructions. */
091df649 167#define TARGET_VFP3 (bitmap_bit_p (arm_active_target.isa, isa_bit_VFPv3))
302c3d8e 168
2f6403f1 169/* FPU supports FPv5 instructions. */
091df649 170#define TARGET_VFP5 (bitmap_bit_p (arm_active_target.isa, isa_bit_FPv5))
2f6403f1 171
e0dc3601 172/* FPU only supports VFP single-precision instructions. */
091df649 173#define TARGET_VFP_SINGLE (!TARGET_VFP_DOUBLE)
e0dc3601
PB
174
175/* FPU supports VFP double-precision instructions. */
091df649 176#define TARGET_VFP_DOUBLE (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_dbl))
e0dc3601
PB
177
178/* FPU supports half-precision floating-point with NEON element load/store. */
00ea1506 179#define TARGET_NEON_FP16 \
091df649
RE
180 (bitmap_bit_p (arm_active_target.isa, isa_bit_neon) \
181 && bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
0fd8c3ad 182
091df649
RE
183/* FPU supports VFP half-precision floating-point conversions. */
184#define TARGET_FP16 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
e0dc3601 185
5e0f10a0
JG
186/* FPU supports converting between HFmode and DFmode in a single hardware
187 step. */
188#define TARGET_FP16_TO_DOUBLE \
189 (TARGET_HARD_FLOAT && (TARGET_FP16 && TARGET_VFP5))
190
9e94a7fc 191/* FPU supports fused-multiply-add operations. */
091df649 192#define TARGET_FMA (bitmap_bit_p (arm_active_target.isa, isa_bit_VFPv4))
9e94a7fc 193
1dd4fe1f 194/* FPU is ARMv8 compatible. */
091df649
RE
195#define TARGET_FPU_ARMV8 \
196 (bitmap_bit_p (arm_active_target.isa, isa_bit_FP_ARMv8))
1dd4fe1f 197
595fefee 198/* FPU supports Crypto extensions. */
091df649 199#define TARGET_CRYPTO (bitmap_bit_p (arm_active_target.isa, isa_bit_crypto))
595fefee 200
88f77cba
JB
201/* FPU supports Neon instructions. The setting of this macro gets
202 revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
203 and TARGET_HARD_FLOAT to ensure that NEON instructions are
204 available. */
cafd2e45 205#define TARGET_NEON \
00ea1506 206 (TARGET_32BIT && TARGET_HARD_FLOAT \
091df649 207 && bitmap_bit_p (arm_active_target.isa, isa_bit_neon))
cafd2e45 208
252e03b5
MW
209/* FPU supports ARMv8.1 Adv.SIMD extensions. */
210#define TARGET_NEON_RDMA (TARGET_NEON && arm_arch8_1)
211
4040b89a
MW
212/* FPU supports the floating point FP16 instructions for ARMv8.2 and later. */
213#define TARGET_VFP_FP16INST \
214 (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_FPU_ARMV8 && arm_fp16_inst)
215
216/* FPU supports the AdvSIMD FP16 instructions for ARMv8.2 and later. */
217#define TARGET_NEON_FP16INST (TARGET_VFP_FP16INST && TARGET_NEON_RDMA)
218
9e94a7fc 219/* Q-bit is present. */
c8b6aa7c
CB
220#define TARGET_ARM_QBIT \
221 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7))
9e94a7fc 222/* Saturation operation, e.g. SSAT. */
c8b6aa7c
CB
223#define TARGET_ARM_SAT \
224 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
5b3e6663 225/* "DSP" multiply instructions, eg. SMULxy. */
c8b6aa7c
CB
226#define TARGET_DSP_MULTIPLY \
227 (TARGET_32BIT && arm_arch5e && (arm_arch_notm || arm_arch7em))
5b3e6663 228/* Integer SIMD instructions, and extend-accumulate instructions. */
c8b6aa7c
CB
229#define TARGET_INT_SIMD \
230 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
5b3e6663 231
571191af 232/* Should MOVW/MOVT be used in preference to a constant pool. */
7ec70105 233#define TARGET_USE_MOVT \
33427b46 234 (TARGET_HAVE_MOVT \
02231c13
TG
235 && (arm_disable_literal_pool \
236 || (!optimize_size && !current_tune->prefer_constant_pool)))
571191af 237
029e79eb 238/* Nonzero if this chip provides the DMB instruction. */
9e2a6301 239#define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
029e79eb
MS
240
241/* Nonzero if this chip implements a memory barrier via CP15. */
80651d8e
DAG
242#define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
243 && ! TARGET_THUMB1)
029e79eb
MS
244
245/* Nonzero if this chip implements a memory barrier instruction. */
246#define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
247
248/* Nonzero if this chip supports ldrex and strex */
ddb92ab9
TP
249#define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) \
250 || arm_arch7 \
251 || (arm_arch8 && !arm_arch_notm))
029e79eb 252
74a00288 253/* Nonzero if this chip supports LPAE. */
6c466c7c 254#define TARGET_HAVE_LPAE (arm_arch7ve)
74a00288 255
cfe52743 256/* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
ddb92ab9
TP
257#define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) \
258 || arm_arch7 \
259 || (arm_arch8 && !arm_arch_notm))
cfe52743
DAG
260
261/* Nonzero if this chip supports ldrexd and strexd. */
c8b6aa7c
CB
262#define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) \
263 || arm_arch7) && arm_arch_notm)
5b3e6663 264
5ad29f12 265/* Nonzero if this chip supports load-acquire and store-release. */
ddb92ab9 266#define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
d62b809c
TP
267
268/* Nonzero if this chip supports LDAEXD and STLEXD. */
269#define TARGET_HAVE_LDACQEXD (TARGET_ARM_ARCH >= 8 \
270 && TARGET_32BIT \
271 && arm_arch_notm)
5ad29f12 272
2b9509a3
TP
273/* Nonzero if this chip provides the MOVW and MOVT instructions. */
274#define TARGET_HAVE_MOVT (arm_arch_thumb2 || arm_arch8)
33427b46 275
5ce15300
TP
276/* Nonzero if this chip provides the CBZ and CBNZ instructions. */
277#define TARGET_HAVE_CBZ (arm_arch_thumb2 || arm_arch8)
278
572070ef 279/* Nonzero if integer division instructions supported. */
c8b6aa7c 280#define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
5ce15300 281 || (TARGET_THUMB && arm_arch_thumb_hwdiv))
572070ef 282
afe006ad
TG
283/* Nonzero if disallow volatile memory access in IT block. */
284#define TARGET_NO_VOLATILE_CE (arm_arch_no_volatile_ce)
285
65074f54
CL
286/* Should NEON be used for 64-bits bitops. */
287#define TARGET_PREFER_NEON_64BITS (prefer_neon_for_64bits)
288
26c66656
KV
289/* Should constant I be slplit for OP. */
290#define DONT_EARLY_SPLIT_CONSTANT(i, op) \
291 ((optimize >= 2) \
292 && can_create_pseudo_p () \
293 && !const_ok_for_op (i, op))
294
b3f8d95d
MM
295/* True iff the full BPABI is being used. If TARGET_BPABI is true,
296 then TARGET_AAPCS_BASED must be true -- but the converse does not
297 hold. TARGET_BPABI implies the use of the BPABI runtime library,
298 etc., in addition to just the AAPCS calling conventions. */
299#ifndef TARGET_BPABI
300#define TARGET_BPABI false
f676971a 301#endif
b3f8d95d 302
2f7d18dd
CB
303/* Transform lane numbers on big endian targets. This is used to allow for the
304 endianness difference between NEON architectural lane numbers and those
305 used in RTL */
306#define NEON_ENDIAN_LANE_N(mode, n) \
307 (BYTES_BIG_ENDIAN ? GET_MODE_NUNITS (mode) - 1 - n : n)
308
7816bea0
DJ
309/* Support for a compile-time default CPU, et cetera. The rules are:
310 --with-arch is ignored if -march or -mcpu are specified.
311 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
312 by --with-arch.
313 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
314 by -march).
5e1b4d5a 315 --with-float is ignored if -mfloat-abi is specified.
5848830f 316 --with-fpu is ignored if -mfpu is specified.
ccdc2164
NS
317 --with-abi is ignored if -mabi is specified.
318 --with-tls is ignored if -mtls-dialect is specified. */
7816bea0
DJ
319#define OPTION_DEFAULT_SPECS \
320 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
321 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
322 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
5e1b4d5a 323 {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
5848830f 324 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
3cf94279 325 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
ccdc2164 326 {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
7cf13d1f 327 {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
7816bea0 328
d79f3032
PB
329extern const struct arm_fpu_desc
330{
331 const char *name;
066416da 332 enum isa_feature isa_bits[isa_num_bits];
19708abc
CB
333} all_fpus[];
334
d79f3032
PB
335/* Which floating point hardware to schedule for. */
336extern int arm_fpu_attr;
71791e16 337
3d8532aa
PB
338#ifndef TARGET_DEFAULT_FLOAT_ABI
339#define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
340#endif
341
5848830f
PB
342#ifndef ARM_DEFAULT_ABI
343#define ARM_DEFAULT_ABI ARM_ABI_APCS
344#endif
345
9e94a7fc
MGD
346/* Map each of the micro-architecture variants to their corresponding
347 major architecture revision. */
348
349enum base_architecture
350{
351 BASE_ARCH_0 = 0,
352 BASE_ARCH_2 = 2,
353 BASE_ARCH_3 = 3,
354 BASE_ARCH_3M = 3,
355 BASE_ARCH_4 = 4,
356 BASE_ARCH_4T = 4,
357 BASE_ARCH_5 = 5,
358 BASE_ARCH_5E = 5,
359 BASE_ARCH_5T = 5,
360 BASE_ARCH_5TE = 5,
361 BASE_ARCH_5TEJ = 5,
362 BASE_ARCH_6 = 6,
363 BASE_ARCH_6J = 6,
39c12541 364 BASE_ARCH_6KZ = 6,
9e94a7fc
MGD
365 BASE_ARCH_6K = 6,
366 BASE_ARCH_6T2 = 6,
367 BASE_ARCH_6M = 6,
368 BASE_ARCH_6Z = 6,
369 BASE_ARCH_7 = 7,
370 BASE_ARCH_7A = 7,
371 BASE_ARCH_7R = 7,
372 BASE_ARCH_7M = 7,
595fefee 373 BASE_ARCH_7EM = 7,
05a437c1
TP
374 BASE_ARCH_8A = 8,
375 BASE_ARCH_8M_BASE = 8,
376 BASE_ARCH_8M_MAIN = 8
9e94a7fc
MGD
377};
378
379/* The major revision number of the ARM Architecture implemented by the target. */
380extern enum base_architecture arm_base_arch;
381
9b66ebb1
PB
382/* Nonzero if this chip supports the ARM Architecture 3M extensions. */
383extern int arm_arch3m;
11c1a207 384
9b66ebb1 385/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
386extern int arm_arch4;
387
68d560d4
RE
388/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
389extern int arm_arch4t;
390
9b66ebb1 391/* Nonzero if this chip supports the ARM Architecture 5 extensions. */
62b10bbc
NC
392extern int arm_arch5;
393
9b66ebb1 394/* Nonzero if this chip supports the ARM Architecture 5E extensions. */
b15bca31
RE
395extern int arm_arch5e;
396
9b66ebb1
PB
397/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
398extern int arm_arch6;
399
029e79eb
MS
400/* Nonzero if this chip supports the ARM Architecture 6k extensions. */
401extern int arm_arch6k;
402
9e2a6301
TG
403/* Nonzero if instructions present in ARMv6-M can be used. */
404extern int arm_arch6m;
405
029e79eb
MS
406/* Nonzero if this chip supports the ARM Architecture 7 extensions. */
407extern int arm_arch7;
408
5b3e6663
PB
409/* Nonzero if instructions not present in the 'M' profile can be used. */
410extern int arm_arch_notm;
411
60bd3528
PB
412/* Nonzero if instructions present in ARMv7E-M can be used. */
413extern int arm_arch7em;
414
595fefee
MGD
415/* Nonzero if this chip supports the ARM Architecture 8 extensions. */
416extern int arm_arch8;
417
252e03b5
MW
418/* Nonzero if this chip supports the ARM Architecture 8.1 extensions. */
419extern int arm_arch8_1;
420
4040b89a
MW
421/* Nonzero if this chip supports the ARM Architecture 8.2 extensions. */
422extern int arm_arch8_2;
423
424/* Nonzero if this chip supports the FP16 instructions extension of ARM
425 Architecture 8.2. */
426extern int arm_fp16_inst;
427
f5a1b0d2
NC
428/* Nonzero if this chip can benefit from load scheduling. */
429extern int arm_ld_sched;
430
431/* Nonzero if this chip is a StrongARM. */
abac3b49 432extern int arm_tune_strongarm;
f5a1b0d2 433
5a9335ef
NC
434/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
435extern int arm_arch_iwmmxt;
436
8fd03515
XQ
437/* Nonzero if this chip supports Intel Wireless MMX2 technology. */
438extern int arm_arch_iwmmxt2;
439
d19fb8e3 440/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
441extern int arm_arch_xscale;
442
abac3b49 443/* Nonzero if tuning for XScale. */
4b3c2e48 444extern int arm_tune_xscale;
d19fb8e3 445
abac3b49
RE
446/* Nonzero if tuning for stores via the write buffer. */
447extern int arm_tune_wbuf;
f5a1b0d2 448
7612f14d
PB
449/* Nonzero if tuning for Cortex-A9. */
450extern int arm_tune_cortex_a9;
451
2ad4dcf9 452/* Nonzero if we should define __THUMB_INTERWORK__ in the
f676971a 453 preprocessor.
2ad4dcf9
RE
454 XXX This is a bit of a hack, it's intended to help work around
455 problems in GLD which doesn't understand that armv5t code is
456 interworking clean. */
457extern int arm_cpp_interwork;
458
52545641
TP
459/* Nonzero if chip supports Thumb 1. */
460extern int arm_arch_thumb1;
461
5b3e6663
PB
462/* Nonzero if chip supports Thumb 2. */
463extern int arm_arch_thumb2;
464
572070ef
PB
465/* Nonzero if chip supports integer division instruction in ARM mode. */
466extern int arm_arch_arm_hwdiv;
467
468/* Nonzero if chip supports integer division instruction in Thumb mode. */
469extern int arm_arch_thumb_hwdiv;
5b3e6663 470
afe006ad
TG
471/* Nonzero if chip disallows volatile memory access in IT block. */
472extern int arm_arch_no_volatile_ce;
473
65074f54
CL
474/* Nonzero if we should use Neon to handle 64-bits operations rather
475 than core registers. */
476extern int prefer_neon_for_64bits;
477
02231c13
TG
478/* Nonzero if we shouldn't use literal pools. */
479#ifndef USED_FOR_TARGET
480extern bool arm_disable_literal_pool;
481#endif
482
582e2e43
KT
483/* Nonzero if chip supports the ARMv8 CRC instructions. */
484extern int arm_arch_crc;
485
de7b5723
AV
486/* Nonzero if chip supports the ARMv8-M Security Extensions. */
487extern int arm_arch_cmse;
488
2ce9c1b9 489#ifndef TARGET_DEFAULT
c54c7322 490#define TARGET_DEFAULT (MASK_APCS_FRAME)
2ce9c1b9 491#endif
35d965d5 492
86efdc8e
PB
493/* Nonzero if PIC code requires explicit qualifiers to generate
494 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
495 Subtargets can override these if required. */
496#ifndef NEED_GOT_RELOC
497#define NEED_GOT_RELOC 0
498#endif
499#ifndef NEED_PLT_RELOC
500#define NEED_PLT_RELOC 0
e2723c62 501#endif
84306176 502
32d6e6c0
JY
503#ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
504#define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
505#endif
506
84306176
PB
507/* Nonzero if we need to refer to the GOT with a PC-relative
508 offset. In other words, generate
509
f676971a 510 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
84306176
PB
511
512 rather than
513
514 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
515
f676971a 516 The default is true, which matches NetBSD. Subtargets can
84306176
PB
517 override this if required. */
518#ifndef GOT_PCREL
519#define GOT_PCREL 1
520#endif
35d965d5
RS
521\f
522/* Target machine storage Layout. */
523
ff9940b0
RE
524
525/* Define this macro if it is advisable to hold scalars in registers
526 in a wider mode than that declared by the program. In such cases,
527 the value is constrained to be within the bounds of the declared
528 type, but kept valid in the wider mode. The signedness of the
529 extension may differ from that of the type. */
530
6cfc7210 531#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
532 if (GET_MODE_CLASS (MODE) == MODE_INT \
533 && GET_MODE_SIZE (MODE) < 4) \
534 { \
2ce9c1b9 535 (MODE) = SImode; \
ff9940b0
RE
536 }
537
35d965d5
RS
538/* Define this if most significant bit is lowest numbered
539 in instructions that operate on numbered bit-fields. */
540#define BITS_BIG_ENDIAN 0
541
f676971a 542/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
543 Most ARM processors are run in little endian mode, so that is the default.
544 If you want to have it run-time selectable, change the definition in a
545 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 546#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
547
548/* Define this if most significant word of a multiword number is the lowest
8adb5dc7
KT
549 numbered. */
550#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN)
ddee6aba 551
35d965d5
RS
552#define UNITS_PER_WORD 4
553
5848830f 554/* True if natural alignment is used for doubleword types. */
b6685939
PB
555#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
556
5848830f 557#define DOUBLEWORD_ALIGNMENT 64
35d965d5 558
5848830f 559#define PARM_BOUNDARY 32
5a9335ef 560
5848830f 561#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 562
5848830f
PB
563#define PREFERRED_STACK_BOUNDARY \
564 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 565
63b0cb04
CB
566#define FUNCTION_BOUNDARY_P(flags) (TARGET_THUMB_P (flags) ? 16 : 32)
567#define FUNCTION_BOUNDARY (FUNCTION_BOUNDARY_P (target_flags))
35d965d5 568
92928d71
AO
569/* The lowest bit is used to indicate Thumb-mode functions, so the
570 vbit must go into the delta field of pointers to member
571 functions. */
572#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
573
35d965d5
RS
574#define EMPTY_FIELD_BOUNDARY 32
575
5848830f 576#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 577
f276d31d
BE
578#define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
579
27847754
NC
580/* XXX Blah -- this macro is used directly by libobjc. Since it
581 supports no vector modes, cut out the complexity and fall back
582 on BIGGEST_FIELD_ALIGNMENT. */
583#ifdef IN_TARGET_LIBS
8fca31a2 584#define BIGGEST_FIELD_ALIGNMENT 64
27847754 585#endif
5a9335ef 586
ff9940b0 587/* Make strings word-aligned so strcpy from constants will be faster. */
591af218 588#define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
f676971a 589
d19fb8e3 590#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
5848830f 591 ((TREE_CODE (EXP) == STRING_CST \
36b15ad0 592 && !optimize_size \
5848830f
PB
593 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
594 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
ff9940b0 595
96339268
RE
596/* Align definitions of arrays, unions and structures so that
597 initializations and copies can be made more efficient. This is not
598 ABI-changing, so it only affects places where we can see the
0c86e0dd
CLT
599 definition. Increasing the alignment tends to introduce padding,
600 so don't do this when optimizing for size/conserving stack space. */
601#define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
602 (((COND) && ((ALIGN) < BITS_PER_WORD) \
96339268
RE
603 && (TREE_CODE (EXP) == ARRAY_TYPE \
604 || TREE_CODE (EXP) == UNION_TYPE \
605 || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
606
0c86e0dd
CLT
607/* Align global data. */
608#define DATA_ALIGNMENT(EXP, ALIGN) \
609 ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
610
96339268 611/* Similarly, make sure that objects on the stack are sensibly aligned. */
0c86e0dd
CLT
612#define LOCAL_ALIGNMENT(EXP, ALIGN) \
613 ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
96339268 614
723ae7c1
NC
615/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
616 value set in previous versions of this toolchain was 8, which produces more
617 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 618 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 619 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
620 0020D) page 2-20 says "Structures are aligned on word boundaries".
621 The AAPCS specifies a value of 8. */
6ead9ba5 622#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
723ae7c1 623
4912a07c 624/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 625 particular arm target wants to change the default value it should change
6bc82793 626 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
627 for an example of this. */
628#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
629#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 630#endif
2a5307b1 631
825dda42 632/* Nonzero if move instructions will actually fail to work
ff9940b0 633 when given unaligned data. */
35d965d5 634#define STRICT_ALIGNMENT 1
b6685939
PB
635
636/* wchar_t is unsigned under the AAPCS. */
637#ifndef WCHAR_TYPE
638#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
639
640#define WCHAR_TYPE_SIZE BITS_PER_WORD
641#endif
642
655b30bf
JB
643/* Sized for fixed-point types. */
644
645#define SHORT_FRACT_TYPE_SIZE 8
646#define FRACT_TYPE_SIZE 16
647#define LONG_FRACT_TYPE_SIZE 32
648#define LONG_LONG_FRACT_TYPE_SIZE 64
649
650#define SHORT_ACCUM_TYPE_SIZE 16
651#define ACCUM_TYPE_SIZE 32
652#define LONG_ACCUM_TYPE_SIZE 64
653#define LONG_LONG_ACCUM_TYPE_SIZE 64
654
655#define MAX_FIXED_MODE_SIZE 64
656
b6685939
PB
657#ifndef SIZE_TYPE
658#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
659#endif
d81d0bdd 660
077fc835
KH
661#ifndef PTRDIFF_TYPE
662#define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
663#endif
664
d81d0bdd
PB
665/* AAPCS requires that structure alignment is affected by bitfields. */
666#ifndef PCC_BITFIELD_TYPE_MATTERS
667#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
668#endif
669
82a19768
AT
670/* The maximum size of the sync library functions supported. */
671#ifndef MAX_SYNC_LIBFUNC_SIZE
5357406f 672#define MAX_SYNC_LIBFUNC_SIZE (2 * UNITS_PER_WORD)
82a19768
AT
673#endif
674
35d965d5
RS
675\f
676/* Standard register usage. */
677
0be8bd1a 678/* Register allocation in ARM Procedure Call Standard
35d965d5
RS
679 (S - saved over call).
680
681 r0 * argument word/integer result
682 r1-r3 argument word
683
684 r4-r8 S register variable
685 r9 S (rfp) register variable (real frame pointer)
f676971a 686
f5a1b0d2 687 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
688 r11 F S (fp) argument pointer
689 r12 (ip) temp workspace
690 r13 F S (sp) lower end of current stack frame
691 r14 (lr) link address/workspace
692 r15 F (pc) program counter
693
ff9940b0
RE
694 cc This is NOT a real register, but is used internally
695 to represent things that use or set the condition
696 codes.
697 sfp This isn't either. It is used during rtl generation
698 since the offset between the frame pointer and the
699 auto's isn't known until after register allocation.
700 afp Nor this, we only need this because of non-local
701 goto. Without it fp appears to be used and the
702 elimination code won't get rid of sfp. It tracks
703 fp exactly at all times.
704
5efd84c5 705 *: See TARGET_CONDITIONAL_REGISTER_USAGE */
35d965d5 706
9b66ebb1
PB
707/* s0-s15 VFP scratch (aka d0-d7).
708 s16-s31 S VFP variable (aka d8-d15).
709 vfpcc Not a real register. Represents the VFP condition
710 code flags. */
711
ff9940b0
RE
712/* The stack backtrace structure is as follows:
713 fp points to here: | save code pointer | [fp]
714 | return link value | [fp, #-4]
715 | return sp value | [fp, #-8]
716 | return fp value | [fp, #-12]
717 [| saved r10 value |]
718 [| saved r9 value |]
719 [| saved r8 value |]
720 [| saved r7 value |]
721 [| saved r6 value |]
722 [| saved r5 value |]
723 [| saved r4 value |]
724 [| saved r3 value |]
725 [| saved r2 value |]
726 [| saved r1 value |]
727 [| saved r0 value |]
ff9940b0
RE
728 r0-r3 are not normally saved in a C function. */
729
35d965d5
RS
730/* 1 for registers that have pervasive standard uses
731 and are not available for the register allocator. */
0be8bd1a
RE
732#define FIXED_REGISTERS \
733{ \
734 /* Core regs. */ \
735 0,0,0,0,0,0,0,0, \
736 0,0,0,0,0,1,0,1, \
737 /* VFP regs. */ \
738 1,1,1,1,1,1,1,1, \
739 1,1,1,1,1,1,1,1, \
740 1,1,1,1,1,1,1,1, \
741 1,1,1,1,1,1,1,1, \
742 1,1,1,1,1,1,1,1, \
743 1,1,1,1,1,1,1,1, \
744 1,1,1,1,1,1,1,1, \
745 1,1,1,1,1,1,1,1, \
746 /* IWMMXT regs. */ \
747 1,1,1,1,1,1,1,1, \
748 1,1,1,1,1,1,1,1, \
749 1,1,1,1, \
750 /* Specials. */ \
751 1,1,1,1 \
35d965d5
RS
752}
753
754/* 1 for registers not available across function calls.
755 These must include the FIXED_REGISTERS and also any
756 registers that can be used without being saved.
757 The latter must include the registers where values are returned
758 and the register where structure-value addresses are passed.
ff9940b0 759 Aside from that, you can include as many other registers as you like.
f676971a 760 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 761 easier to assume this for all. SFP is preserved, since FP is. */
0be8bd1a
RE
762#define CALL_USED_REGISTERS \
763{ \
764 /* Core regs. */ \
765 1,1,1,1,0,0,0,0, \
766 0,0,0,0,1,1,1,1, \
767 /* VFP Regs. */ \
768 1,1,1,1,1,1,1,1, \
769 1,1,1,1,1,1,1,1, \
770 1,1,1,1,1,1,1,1, \
771 1,1,1,1,1,1,1,1, \
772 1,1,1,1,1,1,1,1, \
773 1,1,1,1,1,1,1,1, \
774 1,1,1,1,1,1,1,1, \
775 1,1,1,1,1,1,1,1, \
776 /* IWMMXT regs. */ \
777 1,1,1,1,1,1,1,1, \
778 1,1,1,1,1,1,1,1, \
779 1,1,1,1, \
780 /* Specials. */ \
781 1,1,1,1 \
35d965d5
RS
782}
783
6cc8c0b3
NC
784#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
785#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
786#endif
787
6bc82793 788/* These are a couple of extensions to the formats accepted
dd18ae56
NC
789 by asm_fprintf:
790 %@ prints out ASM_COMMENT_START
791 %r prints out REGISTER_PREFIX reg_names[arg] */
792#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
793 case '@': \
794 fputs (ASM_COMMENT_START, FILE); \
795 break; \
796 \
797 case 'r': \
798 fputs (REGISTER_PREFIX, FILE); \
799 fputs (reg_names [va_arg (ARGS, int)], FILE); \
800 break;
801
d5b7b3ae 802/* Round X up to the nearest word. */
0c2ca901 803#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 804
6cfc7210 805/* Convert fron bytes to ints. */
e9d7b180 806#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 807
9b66ebb1
PB
808/* The number of (integer) registers required to hold a quantity of type MODE.
809 Also used for VFP registers. */
e9d7b180
JD
810#define ARM_NUM_REGS(MODE) \
811 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
812
813/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
814#define ARM_NUM_REGS2(MODE, TYPE) \
815 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 816 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
817
818/* The number of (integer) argument register available. */
d5b7b3ae 819#define NUM_ARG_REGS 4
6cfc7210 820
390b17c2
RE
821/* And similarly for the VFP. */
822#define NUM_VFP_ARG_REGS 16
823
093354e0 824/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 825#define ARG_REGISTER(N) (N - 1)
6cfc7210 826
d5b7b3ae
RE
827/* Specify the registers used for certain standard purposes.
828 The values of these macros are register numbers. */
35d965d5 829
d5b7b3ae
RE
830/* The number of the last argument register. */
831#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 832
c769a35d
RE
833/* The numbers of the Thumb register ranges. */
834#define FIRST_LO_REGNUM 0
6d3d9133 835#define LAST_LO_REGNUM 7
c769a35d
RE
836#define FIRST_HI_REGNUM 8
837#define LAST_HI_REGNUM 11
6d3d9133 838
f0a0390e
RH
839/* Overridden by config/arm/bpabi.h. */
840#ifndef ARM_UNWIND_INFO
841#define ARM_UNWIND_INFO 0
617a1b71
PB
842#endif
843
c9ca9b88
PB
844/* Use r0 and r1 to pass exception handling information. */
845#define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
846
6d3d9133 847/* The register that holds the return address in exception handlers. */
c9ca9b88
PB
848#define ARM_EH_STACKADJ_REGNUM 2
849#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
35d965d5 850
1e874273
PB
851#ifndef ARM_TARGET2_DWARF_FORMAT
852#define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
3f2f838e 853#endif
1e874273
PB
854
855/* ttype entries (the only interesting data references used)
856 use TARGET2 relocations. */
857#define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
858 (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
859 : DW_EH_PE_absptr)
1e874273 860
d5b7b3ae
RE
861/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
862 as an invisible last argument (possible since varargs don't exist in
863 Pascal), so the following is not true. */
5b3e6663 864#define STATIC_CHAIN_REGNUM 12
35d965d5 865
d5b7b3ae
RE
866/* Define this to be where the real frame pointer is if it is not possible to
867 work out the offset between the frame pointer and the automatic variables
868 until after register allocation has taken place. FRAME_POINTER_REGNUM
869 should point to a special register that we will make sure is eliminated.
870
871 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 872 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
873 as base register for addressing purposes. (See comments in
874 find_reloads_address()). But - the Thumb does not allow high registers,
875 including r11, to be used as base address registers. Hence our problem.
876
877 The solution used here, and in the old thumb port is to use r7 instead of
878 r11 as the hard frame pointer and to have special code to generate
879 backtrace structures on the stack (if required to do so via a command line
6bc82793 880 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
881 pointer. */
882#define ARM_HARD_FRAME_POINTER_REGNUM 11
883#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 884
b15bca31
RE
885#define HARD_FRAME_POINTER_REGNUM \
886 (TARGET_ARM \
887 ? ARM_HARD_FRAME_POINTER_REGNUM \
888 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 889
e3339d0f
JM
890#define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
891#define HARD_FRAME_POINTER_IS_ARG_POINTER 0
892
b15bca31 893#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 894
b15bca31
RE
895/* Register to use for pushing function arguments. */
896#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae 897
0be8bd1a
RE
898#define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
899#define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
a76213b9
XQ
900
901/* Need to sync with WCGR in iwmmxt.md. */
0be8bd1a
RE
902#define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
903#define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
d5b7b3ae 904
5a9335ef
NC
905#define IS_IWMMXT_REGNUM(REGNUM) \
906 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
907#define IS_IWMMXT_GR_REGNUM(REGNUM) \
908 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
909
35d965d5 910/* Base register for access to local variables of the function. */
0be8bd1a 911#define FRAME_POINTER_REGNUM 102
ff9940b0 912
d5b7b3ae 913/* Base register for access to arguments of the function. */
0be8bd1a 914#define ARG_POINTER_REGNUM 103
62b10bbc 915
0be8bd1a
RE
916#define FIRST_VFP_REGNUM 16
917#define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
f1adb0a9 918#define LAST_VFP_REGNUM \
302c3d8e 919 (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
f1adb0a9 920
9b66ebb1
PB
921#define IS_VFP_REGNUM(REGNUM) \
922 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
923
f1adb0a9
JB
924/* VFP registers are split into two types: those defined by VFP versions < 3
925 have D registers overlaid on consecutive pairs of S registers. VFP version 3
926 defines 16 new D registers (d16-d31) which, for simplicity and correctness
927 in various parts of the backend, we implement as "fake" single-precision
928 registers (which would be S32-S63, but cannot be used in that way). The
929 following macros define these ranges of registers. */
0be8bd1a
RE
930#define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
931#define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
932#define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
f1adb0a9
JB
933
934#define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
935 ((REGNUM) <= LAST_LO_VFP_REGNUM)
936
937/* DFmode values are only valid in even register pairs. */
938#define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
939 ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
940
88f77cba
JB
941/* Neon Quad values must start at a multiple of four registers. */
942#define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
943 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
944
945/* Neon structures of vectors must be in even register pairs and there
946 must be enough registers available. Because of various patterns
947 requiring quad registers, we require them to start at a multiple of
948 four. */
949#define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
950 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
951 && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
952
0be8bd1a 953/* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP. */
5a9335ef 954/* Intel Wireless MMX Technology registers add 16 + 4 more. */
0be8bd1a
RE
955/* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
956#define FIRST_PSEUDO_REGISTER 104
62b10bbc 957
2fa330b2
PB
958#define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
959
35d965d5
RS
960/* Value should be nonzero if functions must have frame pointers.
961 Zero means the frame pointer need not be set up (and parms may be accessed
f676971a 962 via the stack pointer) in functions that seem suitable.
ff9940b0
RE
963 If we have to have a frame pointer we might as well make use of it.
964 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 965 functions, or simple tail call functions. */
a15900b5
DJ
966
967#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
968#define SUBTARGET_FRAME_POINTER_REQUIRED 0
969#endif
970
d5b7b3ae
RE
971/* Return number of consecutive hard regs needed starting at reg REGNO
972 to hold something of mode MODE.
973 This is ordinarily the length in words of a value of mode MODE
974 but can be less for certain modes in special long registers.
35d965d5 975
0be8bd1a 976 On the ARM core regs are UNITS_PER_WORD bits wide. */
d5b7b3ae 977#define HARD_REGNO_NREGS(REGNO, MODE) \
5b3e6663 978 ((TARGET_32BIT \
0be8bd1a 979 && REGNO > PC_REGNUM \
d5b7b3ae
RE
980 && REGNO != FRAME_POINTER_REGNUM \
981 && REGNO != ARG_POINTER_REGNUM) \
9b66ebb1 982 && !IS_VFP_REGNUM (REGNO) \
e9d7b180 983 ? 1 : ARM_NUM_REGS (MODE))
35d965d5 984
4b02997f 985/* Return true if REGNO is suitable for holding a quantity of type MODE. */
d5b7b3ae 986#define HARD_REGNO_MODE_OK(REGNO, MODE) \
4b02997f 987 arm_hard_regno_mode_ok ((REGNO), (MODE))
35d965d5 988
2af8e257 989#define MODES_TIEABLE_P(MODE1, MODE2) arm_modes_tieable_p (MODE1, MODE2)
ff9940b0 990
5a9335ef 991#define VALID_IWMMXT_REG_MODE(MODE) \
f676971a 992 (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
5a9335ef 993
88f77cba
JB
994/* Modes valid for Neon D registers. */
995#define VALID_NEON_DREG_MODE(MODE) \
996 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
5819f96f 997 || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode)
88f77cba
JB
998
999/* Modes valid for Neon Q registers. */
1000#define VALID_NEON_QREG_MODE(MODE) \
1001 ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
cd1c19a5 1002 || (MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DImode)
88f77cba
JB
1003
1004/* Structure modes valid for Neon registers. */
1005#define VALID_NEON_STRUCT_MODE(MODE) \
1006 ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1007 || (MODE) == CImode || (MODE) == XImode)
1008
37119410
BS
1009/* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1010extern int arm_regs_in_sequence[];
1011
35d965d5 1012/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1013 since no saving is required (though calls clobber it) and it never contains
1014 function parameters. It is quite good to use lr since other calls may
f676971a 1015 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
ff9940b0 1016 least likely to contain a function parameter; in addition results are
f1adb0a9
JB
1017 returned in r0.
1018 For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1019 then D8-D15. The reason for doing this is to attempt to reduce register
1020 pressure when both single- and double-precision registers are used in a
1021 function. */
1022
0be8bd1a
RE
1023#define VREG(X) (FIRST_VFP_REGNUM + (X))
1024#define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1025#define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1026
f1adb0a9
JB
1027#define REG_ALLOC_ORDER \
1028{ \
0be8bd1a
RE
1029 /* General registers. */ \
1030 3, 2, 1, 0, 12, 14, 4, 5, \
1031 6, 7, 8, 9, 10, 11, \
1032 /* High VFP registers. */ \
1033 VREG(32), VREG(33), VREG(34), VREG(35), \
1034 VREG(36), VREG(37), VREG(38), VREG(39), \
1035 VREG(40), VREG(41), VREG(42), VREG(43), \
1036 VREG(44), VREG(45), VREG(46), VREG(47), \
1037 VREG(48), VREG(49), VREG(50), VREG(51), \
1038 VREG(52), VREG(53), VREG(54), VREG(55), \
1039 VREG(56), VREG(57), VREG(58), VREG(59), \
1040 VREG(60), VREG(61), VREG(62), VREG(63), \
1041 /* VFP argument registers. */ \
1042 VREG(15), VREG(14), VREG(13), VREG(12), \
1043 VREG(11), VREG(10), VREG(9), VREG(8), \
1044 VREG(7), VREG(6), VREG(5), VREG(4), \
1045 VREG(3), VREG(2), VREG(1), VREG(0), \
1046 /* VFP call-saved registers. */ \
1047 VREG(16), VREG(17), VREG(18), VREG(19), \
1048 VREG(20), VREG(21), VREG(22), VREG(23), \
1049 VREG(24), VREG(25), VREG(26), VREG(27), \
1050 VREG(28), VREG(29), VREG(30), VREG(31), \
1051 /* IWMMX registers. */ \
1052 WREG(0), WREG(1), WREG(2), WREG(3), \
1053 WREG(4), WREG(5), WREG(6), WREG(7), \
1054 WREG(8), WREG(9), WREG(10), WREG(11), \
1055 WREG(12), WREG(13), WREG(14), WREG(15), \
1056 WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1057 /* Registers not for general use. */ \
1058 CC_REGNUM, VFPCC_REGNUM, \
1059 FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
1060 SP_REGNUM, PC_REGNUM \
35d965d5 1061}
9338ffe6 1062
795dc4fc 1063/* Use different register alloc ordering for Thumb. */
5a733826
BS
1064#define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1065
1066/* Tell IRA to use the order we define rather than messing it up with its
1067 own cost calculations. */
ed15c598 1068#define HONOR_REG_ALLOC_ORDER 1
795dc4fc 1069
9338ffe6
PB
1070/* Interrupt functions can only use registers that have already been
1071 saved by the prologue, even if they would normally be
1072 call-clobbered. */
1073#define HARD_REGNO_RENAME_OK(SRC, DST) \
1074 (! IS_INTERRUPT (cfun->machine->func_type) || \
6fb5fa3c 1075 df_regs_ever_live_p (DST))
35d965d5
RS
1076\f
1077/* Register and constant classes. */
1078
0be8bd1a 1079/* Register classes. */
35d965d5
RS
1080enum reg_class
1081{
1082 NO_REGS,
0be8bd1a
RE
1083 LO_REGS,
1084 STACK_REG,
1085 BASE_REGS,
1086 HI_REGS,
9adcfa3c 1087 CALLER_SAVE_REGS,
0be8bd1a
RE
1088 GENERAL_REGS,
1089 CORE_REGS,
f1adb0a9
JB
1090 VFP_D0_D7_REGS,
1091 VFP_LO_REGS,
1092 VFP_HI_REGS,
9b66ebb1 1093 VFP_REGS,
5a9335ef 1094 IWMMXT_REGS,
0be8bd1a 1095 IWMMXT_GR_REGS,
d5b7b3ae 1096 CC_REG,
9b66ebb1 1097 VFPCC_REG,
0be8bd1a
RE
1098 SFP_REG,
1099 AFP_REG,
35d965d5
RS
1100 ALL_REGS,
1101 LIM_REG_CLASSES
1102};
1103
1104#define N_REG_CLASSES (int) LIM_REG_CLASSES
1105
d6b4baa4 1106/* Give names of register classes as strings for dump file. */
35d965d5
RS
1107#define REG_CLASS_NAMES \
1108{ \
1109 "NO_REGS", \
0be8bd1a
RE
1110 "LO_REGS", \
1111 "STACK_REG", \
1112 "BASE_REGS", \
1113 "HI_REGS", \
9adcfa3c 1114 "CALLER_SAVE_REGS", \
0be8bd1a
RE
1115 "GENERAL_REGS", \
1116 "CORE_REGS", \
f1adb0a9
JB
1117 "VFP_D0_D7_REGS", \
1118 "VFP_LO_REGS", \
1119 "VFP_HI_REGS", \
9b66ebb1 1120 "VFP_REGS", \
5a9335ef 1121 "IWMMXT_REGS", \
0be8bd1a 1122 "IWMMXT_GR_REGS", \
d5b7b3ae 1123 "CC_REG", \
5384443a 1124 "VFPCC_REG", \
9f4f1735
JJ
1125 "SFP_REG", \
1126 "AFP_REG", \
1127 "ALL_REGS" \
35d965d5
RS
1128}
1129
1130/* Define which registers fit in which classes.
1131 This is an initializer for a vector of HARD_REG_SET
1132 of length N_REG_CLASSES. */
f1adb0a9
JB
1133#define REG_CLASS_CONTENTS \
1134{ \
1135 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
f1adb0a9
JB
1136 { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1137 { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1138 { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
0be8bd1a 1139 { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
9adcfa3c 1140 { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
0be8bd1a
RE
1141 { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1142 { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1143 { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1144 { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1145 { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1146 { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1147 { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1148 { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1149 { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1150 { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1151 { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1152 { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
d8484d41 1153 { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F } /* ALL_REGS */ \
35d965d5 1154}
4b02997f 1155
f1adb0a9
JB
1156/* Any of the VFP register classes. */
1157#define IS_VFP_CLASS(X) \
1158 ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1159 || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1160
35d965d5
RS
1161/* The same information, inverted:
1162 Return the class number of the smallest class containing
1163 reg number REGNO. This could be a conditional expression
1164 or could index an array. */
d5b7b3ae 1165#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5 1166
0be8bd1a
RE
1167/* In VFPv1, VFP registers could only be accessed in the mode they
1168 were set, so subregs would be invalid there. However, we don't
1169 support VFPv1 at the moment, and the restriction was lifted in
e81bf2ce
JB
1170 VFPv2.
1171 In big-endian mode, modes greater than word size (i.e. DFmode) are stored in
1172 VFP registers in little-endian order. We can't describe that accurately to
db57bbc9
KT
1173 GCC, so avoid taking subregs of such values.
1174 The only exception is going from a 128-bit to a 64-bit type. In that case
1175 the data layout happens to be consistent for big-endian, so we explicitly allow
1176 that case. */
1177#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
00ea1506 1178 (TARGET_BIG_END \
db57bbc9
KT
1179 && !(GET_MODE_SIZE (FROM) == 16 && GET_MODE_SIZE (TO) == 8) \
1180 && (GET_MODE_SIZE (FROM) > UNITS_PER_WORD \
1181 || GET_MODE_SIZE (TO) > UNITS_PER_WORD) \
e81bf2ce 1182 && reg_classes_intersect_p (VFP_REGS, (CLASS)))
75d2580c 1183
35d965d5 1184/* The class value for index registers, and the one for base regs. */
5b3e6663 1185#define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
f5c630c3 1186#define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
d5b7b3ae 1187
b93a0fe6 1188/* For the Thumb the high registers cannot be used as base registers
6bc82793 1189 when addressing quantities in QI or HI mode; if we don't know the
888d2cd6 1190 mode, then we must be conservative. */
c896d4b4
MW
1191#define MODE_BASE_REG_CLASS(MODE) \
1192 (TARGET_32BIT ? CORE_REGS \
1193 : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS \
1194 : LO_REGS)
888d2cd6
DJ
1195
1196/* For Thumb we can not support SP+reg addressing, so we return LO_REGS
1197 instead of BASE_REGS. */
1198#define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
3dcc68a4 1199
42db504c 1200/* When this hook returns true for MODE, the compiler allows
d5b7b3ae
RE
1201 registers explicitly used in the rtl to be used as spill registers
1202 but prevents the compiler from extending the lifetime of these
d6b4baa4 1203 registers. */
42db504c
SB
1204#define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1205 arm_small_register_classes_for_mode_p
35d965d5 1206
d5b7b3ae
RE
1207/* Must leave BASE_REGS reloads alone */
1208#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
78a14aa8
YR
1209 (lra_in_progress ? NO_REGS \
1210 : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1211 ? ((true_regnum (X) == -1 ? LO_REGS \
1212 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1213 : NO_REGS)) \
1214 : NO_REGS))
d5b7b3ae
RE
1215
1216#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1fc017b6
VM
1217 (lra_in_progress ? NO_REGS \
1218 : (CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1219 ? ((true_regnum (X) == -1 ? LO_REGS \
1220 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1221 : NO_REGS)) \
1222 : NO_REGS)
35d965d5 1223
ff9940b0
RE
1224/* Return the register class of a scratch register needed to copy IN into
1225 or out of a register in CLASS in MODE. If it can be done directly,
1226 NO_REGS is returned. */
d5b7b3ae 1227#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1228 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1229 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1230 ? coproc_secondary_reload_class (MODE, X, FALSE) \
1231 : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1232 ? coproc_secondary_reload_class (MODE, X, TRUE) \
5b3e6663 1233 : TARGET_32BIT \
9b66ebb1 1234 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1235 ? GENERAL_REGS : NO_REGS) \
1236 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
f676971a 1237
d6b4baa4 1238/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1239#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1240 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1241 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1242 ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1243 (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1244 coproc_secondary_reload_class (MODE, X, TRUE) : \
0be8bd1a
RE
1245 (TARGET_32BIT ? \
1246 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1247 && CONSTANT_P (X)) \
9b6b54e2 1248 ? GENERAL_REGS : \
0be8bd1a 1249 (((MODE) == HImode && ! arm_arch4 \
d435a4be
KT
1250 && (MEM_P (X) \
1251 || ((REG_P (X) || GET_CODE (X) == SUBREG) \
0be8bd1a
RE
1252 && true_regnum (X) == -1))) \
1253 ? GENERAL_REGS : NO_REGS) \
1254 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1255
35d965d5
RS
1256/* Return the maximum number of consecutive registers
1257 needed to represent mode MODE in a register of class CLASS.
0be8bd1a
RE
1258 ARM regs are UNITS_PER_WORD bits.
1259 FIXME: Is this true for iWMMX? */
35d965d5 1260#define CLASS_MAX_NREGS(CLASS, MODE) \
0be8bd1a 1261 (ARM_NUM_REGS (MODE))
9b6b54e2
NC
1262
1263/* If defined, gives a class of registers that cannot be used as the
1264 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5
RS
1265\f
1266/* Stack layout; function entry, exit and calling. */
1267
1268/* Define this if pushing a word on the stack
1269 makes the stack pointer a smaller address. */
1270#define STACK_GROWS_DOWNWARD 1
1271
a4d05547 1272/* Define this to nonzero if the nominal address of the stack frame
35d965d5
RS
1273 is at the high-address end of the local variables;
1274 that is, each additional local variable allocated
1275 goes at a more negative offset in the frame. */
1276#define FRAME_GROWS_DOWNWARD 1
1277
a2503645
RS
1278/* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1279 When present, it is one word in size, and sits at the top of the frame,
1280 between the soft frame pointer and either r7 or r11.
1281
1282 We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1283 and only then if some outgoing arguments are passed on the stack. It would
1284 be tempting to also check whether the stack arguments are passed by indirect
1285 calls, but there seems to be no reason in principle why a post-reload pass
1286 couldn't convert a direct call into an indirect one. */
1287#define CALLER_INTERWORKING_SLOT_SIZE \
1288 (TARGET_CALLER_INTERWORKING \
38173d38 1289 && crtl->outgoing_args_size != 0 \
a2503645
RS
1290 ? UNITS_PER_WORD : 0)
1291
35d965d5
RS
1292/* Offset within stack frame to start allocating local variables at.
1293 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1294 first local allocated. Otherwise, it is the offset to the BEGINNING
1295 of the first local allocated. */
1296#define STARTING_FRAME_OFFSET 0
1297
1298/* If we generate an insn to push BYTES bytes,
1299 this says how many the stack pointer really advances by. */
d5b7b3ae 1300/* The push insns do not do this rounding implicitly.
d6b4baa4 1301 So don't define this. */
0c2ca901 1302/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1303
1304/* Define this if the maximum size of all the outgoing args is to be
1305 accumulated and pushed during the prologue. The amount can be
38173d38 1306 found in the variable crtl->outgoing_args_size. */
6cfc7210 1307#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1308
1309/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1310#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5 1311
9f7bf991
RE
1312/* Amount of memory needed for an untyped call to save all possible return
1313 registers. */
1314#define APPLY_RESULT_SIZE arm_apply_result_size()
1315
11c1a207
RE
1316/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1317 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1318 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1319#define DEFAULT_PCC_STRUCT_RETURN 0
1320
6d3d9133 1321/* These bits describe the different types of function supported
112cdef5 1322 by the ARM backend. They are exclusive. i.e. a function cannot be both a
6d3d9133
NC
1323 normal function and an interworked function, for example. Knowing the
1324 type of a function is important for determining its prologue and
1325 epilogue sequences.
1326 Note value 7 is currently unassigned. Also note that the interrupt
1327 function types all have bit 2 set, so that they can be tested for easily.
1328 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1329 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1330 default to unknown. This will force the first use of arm_current_func_type
1331 to call arm_compute_func_type. */
1332#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1333#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1334#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
6d3d9133
NC
1335#define ARM_FT_ISR 4 /* An interrupt service routine. */
1336#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1337#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1338
1339#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1340
1341/* In addition functions can have several type modifiers,
1342 outlined by these bit masks: */
1343#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1344#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1345#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1346#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
5b3e6663 1347#define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
97b0656d 1348#define ARM_FT_CMSE_ENTRY (1 << 7) /* ARMv8-M non-secure entry function. */
6d3d9133
NC
1349
1350/* Some macros to test these flags. */
1351#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1352#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1353#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1354#define IS_NAKED(t) (t & ARM_FT_NAKED)
1355#define IS_NESTED(t) (t & ARM_FT_NESTED)
5b3e6663 1356#define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
97b0656d 1357#define IS_CMSE_ENTRY(t) (t & ARM_FT_CMSE_ENTRY)
6d3d9133 1358
5848830f
PB
1359
1360/* Structure used to hold the function stack frame layout. Offsets are
1361 relative to the stack pointer on function entry. Positive offsets are
1362 in the direction of stack growth.
1363 Only soft_frame is used in thumb mode. */
1364
d1b38208 1365typedef struct GTY(()) arm_stack_offsets
5848830f
PB
1366{
1367 int saved_args; /* ARG_POINTER_REGNUM. */
1368 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1369 int saved_regs;
1370 int soft_frame; /* FRAME_POINTER_REGNUM. */
2591db65 1371 int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
5848830f 1372 int outgoing_args; /* STACK_POINTER_REGNUM. */
954954d1 1373 unsigned int saved_regs_mask;
5848830f
PB
1374}
1375arm_stack_offsets;
1376
2c0122c9 1377#if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
6d3d9133
NC
1378/* A C structure for machine-specific, per-function data.
1379 This is added to the cfun structure. */
d1b38208 1380typedef struct GTY(()) machine_function
d5b7b3ae 1381{
6bc82793 1382 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1383 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1384 /* Records if LR has to be saved for far jumps. */
1385 int far_jump_used;
1386 /* Records if ARG_POINTER was ever live. */
1387 int arg_pointer_live;
6f7ebcbb
NC
1388 /* Records if the save of LR has been eliminated. */
1389 int lr_save_eliminated;
0977774b 1390 /* The size of the stack frame. Only valid after reload. */
5848830f 1391 arm_stack_offsets stack_offsets;
6d3d9133
NC
1392 /* Records the type of the current function. */
1393 unsigned long func_type;
3cb66fd7
NC
1394 /* Record if the function has a variable argument list. */
1395 int uses_anonymous_args;
5a9335ef
NC
1396 /* Records if sibcalls are blocked because an argument
1397 register is needed to preserve stack alignment. */
1398 int sibcall_blocked;
020a4035
RE
1399 /* The PIC register for this function. This might be a pseudo. */
1400 rtx pic_reg;
b12a00f1 1401 /* Labels for per-function Thumb call-via stubs. One per potential calling
57ecec57
PB
1402 register. We can never call via LR or PC. We can call via SP if a
1403 trampoline happens to be on the top of the stack. */
1404 rtx call_via[14];
934c2060
RR
1405 /* Set to 1 when a return insn is output, this means that the epilogue
1406 is not needed. */
1407 int return_used_this_function;
906668bb
BS
1408 /* When outputting Thumb-1 code, record the last insn that provides
1409 information about condition codes, and the comparison operands. */
1410 rtx thumb1_cc_insn;
1411 rtx thumb1_cc_op0;
1412 rtx thumb1_cc_op1;
1413 /* Also record the CC mode that is supported. */
ef4bddc2 1414 machine_mode thumb1_cc_mode;
b0419491
TG
1415 /* Set to 1 after arm_reorg has started. */
1416 int after_arm_reorg;
6d3d9133
NC
1417}
1418machine_function;
906668bb 1419#endif
d5b7b3ae 1420
b12a00f1 1421/* As in the machine_function, a global set of call-via labels, for code
d6b5193b 1422 that is in text_section. */
57ecec57 1423extern GTY(()) rtx thumb_call_via_label[14];
b12a00f1 1424
390b17c2
RE
1425/* The number of potential ways of assigning to a co-processor. */
1426#define ARM_NUM_COPROC_SLOTS 1
1427
1428/* Enumeration of procedure calling standard variants. We don't really
1429 support all of these yet. */
1430enum arm_pcs
1431{
1432 ARM_PCS_AAPCS, /* Base standard AAPCS. */
1433 ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1434 ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1435 /* This must be the last AAPCS variant. */
1436 ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1437 ARM_PCS_ATPCS, /* ATPCS. */
1438 ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1439 ARM_PCS_UNKNOWN
1440};
1441
12ffc7d5
CLT
1442/* Default procedure calling standard of current compilation unit. */
1443extern enum arm_pcs arm_pcs_default;
1444
2c0122c9 1445#if !defined (USED_FOR_TARGET)
82e9d970 1446/* A C type for declaring a variable that is used as the first argument of
390b17c2 1447 `FUNCTION_ARG' and other related values. */
82e9d970
PB
1448typedef struct
1449{
d5b7b3ae 1450 /* This is the number of registers of arguments scanned so far. */
82e9d970 1451 int nregs;
5a9335ef
NC
1452 /* This is the number of iWMMXt register arguments scanned so far. */
1453 int iwmmxt_nregs;
1454 int named_count;
1455 int nargs;
390b17c2
RE
1456 /* Which procedure call variant to use for this call. */
1457 enum arm_pcs pcs_variant;
1458
1459 /* AAPCS related state tracking. */
1460 int aapcs_arg_processed; /* No need to lay out this argument again. */
1461 int aapcs_cprc_slot; /* Index of co-processor rules to handle
1462 this argument, or -1 if using core
1463 registers. */
1464 int aapcs_ncrn;
1465 int aapcs_next_ncrn;
1466 rtx aapcs_reg; /* Register assigned to this argument. */
1467 int aapcs_partial; /* How many bytes are passed in regs (if
1468 split between core regs and stack.
1469 Zero otherwise. */
1470 int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1471 int can_split; /* Argument can be split between core regs
1472 and the stack. */
1473 /* Private data for tracking VFP register allocation */
1474 unsigned aapcs_vfp_regs_free;
1475 unsigned aapcs_vfp_reg_alloc;
1476 int aapcs_vfp_rcount;
46107b99 1477 MACHMODE aapcs_vfp_rmode;
d5b7b3ae 1478} CUMULATIVE_ARGS;
2c0122c9 1479#endif
82e9d970 1480
866af8a9
JB
1481#define FUNCTION_ARG_PADDING(MODE, TYPE) \
1482 (arm_pad_arg_upward (MODE, TYPE) ? upward : downward)
1483
1484#define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
1485 (arm_pad_reg_upward (MODE, TYPE, FIRST) ? upward : downward)
1486
1487/* For AAPCS, padding should never be below the argument. For other ABIs,
1488 * mimic the default. */
1489#define PAD_VARARGS_DOWN \
1490 ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1491
35d965d5
RS
1492/* Initialize a variable CUM of type CUMULATIVE_ARGS
1493 for a call to a function whose data type is FNTYPE.
1494 For a library call, FNTYPE is 0.
1495 On the ARM, the offset starts at 0. */
0f6937fe 1496#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1497 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5 1498
35d965d5
RS
1499/* 1 if N is a possible register number for function argument passing.
1500 On the ARM, r0-r3 are used to pass args. */
390b17c2
RE
1501#define FUNCTION_ARG_REGNO_P(REGNO) \
1502 (IN_RANGE ((REGNO), 0, 3) \
00ea1506 1503 || (TARGET_AAPCS_BASED && TARGET_HARD_FLOAT \
390b17c2
RE
1504 && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1505 || (TARGET_IWMMXT_ABI \
5848830f 1506 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1507
f99fce0c 1508\f
afef3d7a 1509/* If your target environment doesn't prefix user functions with an
96a3900d 1510 underscore, you may wish to re-define this to prevent any conflicts. */
afef3d7a
NC
1511#ifndef ARM_MCOUNT_NAME
1512#define ARM_MCOUNT_NAME "*mcount"
1513#endif
1514
1515/* Call the function profiler with a given profile label. The Acorn
1516 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1517 On the ARM the full profile code will look like:
1518 .data
1519 LP1
1520 .word 0
1521 .text
1522 mov ip, lr
1523 bl mcount
1524 .word LP1
1525
1526 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1527 will output the .text section.
1528
1529 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1530 ``prof'' doesn't seem to mind about this!
1531
1532 Note - this version of the code is designed to work in both ARM and
1533 Thumb modes. */
be393ecf 1534#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1535#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1536{ \
1537 char temp[20]; \
1538 rtx sym; \
1539 \
dd18ae56 1540 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1541 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1542 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1543 fputc ('\n', STREAM); \
1544 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1545 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1546 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1547}
be393ecf 1548#endif
35d965d5 1549
59be6073 1550#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1551#define FUNCTION_PROFILER(STREAM, LABELNO) \
1552 if (TARGET_ARM) \
1553 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1554 else \
1555 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1556#else
1557#define FUNCTION_PROFILER(STREAM, LABELNO) \
1558 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1559#endif
d5b7b3ae 1560
35d965d5
RS
1561/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1562 the stack pointer does not matter. The value is tested only in
1563 functions that have frame pointers.
1564 No definition is equivalent to always zero.
1565
1566 On the ARM, the function epilogue recovers the stack pointer from the
1567 frame. */
1568#define EXIT_IGNORE_STACK 1
1569
2b261262 1570#define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
c7861455 1571
35d965d5
RS
1572/* Determine if the epilogue should be output as RTL.
1573 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1574#define USE_RETURN_INSN(ISCOND) \
7c19c715 1575 (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1576
1577/* Definitions for register eliminations.
1578
1579 This is an array of structures. Each structure initializes one pair
1580 of eliminable registers. The "from" register number is given first,
1581 followed by "to". Eliminations of the same "from" register are listed
1582 in order of preference.
1583
1584 We have two registers that can be eliminated on the ARM. First, the
1585 arg pointer register can often be eliminated in favor of the stack
1586 pointer register. Secondly, the pseudo frame pointer register can always
1587 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1588 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1589 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1590
d5b7b3ae
RE
1591#define ELIMINABLE_REGS \
1592{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1593 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1594 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1595 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1596 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1597 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1598 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1599
d5b7b3ae
RE
1600/* Define the offset between two registers, one to be eliminated, and the
1601 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1602#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1603 if (TARGET_ARM) \
5848830f 1604 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1605 else \
5848830f
PB
1606 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1607
d5b7b3ae
RE
1608/* Special case handling of the location of arguments passed on the stack. */
1609#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
f676971a 1610
d5b7b3ae
RE
1611/* Initialize data used by insn expanders. This is called from insn_emit,
1612 once for every function before code is generated. */
1613#define INIT_EXPANDERS arm_init_expanders ()
1614
35d965d5 1615/* Length in units of the trampoline for entering a nested function. */
5b3e6663 1616#define TRAMPOLINE_SIZE (TARGET_32BIT ? 16 : 20)
35d965d5 1617
006946e4
JM
1618/* Alignment required for a trampoline in bits. */
1619#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1620\f
1621/* Addressing modes, and classification of registers for them. */
3cd45774 1622#define HAVE_POST_INCREMENT 1
5b3e6663
PB
1623#define HAVE_PRE_INCREMENT TARGET_32BIT
1624#define HAVE_POST_DECREMENT TARGET_32BIT
1625#define HAVE_PRE_DECREMENT TARGET_32BIT
1626#define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1627#define HAVE_POST_MODIFY_DISP TARGET_32BIT
1628#define HAVE_PRE_MODIFY_REG TARGET_32BIT
1629#define HAVE_POST_MODIFY_REG TARGET_32BIT
35d965d5 1630
8875e939
RR
1631enum arm_auto_incmodes
1632 {
1633 ARM_POST_INC,
1634 ARM_PRE_INC,
1635 ARM_POST_DEC,
1636 ARM_PRE_DEC
1637 };
1638
1639#define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1640 (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1641#define USE_LOAD_POST_INCREMENT(mode) \
1642 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1643#define USE_LOAD_PRE_INCREMENT(mode) \
1644 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1645#define USE_LOAD_POST_DECREMENT(mode) \
1646 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1647#define USE_LOAD_PRE_DECREMENT(mode) \
1648 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1649
1650#define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1651#define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1652#define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1653#define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1654
35d965d5
RS
1655/* Macros to check register numbers against specific register classes. */
1656
1657/* These assume that REGNO is a hard or pseudo reg number.
1658 They give nonzero only if REGNO is a hard reg of the suitable class
1659 or a pseudo reg currently allocated to a suitable hard reg.
1660 Since they use reg_renumber, they are safe only once reg_renumber
aeb9f7cf
SB
1661 has been allocated, which happens in reginfo.c during register
1662 allocation. */
d5b7b3ae
RE
1663#define TEST_REGNO(R, TEST, VALUE) \
1664 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1665
5b3e6663 1666/* Don't allow the pc to be used. */
f1008e52
RE
1667#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1668 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1669 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1670 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1671
5b3e6663 1672#define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
f1008e52
RE
1673 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1674 || (GET_MODE_SIZE (MODE) >= 4 \
1675 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1676
1677#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
5b3e6663
PB
1678 (TARGET_THUMB1 \
1679 ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
f1008e52
RE
1680 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1681
888d2cd6
DJ
1682/* Nonzero if X can be the base register in a reg+reg addressing mode.
1683 For Thumb, we can not use SP + reg, so reject SP. */
1684#define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
f5c630c3 1685 REGNO_MODE_OK_FOR_BASE_P (X, QImode)
888d2cd6 1686
f1008e52
RE
1687/* For ARM code, we don't care about the mode, but for Thumb, the index
1688 must be suitable for use in a QImode load. */
d5b7b3ae 1689#define REGNO_OK_FOR_INDEX_P(REGNO) \
f5c630c3
PB
1690 (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1691 && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
35d965d5
RS
1692
1693/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 1694 Shifts in addresses can't be by a register. */
ff9940b0 1695#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1696
1697/* Recognize any constant value that is a valid address. */
1698/* XXX We can address any constant, eventually... */
5b3e6663 1699/* ??? Should the TARGET_ARM here also apply to thumb2? */
008cf58a
RE
1700#define CONSTANT_ADDRESS_P(X) \
1701 (GET_CODE (X) == SYMBOL_REF \
1702 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 1703 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 1704
8426b956
RS
1705/* True if SYMBOL + OFFSET constants must refer to something within
1706 SYMBOL's section. */
1707#define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1708
571191af
PB
1709/* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1710#ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1711#define TARGET_DEFAULT_WORD_RELOCATIONS 0
1712#endif
1713
c27ba912
DM
1714#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1715#define SUBTARGET_NAME_ENCODING_LENGTHS
1716#endif
1717
6bc82793 1718/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
1719 Each case label should return the number of characters to
1720 be stripped from the start of a function's name, if that
1721 name starts with the indicated character. */
1722#define ARM_NAME_ENCODING_LENGTHS \
00fdafef 1723 case '*': return 1; \
f676971a 1724 SUBTARGET_NAME_ENCODING_LENGTHS
c27ba912 1725
c27ba912
DM
1726/* This is how to output a reference to a user-level label named NAME.
1727 `assemble_name' uses this. */
e5951263 1728#undef ASM_OUTPUT_LABELREF
c27ba912 1729#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 1730 arm_asm_output_labelref (FILE, NAME)
c27ba912 1731
7a085dce 1732/* Output IT instructions for conditionally executed Thumb-2 instructions. */
5b3e6663
PB
1733#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1734 if (TARGET_THUMB2) \
1735 thumb2_asm_output_opcode (STREAM);
1736
7abc66b1
JB
1737/* The EABI specifies that constructors should go in .init_array.
1738 Other targets use .ctors for compatibility. */
88c6057f 1739#ifndef ARM_EABI_CTORS_SECTION_OP
7abc66b1
JB
1740#define ARM_EABI_CTORS_SECTION_OP \
1741 "\t.section\t.init_array,\"aw\",%init_array"
88c6057f
MM
1742#endif
1743#ifndef ARM_EABI_DTORS_SECTION_OP
7abc66b1
JB
1744#define ARM_EABI_DTORS_SECTION_OP \
1745 "\t.section\t.fini_array,\"aw\",%fini_array"
88c6057f 1746#endif
7abc66b1
JB
1747#define ARM_CTORS_SECTION_OP \
1748 "\t.section\t.ctors,\"aw\",%progbits"
1749#define ARM_DTORS_SECTION_OP \
1750 "\t.section\t.dtors,\"aw\",%progbits"
1751
1752/* Define CTORS_SECTION_ASM_OP. */
1753#undef CTORS_SECTION_ASM_OP
1754#undef DTORS_SECTION_ASM_OP
1755#ifndef IN_LIBGCC2
1756# define CTORS_SECTION_ASM_OP \
1757 (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1758# define DTORS_SECTION_ASM_OP \
1759 (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1760#else /* !defined (IN_LIBGCC2) */
1761/* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1762 so we cannot use the definition above. */
1763# ifdef __ARM_EABI__
1764/* The .ctors section is not part of the EABI, so we do not define
1765 CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1766 from trying to use it. We do define it when doing normal
1767 compilation, as .init_array can be used instead of .ctors. */
1768/* There is no need to emit begin or end markers when using
1769 init_array; the dynamic linker will compute the size of the
1770 array itself based on special symbols created by the static
1771 linker. However, we do need to arrange to set up
1772 exception-handling here. */
1773# define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1774# define CTOR_LIST_END /* empty */
1775# define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1776# define DTOR_LIST_END /* empty */
1777# else /* !defined (__ARM_EABI__) */
1778# define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1779# define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1780# endif /* !defined (__ARM_EABI__) */
1781#endif /* !defined (IN_LIBCC2) */
1782
1e731102
MM
1783/* True if the operating system can merge entities with vague linkage
1784 (e.g., symbols in COMDAT group) during dynamic linking. */
1785#ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
1786#define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
1787#endif
1788
617a1b71
PB
1789#define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
1790
35d965d5
RS
1791/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1792 and check its validity for a certain class.
1793 We have two alternate definitions for each of them.
1794 The usual definition accepts all pseudo regs; the other rejects
1795 them unless they have been allocated suitable hard regs.
5b3e6663 1796 The symbol REG_OK_STRICT causes the latter definition to be used.
7a085dce 1797 Thumb-2 has the same restrictions as arm. */
35d965d5 1798#ifndef REG_OK_STRICT
ff9940b0 1799
f1008e52
RE
1800#define ARM_REG_OK_FOR_BASE_P(X) \
1801 (REGNO (X) <= LAST_ARM_REGNUM \
1802 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1803 || REGNO (X) == FRAME_POINTER_REGNUM \
1804 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 1805
f5c630c3
PB
1806#define ARM_REG_OK_FOR_INDEX_P(X) \
1807 ((REGNO (X) <= LAST_ARM_REGNUM \
1808 && REGNO (X) != STACK_POINTER_REGNUM) \
1809 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1810 || REGNO (X) == FRAME_POINTER_REGNUM \
1811 || REGNO (X) == ARG_POINTER_REGNUM)
1812
5b3e6663 1813#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
f1008e52
RE
1814 (REGNO (X) <= LAST_LO_REGNUM \
1815 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1816 || (GET_MODE_SIZE (MODE) >= 4 \
1817 && (REGNO (X) == STACK_POINTER_REGNUM \
1818 || (X) == hard_frame_pointer_rtx \
1819 || (X) == arg_pointer_rtx)))
ff9940b0 1820
76a318e9
RE
1821#define REG_STRICT_P 0
1822
d5b7b3ae 1823#else /* REG_OK_STRICT */
ff9940b0 1824
f1008e52
RE
1825#define ARM_REG_OK_FOR_BASE_P(X) \
1826 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 1827
f5c630c3
PB
1828#define ARM_REG_OK_FOR_INDEX_P(X) \
1829 ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
1830
5b3e6663
PB
1831#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1832 THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 1833
76a318e9
RE
1834#define REG_STRICT_P 1
1835
d5b7b3ae 1836#endif /* REG_OK_STRICT */
f1008e52
RE
1837
1838/* Now define some helpers in terms of the above. */
1839
1840#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
5b3e6663
PB
1841 (TARGET_THUMB1 \
1842 ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
f1008e52
RE
1843 : ARM_REG_OK_FOR_BASE_P (X))
1844
5b3e6663 1845/* For 16-bit Thumb, a valid index register is anything that can be used in
f1008e52 1846 a byte load instruction. */
5b3e6663
PB
1847#define THUMB1_REG_OK_FOR_INDEX_P(X) \
1848 THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
f1008e52
RE
1849
1850/* Nonzero if X is a hard reg that can be used as an index
1851 or if it is a pseudo reg. On the Thumb, the stack pointer
1852 is not suitable. */
1853#define REG_OK_FOR_INDEX_P(X) \
5b3e6663
PB
1854 (TARGET_THUMB1 \
1855 ? THUMB1_REG_OK_FOR_INDEX_P (X) \
f1008e52
RE
1856 : ARM_REG_OK_FOR_INDEX_P (X))
1857
888d2cd6
DJ
1858/* Nonzero if X can be the base register in a reg+reg addressing mode.
1859 For Thumb, we can not use SP + reg, so reject SP. */
1860#define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1861 REG_OK_FOR_INDEX_P (X)
35d965d5 1862\f
f1008e52 1863#define ARM_BASE_REGISTER_RTX_P(X) \
d435a4be 1864 (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 1865
f1008e52 1866#define ARM_INDEX_REGISTER_RTX_P(X) \
d435a4be 1867 (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 1868\f
35d965d5
RS
1869/* Specify the machine mode that this machine uses
1870 for the index in the tablejump instruction. */
d5b7b3ae 1871#define CASE_VECTOR_MODE Pmode
35d965d5 1872
907dd0c7 1873#define CASE_VECTOR_PC_RELATIVE (TARGET_THUMB2 \
83c3a2d8 1874 || (TARGET_THUMB1 \
907dd0c7
RE
1875 && (optimize_size || flag_pic)))
1876
1877#define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
83c3a2d8 1878 (TARGET_THUMB1 \
907dd0c7
RE
1879 ? (min >= 0 && max < 512 \
1880 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
1881 : min >= -256 && max < 256 \
1882 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
1883 : min >= 0 && max < 8192 \
1884 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
1885 : min >= -4096 && max < 4096 \
1886 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
1887 : SImode) \
10c241af 1888 : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
907dd0c7
RE
1889 : (max >= 0x200) ? HImode \
1890 : QImode))
5b3e6663 1891
ff9940b0
RE
1892/* signed 'char' is most compatible, but RISC OS wants it unsigned.
1893 unsigned is probably best, but may break some code. */
1894#ifndef DEFAULT_SIGNED_CHAR
3967692c 1895#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
1896#endif
1897
35d965d5 1898/* Max number of bytes we can move from memory to memory
d17ce9af
TG
1899 in one reasonably fast instruction. */
1900#define MOVE_MAX 4
35d965d5 1901
d19fb8e3 1902#undef MOVE_RATIO
e04ad03d 1903#define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
d19fb8e3 1904
ff9940b0
RE
1905/* Define if operations between registers always perform the operation
1906 on the full register even if a narrower mode is specified. */
9e11bfef 1907#define WORD_REGISTER_OPERATIONS 1
ff9940b0
RE
1908
1909/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1910 will either zero-extend or sign-extend. The value of this macro should
1911 be the code that says which one of the two operations is implicitly
f822d252 1912 done, UNKNOWN if none. */
9c872872 1913#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
1914 (TARGET_THUMB ? ZERO_EXTEND : \
1915 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
f822d252 1916 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
ff9940b0 1917
35d965d5
RS
1918/* Nonzero if access to memory by bytes is slow and undesirable. */
1919#define SLOW_BYTE_ACCESS 0
1920
d5b7b3ae 1921#define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
f676971a 1922
35d965d5
RS
1923/* Immediate shift counts are truncated by the output routines (or was it
1924 the assembler?). Shift counts in a register are truncated by ARM. Note
1925 that the native compiler puts too large (> 32) immediate shift counts
1926 into a register and shifts by the register, letting the ARM decide what
1927 to do instead of doing that itself. */
ff9940b0
RE
1928/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
1929 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
1930 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 1931 rotates is modulo 32 used. */
ff9940b0 1932/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 1933
35d965d5 1934/* All integers have the same format so truncation is easy. */
d5b7b3ae 1935#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
35d965d5
RS
1936
1937/* Calling from registers is a massive pain. */
1938#define NO_FUNCTION_CSE 1
1939
35d965d5
RS
1940/* The machine modes of pointers and functions */
1941#define Pmode SImode
1942#define FUNCTION_MODE Pmode
1943
d5b7b3ae
RE
1944#define ARM_FRAME_RTX(X) \
1945 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
1946 || (X) == arg_pointer_rtx)
1947
ff9940b0 1948/* Try to generate sequences that don't involve branches, we can then use
a51fb17f 1949 conditional instructions. */
3a4fd356 1950#define BRANCH_COST(speed_p, predictable_p) \
153668ec
JB
1951 (current_tune->branch_cost (speed_p, predictable_p))
1952
a51fb17f 1953/* False if short circuit operation is preferred. */
52c266ba
RE
1954#define LOGICAL_OP_NON_SHORT_CIRCUIT \
1955 ((optimize_size) \
1956 ? (TARGET_THUMB ? false : true) \
4cbd1e61
RR
1957 : TARGET_THUMB ? static_cast<bool> (current_tune->logical_op_non_short_circuit_thumb) \
1958 : static_cast<bool> (current_tune->logical_op_non_short_circuit_arm))
a51fb17f 1959
7a801826
RE
1960\f
1961/* Position Independent Code. */
1962/* We decide which register to use based on the compilation options and
1963 the assembler in use; this is more general than the APCS restriction of
1964 using sb (r9) all the time. */
020a4035 1965extern unsigned arm_pic_register;
7a801826
RE
1966
1967/* The register number of the register used to address a table of static
1968 data addresses in memory. */
1969#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
1970
f5a1b0d2 1971/* We can't directly access anything that contains a symbol,
d3585b76
DJ
1972 nor can we indirect via the constant pool. One exception is
1973 UNSPEC_TLS, which is always PIC. */
82e9d970 1974#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
1975 (!(symbol_mentioned_p (X) \
1976 || label_mentioned_p (X) \
1977 || (GET_CODE (X) == SYMBOL_REF \
1978 && CONSTANT_POOL_ADDRESS_P (X) \
1979 && (symbol_mentioned_p (get_pool_constant (X)) \
d3585b76
DJ
1980 || label_mentioned_p (get_pool_constant (X))))) \
1981 || tls_mentioned_p (X))
1575c31e 1982
13bd191d
PB
1983/* We need to know when we are making a constant pool; this determines
1984 whether data needs to be in the GOT or can be referenced via a GOT
1985 offset. */
1986extern int making_const_table;
82e9d970 1987\f
c27ba912 1988/* Handle pragmas for compatibility with Intel's compilers. */
b76c3c4b 1989/* Also abuse this to register additional C specific EABI attributes. */
c58b209a
NB
1990#define REGISTER_TARGET_PRAGMAS() do { \
1991 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
1992 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
1993 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
c84f825c
CB
1994 arm_lang_object_attributes_init(); \
1995 arm_register_target_pragmas(); \
8b97c5f8
ZW
1996} while (0)
1997
d6b4baa4 1998/* Condition code information. */
ff9940b0 1999/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 2000 return the mode to be used for the comparison. */
d5b7b3ae
RE
2001
2002#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 2003
880873be
RE
2004#define REVERSIBLE_CC_MODE(MODE) 1
2005
2006#define REVERSE_CONDITION(CODE,MODE) \
2007 (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2008 ? reverse_condition_maybe_unordered (code) \
2009 : reverse_condition (code))
008cf58a 2010
9b227e35 2011#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 2012 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
9b227e35 2013#define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 2014 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
35d965d5 2015\f
906668bb
BS
2016#define CC_STATUS_INIT \
2017 do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
2018
decfc6e1
TG
2019#undef ASM_APP_ON
2020#define ASM_APP_ON (inline_asm_unified ? "\t.syntax unified\n" : \
2021 "\t.syntax divided\n")
2022
d5b7b3ae 2023#undef ASM_APP_OFF
41d14659
RR
2024#define ASM_APP_OFF (TARGET_ARM ? "\t.arm\n\t.syntax unified\n" : \
2025 "\t.thumb\n\t.syntax unified\n")
35d965d5 2026
2ee67fbb
JB
2027/* Output a push or a pop instruction (only used when profiling).
2028 We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2029 that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2030 that r7 isn't used by the function profiler, so we can use it as a
2031 scratch reg. WARNING: This isn't safe in the general case! It may be
2032 sensitive to future changes in final.c:profile_function. */
d5b7b3ae 2033#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2034 do \
2035 { \
bae4ce0f 2036 if (TARGET_THUMB1 \
2ee67fbb
JB
2037 && (REGNO) == STATIC_CHAIN_REGNUM) \
2038 { \
2039 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2040 asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2041 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2042 } \
8a81cc45
RE
2043 else \
2044 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2045 } while (0)
d5b7b3ae
RE
2046
2047
2ee67fbb 2048/* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
d5b7b3ae 2049#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2050 do \
2051 { \
bae4ce0f
RR
2052 if (TARGET_THUMB1 \
2053 && (REGNO) == STATIC_CHAIN_REGNUM) \
2ee67fbb
JB
2054 { \
2055 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2056 asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2057 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2058 } \
8a81cc45
RE
2059 else \
2060 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2061 } while (0)
d5b7b3ae 2062
b0fe107e
JM
2063#define ADDR_VEC_ALIGN(JUMPTABLE) \
2064 ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2065
2066/* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2067 default alignment from elfos.h. */
2068#undef ASM_OUTPUT_BEFORE_CASE_LABEL
2069#define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
5b3e6663 2070
e75c1617
CB
2071#define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
2072 (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
2073 ? 1 : 0)
35d965d5 2074
6cfc7210 2075#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
258619bb 2076 arm_declare_function_name ((STREAM), (NAME), (DECL));
35d965d5 2077
d5b7b3ae
RE
2078/* For aliases of functions we use .thumb_set instead. */
2079#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2080 do \
2081 { \
91ea4f8d
KG
2082 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2083 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2084 \
2085 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2086 { \
2087 fprintf (FILE, "\t.thumb_set "); \
2088 assemble_name (FILE, LABEL1); \
2089 fprintf (FILE, ","); \
2090 assemble_name (FILE, LABEL2); \
2091 fprintf (FILE, "\n"); \
2092 } \
2093 else \
2094 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2095 } \
2096 while (0)
2097
fdc2d3b0
NC
2098#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2099/* To support -falign-* switches we need to use .p2align so
2100 that alignment directives in code sections will be padded
2101 with no-op instructions, rather than zeroes. */
5a9335ef 2102#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2103 if ((LOG) != 0) \
2104 { \
2105 if ((MAX_SKIP) == 0) \
5a9335ef 2106 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2107 else \
2108 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2109 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2110 }
2111#endif
35d965d5 2112\f
5b3e6663
PB
2113/* Add two bytes to the length of conditionally executed Thumb-2
2114 instructions for the IT instruction. */
2115#define ADJUST_INSN_LENGTH(insn, length) \
2116 if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2117 length += 2;
2118
35d965d5 2119/* Only perform branch elimination (by making instructions conditional) if
5b3e6663
PB
2120 we're optimizing. For Thumb-2 check if any IT instructions need
2121 outputting. */
d5b7b3ae
RE
2122#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2123 if (TARGET_ARM && optimize) \
2124 arm_final_prescan_insn (INSN); \
5b3e6663
PB
2125 else if (TARGET_THUMB2) \
2126 thumb2_final_prescan_insn (INSN); \
2127 else if (TARGET_THUMB1) \
2128 thumb1_final_prescan_insn (INSN)
35d965d5 2129
7b8b8ade
NC
2130#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2131 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2132 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2133 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2134 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2135 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2136 : 0))))
35d965d5 2137
6a5d7526
MS
2138/* A C expression whose value is RTL representing the value of the return
2139 address for the frame COUNT steps up from the current frame. */
2140
d5b7b3ae
RE
2141#define RETURN_ADDR_RTX(COUNT, FRAME) \
2142 arm_return_addr (COUNT, FRAME)
2143
f676971a 2144/* Mask of the bits in the PC that contain the real return address
d5b7b3ae
RE
2145 when running in 26-bit mode. */
2146#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2147
2c849145
JM
2148/* Pick up the return address upon entry to a procedure. Used for
2149 dwarf2 unwind information. This also enables the table driven
2150 mechanism. */
2c849145
JM
2151#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2152#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2153
39950dff
MS
2154/* Used to mask out junk bits from the return address, such as
2155 processor state, interrupt status, condition codes and the like. */
2156#define MASK_RETURN_ADDR \
2157 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2158 in 26 bit mode, the condition codes must be masked out of the \
2159 return address. This does not apply to ARM6 and later processors \
2160 when running in 32 bit mode. */ \
61f0ccff
RE
2161 ((arm_arch4 || TARGET_THUMB) \
2162 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2163 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2164
2165\f
978e411f
CD
2166/* Do not emit .note.GNU-stack by default. */
2167#ifndef NEED_INDICATE_EXEC_STACK
2168#define NEED_INDICATE_EXEC_STACK 0
2169#endif
2170
9e94a7fc
MGD
2171#define TARGET_ARM_ARCH \
2172 (arm_base_arch) \
2173
9e94a7fc 2174/* The highest Thumb instruction set version supported by the chip. */
52545641
TP
2175#define TARGET_ARM_ARCH_ISA_THUMB \
2176 (arm_arch_thumb2 ? 2 : (arm_arch_thumb1 ? 1 : 0))
9e94a7fc
MGD
2177
2178/* Expands to an upper-case char of the target's architectural
2179 profile. */
2180#define TARGET_ARM_ARCH_PROFILE \
2181 (!arm_arch_notm \
2182 ? 'M' \
2183 : (arm_arch7 \
2184 ? (strlen (arm_arch_name) >=3 \
2185 ? (arm_arch_name[strlen (arm_arch_name) - 3]) \
2186 : 0) \
2187 : 0))
2188
2189/* Bit-field indicating what size LDREX/STREX loads/stores are available.
2190 Bit 0 for bytes, up to bit 3 for double-words. */
2191#define TARGET_ARM_FEATURE_LDREX \
2192 ((TARGET_HAVE_LDREX ? 4 : 0) \
2193 | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2194 | (TARGET_HAVE_LDREXD ? 8 : 0))
2195
2196/* Set as a bit mask indicating the available widths of hardware floating
2197 point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2198 32-bit support, bit 3 indicates 64-bit support. */
2199#define TARGET_ARM_FP \
29e1d31b
MM
2200 (!TARGET_SOFT_FLOAT ? (TARGET_VFP_SINGLE ? 4 \
2201 : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0)) \
2202 : 0)
9e94a7fc
MGD
2203
2204
2205/* Set as a bit mask indicating the available widths of floating point
2206 types for hardware NEON floating point. This is the same as
2207 TARGET_ARM_FP without the 64-bit bit set. */
29e1d31b
MM
2208#define TARGET_NEON_FP \
2209 (TARGET_NEON ? (TARGET_ARM_FP & (0xff ^ 0x08)) \
2210 : 0)
9e94a7fc 2211
93b338c3
BS
2212/* The maximum number of parallel loads or stores we support in an ldm/stm
2213 instruction. */
2214#define MAX_LDM_STM_OPS 4
2215
b848e289 2216#define BIG_LITTLE_SPEC \
84e90123 2217 " %{mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})}"
b848e289
JG
2218
2219extern const char *arm_rewrite_mcpu (int argc, const char **argv);
2220#define BIG_LITTLE_CPU_SPEC_FUNCTIONS \
2221 { "rewrite_mcpu", arm_rewrite_mcpu },
2222
54e73f88
AS
2223#define ASM_CPU_SPEC \
2224 " %{mcpu=generic-*:-march=%*;" \
b848e289
JG
2225 " :%{march=*:-march=%*}}" \
2226 BIG_LITTLE_SPEC
54e73f88 2227
70e73d3c
TP
2228extern const char *arm_target_thumb_only (int argc, const char **argv);
2229#define TARGET_MODE_SPEC_FUNCTIONS \
2230 { "target_mode_check", arm_target_thumb_only },
2231
33aa08b3
AS
2232/* -mcpu=native handling only makes sense with compiler running on
2233 an ARM chip. */
2234#if defined(__arm__)
2235extern const char *host_detect_local_cpu (int argc, const char **argv);
2236# define EXTRA_SPEC_FUNCTIONS \
b848e289 2237 { "local_cpu_detect", host_detect_local_cpu }, \
70e73d3c
TP
2238 BIG_LITTLE_CPU_SPEC_FUNCTIONS \
2239 TARGET_MODE_SPEC_FUNCTIONS
33aa08b3
AS
2240
2241# define MCPU_MTUNE_NATIVE_SPECS \
2242 " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2243 " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
2244 " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2245#else
2246# define MCPU_MTUNE_NATIVE_SPECS ""
70e73d3c
TP
2247# define EXTRA_SPEC_FUNCTIONS \
2248 BIG_LITTLE_CPU_SPEC_FUNCTIONS \
2249 TARGET_MODE_SPEC_FUNCTIONS
33aa08b3
AS
2250#endif
2251
70e73d3c
TP
2252/* Automatically add -mthumb for Thumb-only targets if mode isn't specified
2253 via the configuration option --with-mode or via the command line. The
2254 function target_mode_check is called to do the check with either:
2255 - an array of -march values if any is given;
2256 - an array of -mcpu values if any is given;
2257 - an empty array. */
2258#define TARGET_MODE_SPECS \
2259 " %{!marm:%{!mthumb:%:target_mode_check(%{march=*:%*;mcpu=*:%*;:})}}"
2260
2261#define DRIVER_SELF_SPECS MCPU_MTUNE_NATIVE_SPECS TARGET_MODE_SPECS
27e83a44 2262#define TARGET_SUPPORTS_WIDE_INT 1
d5524d52
CB
2263
2264/* For switching between functions with different target attributes. */
2265#define SWITCHABLE_TARGET 1
2266
0ee70cc0
AV
2267/* Define SECTION_ARM_PURECODE as the ARM specific section attribute
2268 representation for SHF_ARM_PURECODE in GCC. */
2269#define SECTION_ARM_PURECODE SECTION_MACH_DEP
2270
88657302 2271#endif /* ! GCC_ARM_H */