]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/i386/i386.h
re PR tree-optimization/38819 (trapping expression wrongly hoisted out of loop)
[thirdparty/gcc.git] / gcc / config / i386 / i386.h
CommitLineData
188fc5b5 1/* Definitions of target machine for GCC for IA-32.
cf011243 2 Copyright (C) 1988, 1992, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
2f83c7d6
NC
3 2001, 2002, 2003, 2004, 2005, 2006, 2007
4 Free Software Foundation, Inc.
c98f8742 5
188fc5b5 6This file is part of GCC.
c98f8742 7
188fc5b5 8GCC is free software; you can redistribute it and/or modify
c98f8742 9it under the terms of the GNU General Public License as published by
2f83c7d6 10the Free Software Foundation; either version 3, or (at your option)
c98f8742
JVA
11any later version.
12
188fc5b5 13GCC is distributed in the hope that it will be useful,
c98f8742
JVA
14but WITHOUT ANY WARRANTY; without even the implied warranty of
15MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16GNU General Public License for more details.
17
18You should have received a copy of the GNU General Public License
2f83c7d6
NC
19along with GCC; see the file COPYING3. If not see
20<http://www.gnu.org/licenses/>. */
c98f8742 21
ccf8e764
RH
22/* The purpose of this file is to define the characteristics of the i386,
23 independent of assembler syntax or operating system.
24
25 Three other files build on this one to describe a specific assembler syntax:
26 bsd386.h, att386.h, and sun386.h.
27
28 The actual tm.h file for a particular system should include
29 this file, and then the file for the appropriate assembler syntax.
30
31 Many macros that specify assembler syntax are omitted entirely from
32 this file because they really belong in the files for particular
33 assemblers. These include RP, IP, LPREFIX, PUT_OP_SIZE, USE_STAR,
34 ADDR_BEG, ADDR_END, PRINT_IREG, PRINT_SCALE, PRINT_B_I_S, and many
35 that start with ASM_ or end in ASM_OP. */
36
0a1c5e55
UB
37/* Redefines for option macros. */
38
39#define TARGET_64BIT OPTION_ISA_64BIT
40#define TARGET_MMX OPTION_ISA_MMX
41#define TARGET_3DNOW OPTION_ISA_3DNOW
42#define TARGET_3DNOW_A OPTION_ISA_3DNOW_A
43#define TARGET_SSE OPTION_ISA_SSE
44#define TARGET_SSE2 OPTION_ISA_SSE2
45#define TARGET_SSE3 OPTION_ISA_SSE3
46#define TARGET_SSSE3 OPTION_ISA_SSSE3
47#define TARGET_SSE4_1 OPTION_ISA_SSE4_1
3b8dd071 48#define TARGET_SSE4_2 OPTION_ISA_SSE4_2
95879c72
L
49#define TARGET_AVX OPTION_ISA_AVX
50#define TARGET_FMA OPTION_ISA_FMA
0a1c5e55 51#define TARGET_SSE4A OPTION_ISA_SSE4A
04e1d06b
MM
52#define TARGET_SSE5 OPTION_ISA_SSE5
53#define TARGET_ROUND OPTION_ISA_ROUND
ab442df7
MM
54#define TARGET_ABM OPTION_ISA_ABM
55#define TARGET_POPCNT OPTION_ISA_POPCNT
56#define TARGET_SAHF OPTION_ISA_SAHF
57#define TARGET_AES OPTION_ISA_AES
58#define TARGET_PCLMUL OPTION_ISA_PCLMUL
59#define TARGET_CMPXCHG16B OPTION_ISA_CX16
60
04e1d06b
MM
61
62/* SSE5 and SSE4.1 define the same round instructions */
63#define OPTION_MASK_ISA_ROUND (OPTION_MASK_ISA_SSE4_1 | OPTION_MASK_ISA_SSE5)
64#define OPTION_ISA_ROUND ((ix86_isa_flags & OPTION_MASK_ISA_ROUND) != 0)
0a1c5e55 65
26b5109f
RS
66#include "config/vxworks-dummy.h"
67
8c996513
JH
68/* Algorithm to expand string function with. */
69enum stringop_alg
70{
71 no_stringop,
72 libcall,
73 rep_prefix_1_byte,
74 rep_prefix_4_byte,
75 rep_prefix_8_byte,
76 loop_1_byte,
77 loop,
78 unrolled_loop
79};
ccf8e764 80
8c996513 81#define NAX_STRINGOP_ALGS 4
ccf8e764 82
8c996513
JH
83/* Specify what algorithm to use for stringops on known size.
84 When size is unknown, the UNKNOWN_SIZE alg is used. When size is
85 known at compile time or estimated via feedback, the SIZE array
86 is walked in order until MAX is greater then the estimate (or -1
4f3f76e6 87 means infinity). Corresponding ALG is used then.
8c996513 88 For example initializer:
4f3f76e6 89 {{256, loop}, {-1, rep_prefix_4_byte}}
8c996513 90 will use loop for blocks smaller or equal to 256 bytes, rep prefix will
ccf8e764 91 be used otherwise. */
8c996513
JH
92struct stringop_algs
93{
94 const enum stringop_alg unknown_size;
95 const struct stringop_strategy {
96 const int max;
97 const enum stringop_alg alg;
98 } size [NAX_STRINGOP_ALGS];
99};
100
d4ba09c0
SC
101/* Define the specific costs for a given cpu */
102
103struct processor_costs {
8b60264b
KG
104 const int add; /* cost of an add instruction */
105 const int lea; /* cost of a lea instruction */
106 const int shift_var; /* variable shift costs */
107 const int shift_const; /* constant shift costs */
f676971a 108 const int mult_init[5]; /* cost of starting a multiply
4977bab6 109 in QImode, HImode, SImode, DImode, TImode*/
8b60264b 110 const int mult_bit; /* cost of multiply per each bit set */
f676971a 111 const int divide[5]; /* cost of a divide/mod
4977bab6 112 in QImode, HImode, SImode, DImode, TImode*/
44cf5b6a
JH
113 int movsx; /* The cost of movsx operation. */
114 int movzx; /* The cost of movzx operation. */
8b60264b
KG
115 const int large_insn; /* insns larger than this cost more */
116 const int move_ratio; /* The threshold of number of scalar
ac775968 117 memory-to-memory move insns. */
8b60264b
KG
118 const int movzbl_load; /* cost of loading using movzbl */
119 const int int_load[3]; /* cost of loading integer registers
96e7ae40
JH
120 in QImode, HImode and SImode relative
121 to reg-reg move (2). */
8b60264b 122 const int int_store[3]; /* cost of storing integer register
96e7ae40 123 in QImode, HImode and SImode */
8b60264b
KG
124 const int fp_move; /* cost of reg,reg fld/fst */
125 const int fp_load[3]; /* cost of loading FP register
96e7ae40 126 in SFmode, DFmode and XFmode */
8b60264b 127 const int fp_store[3]; /* cost of storing FP register
96e7ae40 128 in SFmode, DFmode and XFmode */
8b60264b
KG
129 const int mmx_move; /* cost of moving MMX register. */
130 const int mmx_load[2]; /* cost of loading MMX register
fa79946e 131 in SImode and DImode */
8b60264b 132 const int mmx_store[2]; /* cost of storing MMX register
fa79946e 133 in SImode and DImode */
8b60264b
KG
134 const int sse_move; /* cost of moving SSE register. */
135 const int sse_load[3]; /* cost of loading SSE register
fa79946e 136 in SImode, DImode and TImode*/
8b60264b 137 const int sse_store[3]; /* cost of storing SSE register
fa79946e 138 in SImode, DImode and TImode*/
8b60264b 139 const int mmxsse_to_integer; /* cost of moving mmxsse register to
fa79946e 140 integer and vice versa. */
46cb0441
ZD
141 const int l1_cache_size; /* size of l1 cache, in kilobytes. */
142 const int l2_cache_size; /* size of l2 cache, in kilobytes. */
f4365627
JH
143 const int prefetch_block; /* bytes moved to cache for prefetch. */
144 const int simultaneous_prefetches; /* number of parallel prefetch
145 operations. */
4977bab6 146 const int branch_cost; /* Default value for BRANCH_COST. */
229b303a
RS
147 const int fadd; /* cost of FADD and FSUB instructions. */
148 const int fmul; /* cost of FMUL instruction. */
149 const int fdiv; /* cost of FDIV instruction. */
150 const int fabs; /* cost of FABS instruction. */
151 const int fchs; /* cost of FCHS instruction. */
152 const int fsqrt; /* cost of FSQRT instruction. */
8c996513
JH
153 /* Specify what algorithm
154 to use for stringops on unknown size. */
155 struct stringop_algs memcpy[2], memset[2];
e70444a8
HJ
156 const int scalar_stmt_cost; /* Cost of any scalar operation, excluding
157 load and store. */
158 const int scalar_load_cost; /* Cost of scalar load. */
159 const int scalar_store_cost; /* Cost of scalar store. */
160 const int vec_stmt_cost; /* Cost of any vector operation, excluding
161 load, store, vector-to-scalar and
162 scalar-to-vector operation. */
163 const int vec_to_scalar_cost; /* Cost of vect-to-scalar operation. */
164 const int scalar_to_vec_cost; /* Cost of scalar-to-vector operation. */
4f3f76e6 165 const int vec_align_load_cost; /* Cost of aligned vector load. */
e70444a8
HJ
166 const int vec_unalign_load_cost; /* Cost of unaligned vector load. */
167 const int vec_store_cost; /* Cost of vector store. */
168 const int cond_taken_branch_cost; /* Cost of taken branch for vectorizer
169 cost model. */
170 const int cond_not_taken_branch_cost;/* Cost of not taken branch for
171 vectorizer cost model. */
d4ba09c0
SC
172};
173
8b60264b 174extern const struct processor_costs *ix86_cost;
b2077fd2
JH
175extern const struct processor_costs ix86_size_cost;
176
177#define ix86_cur_cost() \
178 (optimize_insn_for_size_p () ? &ix86_size_cost: ix86_cost)
d4ba09c0 179
c98f8742
JVA
180/* Macros used in the machine description to test the flags. */
181
ddd5a7c1 182/* configure can arrange to make this 2, to force a 486. */
e075ae69 183
35b528be 184#ifndef TARGET_CPU_DEFAULT
d326eaf0 185#define TARGET_CPU_DEFAULT TARGET_CPU_DEFAULT_generic
10e9fecc 186#endif
35b528be 187
004d3859
GK
188#ifndef TARGET_FPMATH_DEFAULT
189#define TARGET_FPMATH_DEFAULT \
190 (TARGET_64BIT && TARGET_SSE ? FPMATH_SSE : FPMATH_387)
191#endif
192
6ac49599 193#define TARGET_FLOAT_RETURNS_IN_80387 TARGET_FLOAT_RETURNS
b08de47e 194
5791cc29
JT
195/* 64bit Sledgehammer mode. For libgcc2 we make sure this is a
196 compile-time constant. */
197#ifdef IN_LIBGCC2
6ac49599 198#undef TARGET_64BIT
5791cc29
JT
199#ifdef __x86_64__
200#define TARGET_64BIT 1
201#else
202#define TARGET_64BIT 0
203#endif
204#else
6ac49599
RS
205#ifndef TARGET_BI_ARCH
206#undef TARGET_64BIT
67adf6a9 207#if TARGET_64BIT_DEFAULT
0c2dc519
JH
208#define TARGET_64BIT 1
209#else
210#define TARGET_64BIT 0
211#endif
212#endif
5791cc29 213#endif
25f94bb5 214
750054a2
CT
215#define HAS_LONG_COND_BRANCH 1
216#define HAS_LONG_UNCOND_BRANCH 1
217
9e555526
RH
218#define TARGET_386 (ix86_tune == PROCESSOR_I386)
219#define TARGET_486 (ix86_tune == PROCESSOR_I486)
220#define TARGET_PENTIUM (ix86_tune == PROCESSOR_PENTIUM)
221#define TARGET_PENTIUMPRO (ix86_tune == PROCESSOR_PENTIUMPRO)
cfe1b18f 222#define TARGET_GEODE (ix86_tune == PROCESSOR_GEODE)
9e555526
RH
223#define TARGET_K6 (ix86_tune == PROCESSOR_K6)
224#define TARGET_ATHLON (ix86_tune == PROCESSOR_ATHLON)
225#define TARGET_PENTIUM4 (ix86_tune == PROCESSOR_PENTIUM4)
226#define TARGET_K8 (ix86_tune == PROCESSOR_K8)
4977bab6 227#define TARGET_ATHLON_K8 (TARGET_K8 || TARGET_ATHLON)
89c43c0a 228#define TARGET_NOCONA (ix86_tune == PROCESSOR_NOCONA)
05f85dbb 229#define TARGET_CORE2 (ix86_tune == PROCESSOR_CORE2)
d326eaf0
JH
230#define TARGET_GENERIC32 (ix86_tune == PROCESSOR_GENERIC32)
231#define TARGET_GENERIC64 (ix86_tune == PROCESSOR_GENERIC64)
232#define TARGET_GENERIC (TARGET_GENERIC32 || TARGET_GENERIC64)
21efb4d4 233#define TARGET_AMDFAM10 (ix86_tune == PROCESSOR_AMDFAM10)
a269a03c 234
80fd744f
RH
235/* Feature tests against the various tunings. */
236enum ix86_tune_indices {
237 X86_TUNE_USE_LEAVE,
238 X86_TUNE_PUSH_MEMORY,
239 X86_TUNE_ZERO_EXTEND_WITH_AND,
80fd744f
RH
240 X86_TUNE_UNROLL_STRLEN,
241 X86_TUNE_DEEP_BRANCH_PREDICTION,
242 X86_TUNE_BRANCH_PREDICTION_HINTS,
243 X86_TUNE_DOUBLE_WITH_ADD,
3c2d980c 244 X86_TUNE_USE_SAHF,
80fd744f
RH
245 X86_TUNE_MOVX,
246 X86_TUNE_PARTIAL_REG_STALL,
247 X86_TUNE_PARTIAL_FLAG_REG_STALL,
248 X86_TUNE_USE_HIMODE_FIOP,
249 X86_TUNE_USE_SIMODE_FIOP,
250 X86_TUNE_USE_MOV0,
251 X86_TUNE_USE_CLTD,
252 X86_TUNE_USE_XCHGB,
253 X86_TUNE_SPLIT_LONG_MOVES,
254 X86_TUNE_READ_MODIFY_WRITE,
255 X86_TUNE_READ_MODIFY,
256 X86_TUNE_PROMOTE_QIMODE,
257 X86_TUNE_FAST_PREFIX,
258 X86_TUNE_SINGLE_STRINGOP,
259 X86_TUNE_QIMODE_MATH,
260 X86_TUNE_HIMODE_MATH,
261 X86_TUNE_PROMOTE_QI_REGS,
262 X86_TUNE_PROMOTE_HI_REGS,
263 X86_TUNE_ADD_ESP_4,
264 X86_TUNE_ADD_ESP_8,
265 X86_TUNE_SUB_ESP_4,
266 X86_TUNE_SUB_ESP_8,
267 X86_TUNE_INTEGER_DFMODE_MOVES,
268 X86_TUNE_PARTIAL_REG_DEPENDENCY,
269 X86_TUNE_SSE_PARTIAL_REG_DEPENDENCY,
270 X86_TUNE_SSE_UNALIGNED_MOVE_OPTIMAL,
271 X86_TUNE_SSE_SPLIT_REGS,
272 X86_TUNE_SSE_TYPELESS_STORES,
273 X86_TUNE_SSE_LOAD0_BY_PXOR,
274 X86_TUNE_MEMORY_MISMATCH_STALL,
275 X86_TUNE_PROLOGUE_USING_MOVE,
276 X86_TUNE_EPILOGUE_USING_MOVE,
277 X86_TUNE_SHIFT1,
278 X86_TUNE_USE_FFREEP,
279 X86_TUNE_INTER_UNIT_MOVES,
630ecd8d 280 X86_TUNE_INTER_UNIT_CONVERSIONS,
80fd744f
RH
281 X86_TUNE_FOUR_JUMP_LIMIT,
282 X86_TUNE_SCHEDULE,
283 X86_TUNE_USE_BT,
284 X86_TUNE_USE_INCDEC,
285 X86_TUNE_PAD_RETURNS,
286 X86_TUNE_EXT_80387_CONSTANTS,
ddff69b9
MM
287 X86_TUNE_SHORTEN_X87_SSE,
288 X86_TUNE_AVOID_VECTOR_DECODE,
a646aded 289 X86_TUNE_PROMOTE_HIMODE_IMUL,
ddff69b9
MM
290 X86_TUNE_SLOW_IMUL_IMM32_MEM,
291 X86_TUNE_SLOW_IMUL_IMM8,
292 X86_TUNE_MOVE_M1_VIA_OR,
293 X86_TUNE_NOT_UNPAIRABLE,
294 X86_TUNE_NOT_VECTORMODE,
54723b46 295 X86_TUNE_USE_VECTOR_FP_CONVERTS,
4e9d897d 296 X86_TUNE_USE_VECTOR_CONVERTS,
354f84af 297 X86_TUNE_FUSE_CMP_AND_BRANCH,
80fd744f
RH
298
299 X86_TUNE_LAST
300};
301
ab442df7 302extern unsigned char ix86_tune_features[X86_TUNE_LAST];
80fd744f
RH
303
304#define TARGET_USE_LEAVE ix86_tune_features[X86_TUNE_USE_LEAVE]
305#define TARGET_PUSH_MEMORY ix86_tune_features[X86_TUNE_PUSH_MEMORY]
306#define TARGET_ZERO_EXTEND_WITH_AND \
307 ix86_tune_features[X86_TUNE_ZERO_EXTEND_WITH_AND]
80fd744f
RH
308#define TARGET_UNROLL_STRLEN ix86_tune_features[X86_TUNE_UNROLL_STRLEN]
309#define TARGET_DEEP_BRANCH_PREDICTION \
310 ix86_tune_features[X86_TUNE_DEEP_BRANCH_PREDICTION]
311#define TARGET_BRANCH_PREDICTION_HINTS \
312 ix86_tune_features[X86_TUNE_BRANCH_PREDICTION_HINTS]
313#define TARGET_DOUBLE_WITH_ADD ix86_tune_features[X86_TUNE_DOUBLE_WITH_ADD]
314#define TARGET_USE_SAHF ix86_tune_features[X86_TUNE_USE_SAHF]
315#define TARGET_MOVX ix86_tune_features[X86_TUNE_MOVX]
316#define TARGET_PARTIAL_REG_STALL ix86_tune_features[X86_TUNE_PARTIAL_REG_STALL]
317#define TARGET_PARTIAL_FLAG_REG_STALL \
318 ix86_tune_features[X86_TUNE_PARTIAL_FLAG_REG_STALL]
319#define TARGET_USE_HIMODE_FIOP ix86_tune_features[X86_TUNE_USE_HIMODE_FIOP]
320#define TARGET_USE_SIMODE_FIOP ix86_tune_features[X86_TUNE_USE_SIMODE_FIOP]
321#define TARGET_USE_MOV0 ix86_tune_features[X86_TUNE_USE_MOV0]
322#define TARGET_USE_CLTD ix86_tune_features[X86_TUNE_USE_CLTD]
323#define TARGET_USE_XCHGB ix86_tune_features[X86_TUNE_USE_XCHGB]
324#define TARGET_SPLIT_LONG_MOVES ix86_tune_features[X86_TUNE_SPLIT_LONG_MOVES]
325#define TARGET_READ_MODIFY_WRITE ix86_tune_features[X86_TUNE_READ_MODIFY_WRITE]
326#define TARGET_READ_MODIFY ix86_tune_features[X86_TUNE_READ_MODIFY]
327#define TARGET_PROMOTE_QImode ix86_tune_features[X86_TUNE_PROMOTE_QIMODE]
328#define TARGET_FAST_PREFIX ix86_tune_features[X86_TUNE_FAST_PREFIX]
329#define TARGET_SINGLE_STRINGOP ix86_tune_features[X86_TUNE_SINGLE_STRINGOP]
330#define TARGET_QIMODE_MATH ix86_tune_features[X86_TUNE_QIMODE_MATH]
331#define TARGET_HIMODE_MATH ix86_tune_features[X86_TUNE_HIMODE_MATH]
332#define TARGET_PROMOTE_QI_REGS ix86_tune_features[X86_TUNE_PROMOTE_QI_REGS]
333#define TARGET_PROMOTE_HI_REGS ix86_tune_features[X86_TUNE_PROMOTE_HI_REGS]
334#define TARGET_ADD_ESP_4 ix86_tune_features[X86_TUNE_ADD_ESP_4]
335#define TARGET_ADD_ESP_8 ix86_tune_features[X86_TUNE_ADD_ESP_8]
336#define TARGET_SUB_ESP_4 ix86_tune_features[X86_TUNE_SUB_ESP_4]
337#define TARGET_SUB_ESP_8 ix86_tune_features[X86_TUNE_SUB_ESP_8]
338#define TARGET_INTEGER_DFMODE_MOVES \
339 ix86_tune_features[X86_TUNE_INTEGER_DFMODE_MOVES]
340#define TARGET_PARTIAL_REG_DEPENDENCY \
341 ix86_tune_features[X86_TUNE_PARTIAL_REG_DEPENDENCY]
342#define TARGET_SSE_PARTIAL_REG_DEPENDENCY \
343 ix86_tune_features[X86_TUNE_SSE_PARTIAL_REG_DEPENDENCY]
344#define TARGET_SSE_UNALIGNED_MOVE_OPTIMAL \
345 ix86_tune_features[X86_TUNE_SSE_UNALIGNED_MOVE_OPTIMAL]
346#define TARGET_SSE_SPLIT_REGS ix86_tune_features[X86_TUNE_SSE_SPLIT_REGS]
347#define TARGET_SSE_TYPELESS_STORES \
348 ix86_tune_features[X86_TUNE_SSE_TYPELESS_STORES]
349#define TARGET_SSE_LOAD0_BY_PXOR ix86_tune_features[X86_TUNE_SSE_LOAD0_BY_PXOR]
350#define TARGET_MEMORY_MISMATCH_STALL \
351 ix86_tune_features[X86_TUNE_MEMORY_MISMATCH_STALL]
352#define TARGET_PROLOGUE_USING_MOVE \
353 ix86_tune_features[X86_TUNE_PROLOGUE_USING_MOVE]
354#define TARGET_EPILOGUE_USING_MOVE \
355 ix86_tune_features[X86_TUNE_EPILOGUE_USING_MOVE]
356#define TARGET_SHIFT1 ix86_tune_features[X86_TUNE_SHIFT1]
357#define TARGET_USE_FFREEP ix86_tune_features[X86_TUNE_USE_FFREEP]
358#define TARGET_INTER_UNIT_MOVES ix86_tune_features[X86_TUNE_INTER_UNIT_MOVES]
630ecd8d
JH
359#define TARGET_INTER_UNIT_CONVERSIONS\
360 ix86_tune_features[X86_TUNE_INTER_UNIT_CONVERSIONS]
80fd744f
RH
361#define TARGET_FOUR_JUMP_LIMIT ix86_tune_features[X86_TUNE_FOUR_JUMP_LIMIT]
362#define TARGET_SCHEDULE ix86_tune_features[X86_TUNE_SCHEDULE]
363#define TARGET_USE_BT ix86_tune_features[X86_TUNE_USE_BT]
364#define TARGET_USE_INCDEC ix86_tune_features[X86_TUNE_USE_INCDEC]
365#define TARGET_PAD_RETURNS ix86_tune_features[X86_TUNE_PAD_RETURNS]
366#define TARGET_EXT_80387_CONSTANTS \
367 ix86_tune_features[X86_TUNE_EXT_80387_CONSTANTS]
ddff69b9
MM
368#define TARGET_SHORTEN_X87_SSE ix86_tune_features[X86_TUNE_SHORTEN_X87_SSE]
369#define TARGET_AVOID_VECTOR_DECODE \
370 ix86_tune_features[X86_TUNE_AVOID_VECTOR_DECODE]
a646aded
UB
371#define TARGET_TUNE_PROMOTE_HIMODE_IMUL \
372 ix86_tune_features[X86_TUNE_PROMOTE_HIMODE_IMUL]
ddff69b9
MM
373#define TARGET_SLOW_IMUL_IMM32_MEM \
374 ix86_tune_features[X86_TUNE_SLOW_IMUL_IMM32_MEM]
375#define TARGET_SLOW_IMUL_IMM8 ix86_tune_features[X86_TUNE_SLOW_IMUL_IMM8]
376#define TARGET_MOVE_M1_VIA_OR ix86_tune_features[X86_TUNE_MOVE_M1_VIA_OR]
377#define TARGET_NOT_UNPAIRABLE ix86_tune_features[X86_TUNE_NOT_UNPAIRABLE]
378#define TARGET_NOT_VECTORMODE ix86_tune_features[X86_TUNE_NOT_VECTORMODE]
54723b46
L
379#define TARGET_USE_VECTOR_FP_CONVERTS \
380 ix86_tune_features[X86_TUNE_USE_VECTOR_FP_CONVERTS]
354f84af
UB
381#define TARGET_USE_VECTOR_CONVERTS \
382 ix86_tune_features[X86_TUNE_USE_VECTOR_CONVERTS]
383#define TARGET_FUSE_CMP_AND_BRANCH \
384 ix86_tune_features[X86_TUNE_FUSE_CMP_AND_BRANCH]
80fd744f
RH
385
386/* Feature tests against the various architecture variations. */
387enum ix86_arch_indices {
388 X86_ARCH_CMOVE, /* || TARGET_SSE */
389 X86_ARCH_CMPXCHG,
390 X86_ARCH_CMPXCHG8B,
391 X86_ARCH_XADD,
392 X86_ARCH_BSWAP,
393
394 X86_ARCH_LAST
395};
4f3f76e6 396
ab442df7 397extern unsigned char ix86_arch_features[X86_ARCH_LAST];
80fd744f
RH
398
399#define TARGET_CMOVE ix86_arch_features[X86_ARCH_CMOVE]
400#define TARGET_CMPXCHG ix86_arch_features[X86_ARCH_CMPXCHG]
401#define TARGET_CMPXCHG8B ix86_arch_features[X86_ARCH_CMPXCHG8B]
402#define TARGET_XADD ix86_arch_features[X86_ARCH_XADD]
403#define TARGET_BSWAP ix86_arch_features[X86_ARCH_BSWAP]
404
405#define TARGET_FISTTP (TARGET_SSE3 && TARGET_80387)
406
407extern int x86_prefetch_sse;
0a1c5e55 408
80fd744f
RH
409#define TARGET_PREFETCH_SSE x86_prefetch_sse
410
80fd744f
RH
411#define ASSEMBLER_DIALECT (ix86_asm_dialect)
412
413#define TARGET_SSE_MATH ((ix86_fpmath & FPMATH_SSE) != 0)
414#define TARGET_MIX_SSE_I387 \
415 ((ix86_fpmath & (FPMATH_SSE | FPMATH_387)) == (FPMATH_SSE | FPMATH_387))
416
417#define TARGET_GNU_TLS (ix86_tls_dialect == TLS_DIALECT_GNU)
418#define TARGET_GNU2_TLS (ix86_tls_dialect == TLS_DIALECT_GNU2)
419#define TARGET_ANY_GNU_TLS (TARGET_GNU_TLS || TARGET_GNU2_TLS)
420#define TARGET_SUN_TLS (ix86_tls_dialect == TLS_DIALECT_SUN)
1ef45b77 421
0a1c5e55
UB
422extern int ix86_isa_flags;
423
67adf6a9
RH
424#ifndef TARGET_64BIT_DEFAULT
425#define TARGET_64BIT_DEFAULT 0
25f94bb5 426#endif
74dc3e94
RH
427#ifndef TARGET_TLS_DIRECT_SEG_REFS_DEFAULT
428#define TARGET_TLS_DIRECT_SEG_REFS_DEFAULT 0
429#endif
25f94bb5 430
79f5e442
ZD
431/* Fence to use after loop using storent. */
432
433extern tree x86_mfence;
434#define FENCE_FOLLOWING_MOVNT x86_mfence
435
0ed4a390
JL
436/* Once GDB has been enhanced to deal with functions without frame
437 pointers, we can change this to allow for elimination of
438 the frame pointer in leaf functions. */
439#define TARGET_DEFAULT 0
67adf6a9 440
0a1c5e55
UB
441/* Extra bits to force. */
442#define TARGET_SUBTARGET_DEFAULT 0
443#define TARGET_SUBTARGET_ISA_DEFAULT 0
444
445/* Extra bits to force on w/ 32-bit mode. */
446#define TARGET_SUBTARGET32_DEFAULT 0
447#define TARGET_SUBTARGET32_ISA_DEFAULT 0
448
ccf8e764
RH
449/* Extra bits to force on w/ 64-bit mode. */
450#define TARGET_SUBTARGET64_DEFAULT 0
0a1c5e55 451#define TARGET_SUBTARGET64_ISA_DEFAULT 0
ccf8e764 452
b069de3b
SS
453/* This is not really a target flag, but is done this way so that
454 it's analogous to similar code for Mach-O on PowerPC. darwin.h
455 redefines this to 1. */
456#define TARGET_MACHO 0
457
ccf8e764 458/* Likewise, for the Windows 64-bit ABI. */
7c800926
KT
459#define TARGET_64BIT_MS_ABI (TARGET_64BIT && ix86_cfun_abi () == MS_ABI)
460
461/* Available call abi. */
35cbb299 462enum calling_abi
7c800926
KT
463{
464 SYSV_ABI = 0,
465 MS_ABI = 1
466};
467
468/* The default abi form used by target. */
469#define DEFAULT_ABI SYSV_ABI
ccf8e764 470
cc69336f
RH
471/* Subtargets may reset this to 1 in order to enable 96-bit long double
472 with the rounding mode forced to 53 bits. */
473#define TARGET_96_ROUND_53_LONG_DOUBLE 0
474
f5316dfe
MM
475/* Sometimes certain combinations of command options do not make
476 sense on a particular target machine. You can define a macro
477 `OVERRIDE_OPTIONS' to take account of this. This macro, if
478 defined, is executed once just after all the command options have
479 been parsed.
480
481 Don't use this macro to turn on various extra optimizations for
482 `-O'. That is what `OPTIMIZATION_OPTIONS' is for. */
483
ab442df7 484#define OVERRIDE_OPTIONS override_options (true)
f5316dfe 485
d4ba09c0 486/* Define this to change the optimizations performed by default. */
d9a5f180
GS
487#define OPTIMIZATION_OPTIONS(LEVEL, SIZE) \
488 optimization_options ((LEVEL), (SIZE))
d4ba09c0 489
682cd442
GK
490/* -march=native handling only makes sense with compiler running on
491 an x86 or x86_64 chip. If changing this condition, also change
492 the condition in driver-i386.c. */
493#if defined(__i386__) || defined(__x86_64__)
fa959ce4
MM
494/* In driver-i386.c. */
495extern const char *host_detect_local_cpu (int argc, const char **argv);
496#define EXTRA_SPEC_FUNCTIONS \
497 { "local_cpu_detect", host_detect_local_cpu },
682cd442 498#define HAVE_LOCAL_CPU_DETECT
fa959ce4
MM
499#endif
500
8981c15b
JM
501#if TARGET_64BIT_DEFAULT
502#define OPT_ARCH64 "!m32"
503#define OPT_ARCH32 "m32"
504#else
505#define OPT_ARCH64 "m64"
506#define OPT_ARCH32 "!m64"
507#endif
508
1cba2b96
EC
509/* Support for configure-time defaults of some command line options.
510 The order here is important so that -march doesn't squash the
511 tune or cpu values. */
ce998900 512#define OPTION_DEFAULT_SPECS \
da2d4c01 513 {"tune", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }, \
8981c15b
JM
514 {"tune_32", "%{" OPT_ARCH32 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
515 {"tune_64", "%{" OPT_ARCH64 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
ce998900 516 {"cpu", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }, \
8981c15b
JM
517 {"cpu_32", "%{" OPT_ARCH32 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
518 {"cpu_64", "%{" OPT_ARCH64 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
519 {"arch", "%{!march=*:-march=%(VALUE)}"}, \
520 {"arch_32", "%{" OPT_ARCH32 ":%{!march=*:-march=%(VALUE)}}"}, \
521 {"arch_64", "%{" OPT_ARCH64 ":%{!march=*:-march=%(VALUE)}}"},
7816bea0 522
241e1a89
SC
523/* Specs for the compiler proper */
524
628714d8 525#ifndef CC1_CPU_SPEC
fa959ce4 526#define CC1_CPU_SPEC_1 "\
9d913bbf 527%{mcpu=*:-mtune=%* \
d347d4c7 528%n`-mcpu=' is deprecated. Use `-mtune=' or '-march=' instead.\n} \
9d913bbf 529%<mcpu=* \
c93e80a5
JH
530%{mintel-syntax:-masm=intel \
531%n`-mintel-syntax' is deprecated. Use `-masm=intel' instead.\n} \
532%{mno-intel-syntax:-masm=att \
533%n`-mno-intel-syntax' is deprecated. Use `-masm=att' instead.\n}"
fa959ce4 534
682cd442 535#ifndef HAVE_LOCAL_CPU_DETECT
fa959ce4
MM
536#define CC1_CPU_SPEC CC1_CPU_SPEC_1
537#else
538#define CC1_CPU_SPEC CC1_CPU_SPEC_1 \
edccdcb1
L
539"%{march=native:%<march=native %:local_cpu_detect(arch) \
540 %{!mtune=*:%<mtune=native %:local_cpu_detect(tune)}} \
fa959ce4
MM
541%{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
542#endif
241e1a89 543#endif
c98f8742 544\f
30efe578 545/* Target CPU builtins. */
ab442df7
MM
546#define TARGET_CPU_CPP_BUILTINS() ix86_target_macros ()
547
548/* Target Pragmas. */
549#define REGISTER_TARGET_PRAGMAS() ix86_register_pragmas ()
30efe578 550
c2f17e19
UB
551enum target_cpu_default
552{
553 TARGET_CPU_DEFAULT_generic = 0,
554
555 TARGET_CPU_DEFAULT_i386,
556 TARGET_CPU_DEFAULT_i486,
557 TARGET_CPU_DEFAULT_pentium,
558 TARGET_CPU_DEFAULT_pentium_mmx,
559 TARGET_CPU_DEFAULT_pentiumpro,
560 TARGET_CPU_DEFAULT_pentium2,
561 TARGET_CPU_DEFAULT_pentium3,
562 TARGET_CPU_DEFAULT_pentium4,
563 TARGET_CPU_DEFAULT_pentium_m,
564 TARGET_CPU_DEFAULT_prescott,
565 TARGET_CPU_DEFAULT_nocona,
566 TARGET_CPU_DEFAULT_core2,
567
568 TARGET_CPU_DEFAULT_geode,
569 TARGET_CPU_DEFAULT_k6,
570 TARGET_CPU_DEFAULT_k6_2,
571 TARGET_CPU_DEFAULT_k6_3,
572 TARGET_CPU_DEFAULT_athlon,
573 TARGET_CPU_DEFAULT_athlon_sse,
574 TARGET_CPU_DEFAULT_k8,
575 TARGET_CPU_DEFAULT_amdfam10,
576
577 TARGET_CPU_DEFAULT_max
578};
0c2dc519 579
628714d8 580#ifndef CC1_SPEC
8015b78d 581#define CC1_SPEC "%(cc1_cpu) "
628714d8
RK
582#endif
583
584/* This macro defines names of additional specifications to put in the
585 specs that can be used in various specifications like CC1_SPEC. Its
586 definition is an initializer with a subgrouping for each command option.
bcd86433
SC
587
588 Each subgrouping contains a string constant, that defines the
188fc5b5 589 specification name, and a string constant that used by the GCC driver
bcd86433
SC
590 program.
591
592 Do not define this macro if it does not need to do anything. */
593
594#ifndef SUBTARGET_EXTRA_SPECS
595#define SUBTARGET_EXTRA_SPECS
596#endif
597
598#define EXTRA_SPECS \
628714d8 599 { "cc1_cpu", CC1_CPU_SPEC }, \
bcd86433
SC
600 SUBTARGET_EXTRA_SPECS
601\f
ce998900 602
d57a4b98
RH
603/* Set the value of FLT_EVAL_METHOD in float.h. When using only the
604 FPU, assume that the fpcw is set to extended precision; when using
605 only SSE, rounding is correct; when using both SSE and the FPU,
606 the rounding precision is indeterminate, since either may be chosen
607 apparently at random. */
608#define TARGET_FLT_EVAL_METHOD \
5ccd517a 609 (TARGET_MIX_SSE_I387 ? -1 : TARGET_SSE_MATH ? 0 : 2)
0038aea6 610
979c67a5
UB
611/* target machine storage layout */
612
65d9c0ab
JH
613#define SHORT_TYPE_SIZE 16
614#define INT_TYPE_SIZE 32
615#define FLOAT_TYPE_SIZE 32
616#define LONG_TYPE_SIZE BITS_PER_WORD
65d9c0ab
JH
617#define DOUBLE_TYPE_SIZE 64
618#define LONG_LONG_TYPE_SIZE 64
979c67a5
UB
619#define LONG_DOUBLE_TYPE_SIZE 80
620
621#define WIDEST_HARDWARE_FP_SIZE LONG_DOUBLE_TYPE_SIZE
65d9c0ab 622
67adf6a9 623#if defined (TARGET_BI_ARCH) || TARGET_64BIT_DEFAULT
0c2dc519 624#define MAX_BITS_PER_WORD 64
0c2dc519
JH
625#else
626#define MAX_BITS_PER_WORD 32
0c2dc519
JH
627#endif
628
c98f8742
JVA
629/* Define this if most significant byte of a word is the lowest numbered. */
630/* That is true on the 80386. */
631
632#define BITS_BIG_ENDIAN 0
633
634/* Define this if most significant byte of a word is the lowest numbered. */
635/* That is not true on the 80386. */
636#define BYTES_BIG_ENDIAN 0
637
638/* Define this if most significant word of a multiword number is the lowest
639 numbered. */
640/* Not true for 80386 */
641#define WORDS_BIG_ENDIAN 0
642
c98f8742 643/* Width of a word, in units (bytes). */
4ae8027b 644#define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
2e64c636
JH
645#ifdef IN_LIBGCC2
646#define MIN_UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
647#else
648#define MIN_UNITS_PER_WORD 4
649#endif
c98f8742 650
c98f8742 651/* Allocation boundary (in *bits*) for storing arguments in argument list. */
65d9c0ab 652#define PARM_BOUNDARY BITS_PER_WORD
c98f8742 653
e075ae69 654/* Boundary (in *bits*) on which stack pointer should be aligned. */
4ae8027b
UB
655#define STACK_BOUNDARY \
656 (TARGET_64BIT && DEFAULT_ABI == MS_ABI ? 128 : BITS_PER_WORD)
c98f8742 657
2e3f842f
L
658/* Stack boundary of the main function guaranteed by OS. */
659#define MAIN_STACK_BOUNDARY (TARGET_64BIT ? 128 : 32)
660
de1132d1
L
661/* Minimum stack boundary. */
662#define MIN_STACK_BOUNDARY (TARGET_64BIT ? 128 : 32)
2e3f842f 663
d1f87653 664/* Boundary (in *bits*) on which the stack pointer prefers to be
3af4bd89 665 aligned; the compiler cannot rely on having this alignment. */
e075ae69 666#define PREFERRED_STACK_BOUNDARY ix86_preferred_stack_boundary
65954bd8 667
de1132d1 668/* It should be MIN_STACK_BOUNDARY. But we set it to 128 bits for
2e3f842f
L
669 both 32bit and 64bit, to support codes that need 128 bit stack
670 alignment for SSE instructions, but can't realign the stack. */
671#define PREFERRED_STACK_BOUNDARY_DEFAULT 128
672
673/* 1 if -mstackrealign should be turned on by default. It will
674 generate an alternate prologue and epilogue that realigns the
675 runtime stack if nessary. This supports mixing codes that keep a
676 4-byte aligned stack, as specified by i386 psABI, with codes that
677 need a 16-byte aligned stack, as required by SSE instructions. If
678 STACK_REALIGN_DEFAULT is 1 and PREFERRED_STACK_BOUNDARY_DEFAULT is
679 128, stacks for all functions may be realigned. */
680#define STACK_REALIGN_DEFAULT 0
681
682/* Boundary (in *bits*) on which the incoming stack is aligned. */
683#define INCOMING_STACK_BOUNDARY ix86_incoming_stack_boundary
1d482056 684
ebff937c
SH
685/* Target OS keeps a vector-aligned (128-bit, 16-byte) stack. This is
686 mandatory for the 64-bit ABI, and may or may not be true for other
687 operating systems. */
688#define TARGET_KEEPS_VECTOR_ALIGNED_STACK TARGET_64BIT
689
f963b5d9
RS
690/* Minimum allocation boundary for the code of a function. */
691#define FUNCTION_BOUNDARY 8
692
693/* C++ stores the virtual bit in the lowest bit of function pointers. */
694#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_pfn
c98f8742 695
892a2d68 696/* Alignment of field after `int : 0' in a structure. */
c98f8742 697
65d9c0ab 698#define EMPTY_FIELD_BOUNDARY BITS_PER_WORD
c98f8742
JVA
699
700/* Minimum size in bits of the largest boundary to which any
701 and all fundamental data types supported by the hardware
702 might need to be aligned. No data type wants to be aligned
17f24ff0 703 rounder than this.
fce5a9f2 704
d1f87653 705 Pentium+ prefers DFmode values to be aligned to 64 bit boundary
17f24ff0
JH
706 and Pentium Pro XFmode values at 128 bit boundaries. */
707
95879c72 708#define BIGGEST_ALIGNMENT (TARGET_AVX ? 256: 128)
17f24ff0 709
2e3f842f
L
710/* Maximum stack alignment. */
711#define MAX_STACK_ALIGNMENT MAX_OFILE_ALIGNMENT
712
822eda12 713/* Decide whether a variable of mode MODE should be 128 bit aligned. */
a7180f70 714#define ALIGN_MODE_128(MODE) \
4501d314 715 ((MODE) == XFmode || SSE_REG_MODE_P (MODE))
a7180f70 716
17f24ff0 717/* The published ABIs say that doubles should be aligned on word
d1f87653 718 boundaries, so lower the alignment for structure fields unless
6fc605d8 719 -malign-double is set. */
e932b21b 720
e83f3cff
RH
721/* ??? Blah -- this macro is used directly by libobjc. Since it
722 supports no vector modes, cut out the complexity and fall back
723 on BIGGEST_FIELD_ALIGNMENT. */
724#ifdef IN_TARGET_LIBS
ef49d42e
JH
725#ifdef __x86_64__
726#define BIGGEST_FIELD_ALIGNMENT 128
727#else
e83f3cff 728#define BIGGEST_FIELD_ALIGNMENT 32
ef49d42e 729#endif
e83f3cff 730#else
e932b21b
JH
731#define ADJUST_FIELD_ALIGN(FIELD, COMPUTED) \
732 x86_field_alignment (FIELD, COMPUTED)
e83f3cff 733#endif
c98f8742 734
e5e8a8bf 735/* If defined, a C expression to compute the alignment given to a
a7180f70 736 constant that is being placed in memory. EXP is the constant
e5e8a8bf
JW
737 and ALIGN is the alignment that the object would ordinarily have.
738 The value of this macro is used instead of that alignment to align
739 the object.
740
741 If this macro is not defined, then ALIGN is used.
742
743 The typical use of this macro is to increase alignment for string
744 constants to be word aligned so that `strcpy' calls that copy
745 constants can be done inline. */
746
d9a5f180 747#define CONSTANT_ALIGNMENT(EXP, ALIGN) ix86_constant_alignment ((EXP), (ALIGN))
d4ba09c0 748
8a022443
JW
749/* If defined, a C expression to compute the alignment for a static
750 variable. TYPE is the data type, and ALIGN is the alignment that
751 the object would ordinarily have. The value of this macro is used
752 instead of that alignment to align the object.
753
754 If this macro is not defined, then ALIGN is used.
755
756 One use of this macro is to increase alignment of medium-size
757 data to make it all fit in fewer cache lines. Another is to
758 cause character arrays to be word-aligned so that `strcpy' calls
759 that copy constants to character arrays can be done inline. */
760
d9a5f180 761#define DATA_ALIGNMENT(TYPE, ALIGN) ix86_data_alignment ((TYPE), (ALIGN))
d16790f2
JW
762
763/* If defined, a C expression to compute the alignment for a local
764 variable. TYPE is the data type, and ALIGN is the alignment that
765 the object would ordinarily have. The value of this macro is used
766 instead of that alignment to align the object.
767
768 If this macro is not defined, then ALIGN is used.
769
770 One use of this macro is to increase alignment of medium-size
771 data to make it all fit in fewer cache lines. */
772
76fe54f0
L
773#define LOCAL_ALIGNMENT(TYPE, ALIGN) \
774 ix86_local_alignment ((TYPE), VOIDmode, (ALIGN))
775
776/* If defined, a C expression to compute the alignment for stack slot.
777 TYPE is the data type, MODE is the widest mode available, and ALIGN
778 is the alignment that the slot would ordinarily have. The value of
779 this macro is used instead of that alignment to align the slot.
780
781 If this macro is not defined, then ALIGN is used when TYPE is NULL,
782 Otherwise, LOCAL_ALIGNMENT will be used.
783
784 One use of this macro is to set alignment of stack slot to the
785 maximum alignment of all possible modes which the slot may have. */
786
787#define STACK_SLOT_ALIGNMENT(TYPE, MODE, ALIGN) \
788 ix86_local_alignment ((TYPE), (MODE), (ALIGN))
8a022443 789
53c17031
JH
790/* If defined, a C expression that gives the alignment boundary, in
791 bits, of an argument with the specified mode and type. If it is
792 not defined, `PARM_BOUNDARY' is used for all arguments. */
793
d9a5f180
GS
794#define FUNCTION_ARG_BOUNDARY(MODE, TYPE) \
795 ix86_function_arg_boundary ((MODE), (TYPE))
53c17031 796
9cd10576 797/* Set this nonzero if move instructions will actually fail to work
c98f8742 798 when given unaligned data. */
b4ac57ab 799#define STRICT_ALIGNMENT 0
c98f8742
JVA
800
801/* If bit field type is int, don't let it cross an int,
802 and give entire struct the alignment of an int. */
43a88a8c 803/* Required on the 386 since it doesn't have bit-field insns. */
c98f8742 804#define PCC_BITFIELD_TYPE_MATTERS 1
c98f8742
JVA
805\f
806/* Standard register usage. */
807
808/* This processor has special stack-like registers. See reg-stack.c
892a2d68 809 for details. */
c98f8742
JVA
810
811#define STACK_REGS
ce998900 812
d9a5f180 813#define IS_STACK_MODE(MODE) \
b5c82fa1
PB
814 (((MODE) == SFmode && (!TARGET_SSE || !TARGET_SSE_MATH)) \
815 || ((MODE) == DFmode && (!TARGET_SSE2 || !TARGET_SSE_MATH)) \
816 || (MODE) == XFmode)
c98f8742
JVA
817
818/* Number of actual hardware registers.
819 The hardware registers are assigned numbers for the compiler
820 from 0 to just below FIRST_PSEUDO_REGISTER.
821 All registers that the compiler knows about must be given numbers,
822 even those that are not normally considered general registers.
823
824 In the 80386 we give the 8 general purpose registers the numbers 0-7.
825 We number the floating point registers 8-15.
826 Note that registers 0-7 can be accessed as a short or int,
827 while only 0-3 may be used with byte `mov' instructions.
828
829 Reg 16 does not correspond to any hardware register, but instead
830 appears in the RTL as an argument pointer prior to reload, and is
831 eliminated during reloading in favor of either the stack or frame
892a2d68 832 pointer. */
c98f8742 833
b0d95de8 834#define FIRST_PSEUDO_REGISTER 53
c98f8742 835
3073d01c
ML
836/* Number of hardware registers that go into the DWARF-2 unwind info.
837 If not defined, equals FIRST_PSEUDO_REGISTER. */
838
839#define DWARF_FRAME_REGISTERS 17
840
c98f8742
JVA
841/* 1 for registers that have pervasive standard uses
842 and are not available for the register allocator.
3f3f2124 843 On the 80386, the stack pointer is such, as is the arg pointer.
fce5a9f2 844
3a4416fb
RS
845 The value is zero if the register is not fixed on either 32 or
846 64 bit targets, one if the register if fixed on both 32 and 64
847 bit targets, two if it is only fixed on 32bit targets and three
848 if its only fixed on 64bit targets.
849 Proper values are computed in the CONDITIONAL_REGISTER_USAGE.
3f3f2124 850 */
a7180f70
BS
851#define FIXED_REGISTERS \
852/*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
3a4416fb 853{ 0, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, \
b0d95de8
UB
854/*arg,flags,fpsr,fpcr,frame*/ \
855 1, 1, 1, 1, 1, \
a7180f70
BS
856/*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
857 0, 0, 0, 0, 0, 0, 0, 0, \
858/*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
3f3f2124
JH
859 0, 0, 0, 0, 0, 0, 0, 0, \
860/* r8, r9, r10, r11, r12, r13, r14, r15*/ \
3a4416fb 861 2, 2, 2, 2, 2, 2, 2, 2, \
3f3f2124 862/*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
ce998900 863 2, 2, 2, 2, 2, 2, 2, 2 }
fce5a9f2 864
c98f8742
JVA
865
866/* 1 for registers not available across function calls.
867 These must include the FIXED_REGISTERS and also any
868 registers that can be used without being saved.
869 The latter must include the registers where values are returned
870 and the register where structure-value addresses are passed.
fce5a9f2
EC
871 Aside from that, you can include as many other registers as you like.
872
9d72d996
JJ
873 The value is zero if the register is not call used on either 32 or
874 64 bit targets, one if the register if call used on both 32 and 64
875 bit targets, two if it is only call used on 32bit targets and three
876 if its only call used on 64bit targets.
3a4416fb 877 Proper values are computed in the CONDITIONAL_REGISTER_USAGE.
3f3f2124 878*/
a7180f70
BS
879#define CALL_USED_REGISTERS \
880/*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
3a4416fb 881{ 1, 1, 1, 0, 3, 3, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
b0d95de8
UB
882/*arg,flags,fpsr,fpcr,frame*/ \
883 1, 1, 1, 1, 1, \
a7180f70 884/*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
03c259ad 885 1, 1, 1, 1, 1, 1, 1, 1, \
a7180f70 886/*mmx0,mmx1,mmx2,mmx3,mmx4,mmx5,mmx6,mmx7*/ \
3a4416fb 887 1, 1, 1, 1, 1, 1, 1, 1, \
3f3f2124 888/* r8, r9, r10, r11, r12, r13, r14, r15*/ \
3a4416fb 889 1, 1, 1, 1, 2, 2, 2, 2, \
3f3f2124 890/*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
ce998900 891 1, 1, 1, 1, 1, 1, 1, 1 }
c98f8742 892
3b3c6a3f
MM
893/* Order in which to allocate registers. Each register must be
894 listed once, even those in FIXED_REGISTERS. List frame pointer
895 late and fixed registers last. Note that, in general, we prefer
896 registers listed in CALL_USED_REGISTERS, keeping the others
897 available for storage of persistent values.
898
162f023b
JH
899 The ORDER_REGS_FOR_LOCAL_ALLOC actually overwrite the order,
900 so this is just empty initializer for array. */
3b3c6a3f 901
162f023b
JH
902#define REG_ALLOC_ORDER \
903{ 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,\
904 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, \
905 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
b0d95de8 906 48, 49, 50, 51, 52 }
3b3c6a3f 907
162f023b
JH
908/* ORDER_REGS_FOR_LOCAL_ALLOC is a macro which permits reg_alloc_order
909 to be rearranged based on a particular function. When using sse math,
03c259ad 910 we want to allocate SSE before x87 registers and vice versa. */
3b3c6a3f 911
162f023b 912#define ORDER_REGS_FOR_LOCAL_ALLOC x86_order_regs_for_local_alloc ()
3b3c6a3f 913
f5316dfe 914
7c800926
KT
915#define OVERRIDE_ABI_FORMAT(FNDECL) ix86_call_abi_override (FNDECL)
916
c98f8742 917/* Macro to conditionally modify fixed_regs/call_used_regs. */
a7180f70 918#define CONDITIONAL_REGISTER_USAGE \
d9a5f180 919do { \
3f3f2124 920 int i; \
b0fede98 921 unsigned int j; \
3f3f2124
JH
922 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
923 { \
3a4416fb
RS
924 if (fixed_regs[i] > 1) \
925 fixed_regs[i] = (fixed_regs[i] == (TARGET_64BIT ? 3 : 2)); \
926 if (call_used_regs[i] > 1) \
927 call_used_regs[i] = (call_used_regs[i] \
928 == (TARGET_64BIT ? 3 : 2)); \
3f3f2124 929 } \
b0fede98 930 j = PIC_OFFSET_TABLE_REGNUM; \
7706ca5d 931 if (j != INVALID_REGNUM) \
a7180f70 932 { \
7706ca5d
L
933 fixed_regs[j] = 1; \
934 call_used_regs[j] = 1; \
a7180f70
BS
935 } \
936 if (! TARGET_MMX) \
937 { \
938 int i; \
939 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
940 if (TEST_HARD_REG_BIT (reg_class_contents[(int)MMX_REGS], i)) \
33270999 941 fixed_regs[i] = call_used_regs[i] = 1, reg_names[i] = ""; \
a7180f70
BS
942 } \
943 if (! TARGET_SSE) \
944 { \
945 int i; \
946 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
947 if (TEST_HARD_REG_BIT (reg_class_contents[(int)SSE_REGS], i)) \
33270999 948 fixed_regs[i] = call_used_regs[i] = 1, reg_names[i] = ""; \
a7180f70
BS
949 } \
950 if (! TARGET_80387 && ! TARGET_FLOAT_RETURNS_IN_80387) \
951 { \
952 int i; \
953 HARD_REG_SET x; \
954 COPY_HARD_REG_SET (x, reg_class_contents[(int)FLOAT_REGS]); \
955 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++) \
956 if (TEST_HARD_REG_BIT (x, i)) \
33270999
AO
957 fixed_regs[i] = call_used_regs[i] = 1, reg_names[i] = ""; \
958 } \
959 if (! TARGET_64BIT) \
960 { \
961 int i; \
962 for (i = FIRST_REX_INT_REG; i <= LAST_REX_INT_REG; i++) \
963 reg_names[i] = ""; \
964 for (i = FIRST_REX_SSE_REG; i <= LAST_REX_SSE_REG; i++) \
965 reg_names[i] = ""; \
a7180f70 966 } \
877a0b76
JH
967 if (TARGET_64BIT \
968 && ((cfun && cfun->machine->call_abi == MS_ABI) \
969 || (!cfun && DEFAULT_ABI == MS_ABI))) \
d29899ba 970 { \
7650b83e 971 int i; \
d29899ba
KT
972 call_used_regs[4 /*RSI*/] = 0; \
973 call_used_regs[5 /*RDI*/] = 0; \
7650b83e
JH
974 for (i = 0; i < 8; i++) \
975 call_used_regs[45+i] = 0; \
976 call_used_regs[27] = call_used_regs[28] = 0; \
d29899ba 977 } \
d9a5f180 978 } while (0)
c98f8742
JVA
979
980/* Return number of consecutive hard regs needed starting at reg REGNO
981 to hold something of mode MODE.
982 This is ordinarily the length in words of a value of mode MODE
983 but can be less for certain modes in special long registers.
984
fce5a9f2 985 Actually there are no two word move instructions for consecutive
c98f8742
JVA
986 registers. And only registers 0-3 may have mov byte instructions
987 applied to them.
988 */
989
ce998900 990#define HARD_REGNO_NREGS(REGNO, MODE) \
92d0fb09
JH
991 (FP_REGNO_P (REGNO) || SSE_REGNO_P (REGNO) || MMX_REGNO_P (REGNO) \
992 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
f8a1ebc6 993 : ((MODE) == XFmode \
92d0fb09 994 ? (TARGET_64BIT ? 2 : 3) \
f8a1ebc6 995 : (MODE) == XCmode \
92d0fb09 996 ? (TARGET_64BIT ? 4 : 6) \
2b589241 997 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)))
c98f8742 998
8521c414
JM
999#define HARD_REGNO_NREGS_HAS_PADDING(REGNO, MODE) \
1000 ((TARGET_128BIT_LONG_DOUBLE && !TARGET_64BIT) \
1001 ? (FP_REGNO_P (REGNO) || SSE_REGNO_P (REGNO) || MMX_REGNO_P (REGNO) \
1002 ? 0 \
1003 : ((MODE) == XFmode || (MODE) == XCmode)) \
1004 : 0)
1005
1006#define HARD_REGNO_NREGS_WITH_PADDING(REGNO, MODE) ((MODE) == XFmode ? 4 : 8)
1007
95879c72
L
1008#define VALID_AVX256_REG_MODE(MODE) \
1009 ((MODE) == V32QImode || (MODE) == V16HImode || (MODE) == V8SImode \
1010 || (MODE) == V4DImode || (MODE) == V8SFmode || (MODE) == V4DFmode)
1011
ce998900
UB
1012#define VALID_SSE2_REG_MODE(MODE) \
1013 ((MODE) == V16QImode || (MODE) == V8HImode || (MODE) == V2DFmode \
1014 || (MODE) == V2DImode || (MODE) == DFmode)
fbe5eb6d 1015
d9a5f180 1016#define VALID_SSE_REG_MODE(MODE) \
ce998900
UB
1017 ((MODE) == TImode || (MODE) == V4SFmode || (MODE) == V4SImode \
1018 || (MODE) == SFmode || (MODE) == TFmode)
a7180f70 1019
47f339cf 1020#define VALID_MMX_REG_MODE_3DNOW(MODE) \
ce998900 1021 ((MODE) == V2SFmode || (MODE) == SFmode)
47f339cf 1022
d9a5f180 1023#define VALID_MMX_REG_MODE(MODE) \
10a97ae6
UB
1024 ((MODE == V1DImode) || (MODE) == DImode \
1025 || (MODE) == V2SImode || (MODE) == SImode \
1026 || (MODE) == V4HImode || (MODE) == V8QImode)
a7180f70 1027
accde4cf 1028/* ??? No autovectorization into MMX or 3DNOW until we can reliably
95879c72
L
1029 place emms and femms instructions.
1030 FIXME: AVX has 32byte floating point vector operations and 16byte
1031 integer vector operations. But vectorizer doesn't support
1032 different sizes for integer and floating point vectors. We limit
1033 vector size to 16byte. */
1034#define UNITS_PER_SIMD_WORD(MODE) \
1035 (TARGET_AVX ? (((MODE) == DFmode || (MODE) == SFmode) ? 16 : 16) \
1036 : (TARGET_SSE ? 16 : UNITS_PER_WORD))
0bf43309 1037
ce998900
UB
1038#define VALID_DFP_MODE_P(MODE) \
1039 ((MODE) == SDmode || (MODE) == DDmode || (MODE) == TDmode)
62d75179 1040
d9a5f180 1041#define VALID_FP_MODE_P(MODE) \
ce998900
UB
1042 ((MODE) == SFmode || (MODE) == DFmode || (MODE) == XFmode \
1043 || (MODE) == SCmode || (MODE) == DCmode || (MODE) == XCmode) \
a946dd00 1044
d9a5f180 1045#define VALID_INT_MODE_P(MODE) \
ce998900
UB
1046 ((MODE) == QImode || (MODE) == HImode || (MODE) == SImode \
1047 || (MODE) == DImode \
1048 || (MODE) == CQImode || (MODE) == CHImode || (MODE) == CSImode \
1049 || (MODE) == CDImode \
1050 || (TARGET_64BIT && ((MODE) == TImode || (MODE) == CTImode \
1051 || (MODE) == TFmode || (MODE) == TCmode)))
a946dd00 1052
822eda12 1053/* Return true for modes passed in SSE registers. */
ce998900
UB
1054#define SSE_REG_MODE_P(MODE) \
1055 ((MODE) == TImode || (MODE) == V16QImode || (MODE) == TFmode \
822eda12 1056 || (MODE) == V8HImode || (MODE) == V2DFmode || (MODE) == V2DImode \
95879c72
L
1057 || (MODE) == V4SFmode || (MODE) == V4SImode || (MODE) == V32QImode \
1058 || (MODE) == V16HImode || (MODE) == V8SImode || (MODE) == V4DImode \
1059 || (MODE) == V8SFmode || (MODE) == V4DFmode)
822eda12 1060
e075ae69 1061/* Value is 1 if hard register REGNO can hold a value of machine-mode MODE. */
48227a2c 1062
a946dd00 1063#define HARD_REGNO_MODE_OK(REGNO, MODE) \
d9a5f180 1064 ix86_hard_regno_mode_ok ((REGNO), (MODE))
c98f8742
JVA
1065
1066/* Value is 1 if it is a good idea to tie two pseudo registers
1067 when one has mode MODE1 and one has mode MODE2.
1068 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1069 for any hard reg, then this must be 0 for correct output. */
1070
c1c5b5e3 1071#define MODES_TIEABLE_P(MODE1, MODE2) ix86_modes_tieable_p (MODE1, MODE2)
d2836273 1072
ff25ef99
ZD
1073/* It is possible to write patterns to move flags; but until someone
1074 does it, */
1075#define AVOID_CCMODE_COPIES
c98f8742 1076
e075ae69 1077/* Specify the modes required to caller save a given hard regno.
787dc842 1078 We do this on i386 to prevent flags from being saved at all.
e075ae69 1079
787dc842
JH
1080 Kill any attempts to combine saving of modes. */
1081
d9a5f180
GS
1082#define HARD_REGNO_CALLER_SAVE_MODE(REGNO, NREGS, MODE) \
1083 (CC_REGNO_P (REGNO) ? VOIDmode \
1084 : (MODE) == VOIDmode && (NREGS) != 1 ? VOIDmode \
ce998900 1085 : (MODE) == VOIDmode ? choose_hard_reg_mode ((REGNO), (NREGS), false) \
d9a5f180
GS
1086 : (MODE) == HImode && !TARGET_PARTIAL_REG_STALL ? SImode \
1087 : (MODE) == QImode && (REGNO) >= 4 && !TARGET_64BIT ? SImode \
d2836273 1088 : (MODE))
ce998900 1089
c98f8742
JVA
1090/* Specify the registers used for certain standard purposes.
1091 The values of these macros are register numbers. */
1092
1093/* on the 386 the pc register is %eip, and is not usable as a general
1094 register. The ordinary mov instructions won't work */
1095/* #define PC_REGNUM */
1096
1097/* Register to use for pushing function arguments. */
1098#define STACK_POINTER_REGNUM 7
1099
1100/* Base register for access to local variables of the function. */
564d80f4
JH
1101#define HARD_FRAME_POINTER_REGNUM 6
1102
1103/* Base register for access to local variables of the function. */
b0d95de8 1104#define FRAME_POINTER_REGNUM 20
c98f8742
JVA
1105
1106/* First floating point reg */
1107#define FIRST_FLOAT_REG 8
1108
1109/* First & last stack-like regs */
1110#define FIRST_STACK_REG FIRST_FLOAT_REG
1111#define LAST_STACK_REG (FIRST_FLOAT_REG + 7)
1112
a7180f70
BS
1113#define FIRST_SSE_REG (FRAME_POINTER_REGNUM + 1)
1114#define LAST_SSE_REG (FIRST_SSE_REG + 7)
fce5a9f2 1115
a7180f70
BS
1116#define FIRST_MMX_REG (LAST_SSE_REG + 1)
1117#define LAST_MMX_REG (FIRST_MMX_REG + 7)
1118
3f3f2124
JH
1119#define FIRST_REX_INT_REG (LAST_MMX_REG + 1)
1120#define LAST_REX_INT_REG (FIRST_REX_INT_REG + 7)
1121
1122#define FIRST_REX_SSE_REG (LAST_REX_INT_REG + 1)
1123#define LAST_REX_SSE_REG (FIRST_REX_SSE_REG + 7)
1124
c98f8742
JVA
1125/* Value should be nonzero if functions must have frame pointers.
1126 Zero means the frame pointer need not be set up (and parms
1127 may be accessed via the stack pointer) in functions that seem suitable.
1128 This is computed in `reload', in reload1.c. */
6fca22eb
RH
1129#define FRAME_POINTER_REQUIRED ix86_frame_pointer_required ()
1130
aabcd309 1131/* Override this in other tm.h files to cope with various OS lossage
6fca22eb
RH
1132 requiring a frame pointer. */
1133#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1134#define SUBTARGET_FRAME_POINTER_REQUIRED 0
1135#endif
1136
1137/* Make sure we can access arbitrary call frames. */
1138#define SETUP_FRAME_ADDRESSES() ix86_setup_frame_addresses ()
c98f8742
JVA
1139
1140/* Base register for access to arguments of the function. */
1141#define ARG_POINTER_REGNUM 16
1142
d2836273
JH
1143/* Register in which static-chain is passed to a function.
1144 We do use ECX as static chain register for 32 bit ABI. On the
1145 64bit ABI, ECX is an argument register, so we use R10 instead. */
2ff8644d 1146#define STATIC_CHAIN_REGNUM (TARGET_64BIT ? R10_REG : CX_REG)
c98f8742
JVA
1147
1148/* Register to hold the addressing base for position independent
5b43fed1
RH
1149 code access to data items. We don't use PIC pointer for 64bit
1150 mode. Define the regnum to dummy value to prevent gcc from
fce5a9f2 1151 pessimizing code dealing with EBX.
bd09bdeb
RH
1152
1153 To avoid clobbering a call-saved register unnecessarily, we renumber
1154 the pic register when possible. The change is visible after the
1155 prologue has been emitted. */
1156
2e3f842f 1157#define REAL_PIC_OFFSET_TABLE_REGNUM BX_REG
bd09bdeb
RH
1158
1159#define PIC_OFFSET_TABLE_REGNUM \
7dcbf659
JH
1160 ((TARGET_64BIT && ix86_cmodel == CM_SMALL_PIC) \
1161 || !flag_pic ? INVALID_REGNUM \
bd09bdeb
RH
1162 : reload_completed ? REGNO (pic_offset_table_rtx) \
1163 : REAL_PIC_OFFSET_TABLE_REGNUM)
c98f8742 1164
5fc0e5df
KW
1165#define GOT_SYMBOL_NAME "_GLOBAL_OFFSET_TABLE_"
1166
c51e6d85 1167/* This is overridden by <cygwin.h>. */
5e062767
DS
1168#define MS_AGGREGATE_RETURN 0
1169
61fec9ff
JB
1170/* This is overridden by <netware.h>. */
1171#define KEEP_AGGREGATE_RETURN_POINTER 0
c98f8742
JVA
1172\f
1173/* Define the classes of registers for register constraints in the
1174 machine description. Also define ranges of constants.
1175
1176 One of the classes must always be named ALL_REGS and include all hard regs.
1177 If there is more than one class, another class must be named NO_REGS
1178 and contain no registers.
1179
1180 The name GENERAL_REGS must be the name of a class (or an alias for
1181 another name such as ALL_REGS). This is the class of registers
1182 that is allowed by "g" or "r" in a register constraint.
1183 Also, registers outside this class are allocated only when
1184 instructions express preferences for them.
1185
1186 The classes must be numbered in nondecreasing order; that is,
1187 a larger-numbered class must never be contained completely
1188 in a smaller-numbered class.
1189
1190 For any two classes, it is very desirable that there be another
ab408a86
JVA
1191 class that represents their union.
1192
1193 It might seem that class BREG is unnecessary, since no useful 386
1194 opcode needs reg %ebx. But some systems pass args to the OS in ebx,
e075ae69
RH
1195 and the "b" register constraint is useful in asms for syscalls.
1196
03c259ad 1197 The flags, fpsr and fpcr registers are in no class. */
c98f8742
JVA
1198
1199enum reg_class
1200{
1201 NO_REGS,
e075ae69 1202 AREG, DREG, CREG, BREG, SIREG, DIREG,
4b71cd6e 1203 AD_REGS, /* %eax/%edx for DImode */
c98f8742 1204 Q_REGS, /* %eax %ebx %ecx %edx */
564d80f4 1205 NON_Q_REGS, /* %esi %edi %ebp %esp */
c98f8742 1206 INDEX_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp */
3f3f2124
JH
1207 LEGACY_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp */
1208 GENERAL_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp %r8 - %r15*/
c98f8742
JVA
1209 FP_TOP_REG, FP_SECOND_REG, /* %st(0) %st(1) */
1210 FLOAT_REGS,
06f4e35d 1211 SSE_FIRST_REG,
a7180f70
BS
1212 SSE_REGS,
1213 MMX_REGS,
446988df
JH
1214 FP_TOP_SSE_REGS,
1215 FP_SECOND_SSE_REGS,
1216 FLOAT_SSE_REGS,
1217 FLOAT_INT_REGS,
1218 INT_SSE_REGS,
1219 FLOAT_INT_SSE_REGS,
c98f8742
JVA
1220 ALL_REGS, LIM_REG_CLASSES
1221};
1222
d9a5f180
GS
1223#define N_REG_CLASSES ((int) LIM_REG_CLASSES)
1224
1225#define INTEGER_CLASS_P(CLASS) \
1226 reg_class_subset_p ((CLASS), GENERAL_REGS)
1227#define FLOAT_CLASS_P(CLASS) \
1228 reg_class_subset_p ((CLASS), FLOAT_REGS)
1229#define SSE_CLASS_P(CLASS) \
06f4e35d 1230 reg_class_subset_p ((CLASS), SSE_REGS)
d9a5f180 1231#define MMX_CLASS_P(CLASS) \
f75959a6 1232 ((CLASS) == MMX_REGS)
d9a5f180
GS
1233#define MAYBE_INTEGER_CLASS_P(CLASS) \
1234 reg_classes_intersect_p ((CLASS), GENERAL_REGS)
1235#define MAYBE_FLOAT_CLASS_P(CLASS) \
1236 reg_classes_intersect_p ((CLASS), FLOAT_REGS)
1237#define MAYBE_SSE_CLASS_P(CLASS) \
1238 reg_classes_intersect_p (SSE_REGS, (CLASS))
1239#define MAYBE_MMX_CLASS_P(CLASS) \
1240 reg_classes_intersect_p (MMX_REGS, (CLASS))
1241
1242#define Q_CLASS_P(CLASS) \
1243 reg_class_subset_p ((CLASS), Q_REGS)
7c6b971d 1244
43f3a59d 1245/* Give names of register classes as strings for dump file. */
c98f8742
JVA
1246
1247#define REG_CLASS_NAMES \
1248{ "NO_REGS", \
ab408a86 1249 "AREG", "DREG", "CREG", "BREG", \
c98f8742 1250 "SIREG", "DIREG", \
e075ae69
RH
1251 "AD_REGS", \
1252 "Q_REGS", "NON_Q_REGS", \
c98f8742 1253 "INDEX_REGS", \
3f3f2124 1254 "LEGACY_REGS", \
c98f8742
JVA
1255 "GENERAL_REGS", \
1256 "FP_TOP_REG", "FP_SECOND_REG", \
1257 "FLOAT_REGS", \
cb482895 1258 "SSE_FIRST_REG", \
a7180f70
BS
1259 "SSE_REGS", \
1260 "MMX_REGS", \
446988df
JH
1261 "FP_TOP_SSE_REGS", \
1262 "FP_SECOND_SSE_REGS", \
1263 "FLOAT_SSE_REGS", \
8fcaaa80 1264 "FLOAT_INT_REGS", \
446988df
JH
1265 "INT_SSE_REGS", \
1266 "FLOAT_INT_SSE_REGS", \
c98f8742
JVA
1267 "ALL_REGS" }
1268
1269/* Define which registers fit in which classes.
1270 This is an initializer for a vector of HARD_REG_SET
1271 of length N_REG_CLASSES. */
1272
a7180f70 1273#define REG_CLASS_CONTENTS \
3f3f2124
JH
1274{ { 0x00, 0x0 }, \
1275 { 0x01, 0x0 }, { 0x02, 0x0 }, /* AREG, DREG */ \
1276 { 0x04, 0x0 }, { 0x08, 0x0 }, /* CREG, BREG */ \
1277 { 0x10, 0x0 }, { 0x20, 0x0 }, /* SIREG, DIREG */ \
1278 { 0x03, 0x0 }, /* AD_REGS */ \
1279 { 0x0f, 0x0 }, /* Q_REGS */ \
b0d95de8
UB
1280 { 0x1100f0, 0x1fe0 }, /* NON_Q_REGS */ \
1281 { 0x7f, 0x1fe0 }, /* INDEX_REGS */ \
1282 { 0x1100ff, 0x0 }, /* LEGACY_REGS */ \
1283 { 0x1100ff, 0x1fe0 }, /* GENERAL_REGS */ \
3f3f2124
JH
1284 { 0x100, 0x0 }, { 0x0200, 0x0 },/* FP_TOP_REG, FP_SECOND_REG */\
1285 { 0xff00, 0x0 }, /* FLOAT_REGS */ \
cb482895 1286 { 0x200000, 0x0 }, /* SSE_FIRST_REG */ \
b0d95de8
UB
1287{ 0x1fe00000,0x1fe000 }, /* SSE_REGS */ \
1288{ 0xe0000000, 0x1f }, /* MMX_REGS */ \
1289{ 0x1fe00100,0x1fe000 }, /* FP_TOP_SSE_REG */ \
1290{ 0x1fe00200,0x1fe000 }, /* FP_SECOND_SSE_REG */ \
1291{ 0x1fe0ff00,0x3fe000 }, /* FLOAT_SSE_REGS */ \
1292 { 0x1ffff, 0x1fe0 }, /* FLOAT_INT_REGS */ \
1293{ 0x1fe100ff,0x1fffe0 }, /* INT_SSE_REGS */ \
1294{ 0x1fe1ffff,0x1fffe0 }, /* FLOAT_INT_SSE_REGS */ \
1295{ 0xffffffff,0x1fffff } \
e075ae69 1296}
c98f8742 1297
058e97ec
VM
1298/* The following macro defines cover classes for Integrated Register
1299 Allocator. Cover classes is a set of non-intersected register
1300 classes covering all hard registers used for register allocation
1301 purpose. Any move between two registers of a cover class should be
1302 cheaper than load or store of the registers. The macro value is
1303 array of register classes with LIM_REG_CLASSES used as the end
1304 marker. */
1305
1306#define IRA_COVER_CLASSES \
1307{ \
1308 GENERAL_REGS, FLOAT_REGS, MMX_REGS, SSE_REGS, LIM_REG_CLASSES \
1309}
1310
c98f8742
JVA
1311/* The same information, inverted:
1312 Return the class number of the smallest class containing
1313 reg number REGNO. This could be a conditional expression
1314 or could index an array. */
1315
c98f8742
JVA
1316#define REGNO_REG_CLASS(REGNO) (regclass_map[REGNO])
1317
1318/* When defined, the compiler allows registers explicitly used in the
1319 rtl to be used as spill registers but prevents the compiler from
892a2d68 1320 extending the lifetime of these registers. */
c98f8742 1321
2922fe9e 1322#define SMALL_REGISTER_CLASSES 1
c98f8742 1323
fb84c7a0 1324#define QI_REG_P(X) (REG_P (X) && REGNO (X) < 4)
3f3f2124 1325
d9a5f180 1326#define GENERAL_REGNO_P(N) \
fb84c7a0 1327 ((N) <= STACK_POINTER_REGNUM || REX_INT_REGNO_P (N))
3f3f2124
JH
1328
1329#define GENERAL_REG_P(X) \
6189a572 1330 (REG_P (X) && GENERAL_REGNO_P (REGNO (X)))
3f3f2124
JH
1331
1332#define ANY_QI_REG_P(X) (TARGET_64BIT ? GENERAL_REG_P(X) : QI_REG_P (X))
1333
fb84c7a0
UB
1334#define REX_INT_REGNO_P(N) \
1335 IN_RANGE ((N), FIRST_REX_INT_REG, LAST_REX_INT_REG)
3f3f2124
JH
1336#define REX_INT_REG_P(X) (REG_P (X) && REX_INT_REGNO_P (REGNO (X)))
1337
c98f8742 1338#define FP_REG_P(X) (REG_P (X) && FP_REGNO_P (REGNO (X)))
fb84c7a0 1339#define FP_REGNO_P(N) IN_RANGE ((N), FIRST_STACK_REG, LAST_STACK_REG)
446988df 1340#define ANY_FP_REG_P(X) (REG_P (X) && ANY_FP_REGNO_P (REGNO (X)))
d9a5f180 1341#define ANY_FP_REGNO_P(N) (FP_REGNO_P (N) || SSE_REGNO_P (N))
a7180f70 1342
54a88090 1343#define X87_FLOAT_MODE_P(MODE) \
27ac40e2 1344 (TARGET_80387 && ((MODE) == SFmode || (MODE) == DFmode || (MODE) == XFmode))
54a88090 1345
fb84c7a0
UB
1346#define SSE_REG_P(N) (REG_P (N) && SSE_REGNO_P (REGNO (N)))
1347#define SSE_REGNO_P(N) \
1348 (IN_RANGE ((N), FIRST_SSE_REG, LAST_SSE_REG) \
1349 || REX_SSE_REGNO_P (N))
3f3f2124 1350
4977bab6 1351#define REX_SSE_REGNO_P(N) \
fb84c7a0 1352 IN_RANGE ((N), FIRST_REX_SSE_REG, LAST_REX_SSE_REG)
4977bab6 1353
d9a5f180
GS
1354#define SSE_REGNO(N) \
1355 ((N) < 8 ? FIRST_SSE_REG + (N) : FIRST_REX_SSE_REG + (N) - 8)
446988df 1356
d9a5f180 1357#define SSE_FLOAT_MODE_P(MODE) \
91da27c5 1358 ((TARGET_SSE && (MODE) == SFmode) || (TARGET_SSE2 && (MODE) == DFmode))
a7180f70 1359
d6023b50
UB
1360#define SSE_VEC_FLOAT_MODE_P(MODE) \
1361 ((TARGET_SSE && (MODE) == V4SFmode) || (TARGET_SSE2 && (MODE) == V2DFmode))
1362
95879c72
L
1363#define AVX_FLOAT_MODE_P(MODE) \
1364 (TARGET_AVX && ((MODE) == SFmode || (MODE) == DFmode))
1365
1366#define AVX128_VEC_FLOAT_MODE_P(MODE) \
1367 (TARGET_AVX && ((MODE) == V4SFmode || (MODE) == V2DFmode))
1368
1369#define AVX256_VEC_FLOAT_MODE_P(MODE) \
1370 (TARGET_AVX && ((MODE) == V8SFmode || (MODE) == V4DFmode))
1371
1372#define AVX_VEC_FLOAT_MODE_P(MODE) \
1373 (TARGET_AVX && ((MODE) == V4SFmode || (MODE) == V2DFmode \
1374 || (MODE) == V8SFmode || (MODE) == V4DFmode))
1375
d9a5f180 1376#define MMX_REG_P(XOP) (REG_P (XOP) && MMX_REGNO_P (REGNO (XOP)))
fb84c7a0 1377#define MMX_REGNO_P(N) IN_RANGE ((N), FIRST_MMX_REG, LAST_MMX_REG)
fce5a9f2 1378
fb84c7a0 1379#define STACK_REG_P(XOP) (REG_P (XOP) && STACK_REGNO_P (REGNO (XOP)))
fb84c7a0 1380#define STACK_REGNO_P(N) IN_RANGE ((N), FIRST_STACK_REG, LAST_STACK_REG)
c98f8742 1381
d9a5f180 1382#define STACK_TOP_P(XOP) (REG_P (XOP) && REGNO (XOP) == FIRST_STACK_REG)
c98f8742 1383
e075ae69
RH
1384#define CC_REG_P(X) (REG_P (X) && CC_REGNO_P (REGNO (X)))
1385#define CC_REGNO_P(X) ((X) == FLAGS_REG || (X) == FPSR_REG)
1386
c98f8742
JVA
1387/* The class value for index registers, and the one for base regs. */
1388
1389#define INDEX_REG_CLASS INDEX_REGS
1390#define BASE_REG_CLASS GENERAL_REGS
1391
c98f8742 1392/* Place additional restrictions on the register class to use when it
4cbb525c 1393 is necessary to be able to hold a value of mode MODE in a reload
892a2d68 1394 register for which class CLASS would ordinarily be used. */
c98f8742 1395
d2836273
JH
1396#define LIMIT_RELOAD_CLASS(MODE, CLASS) \
1397 ((MODE) == QImode && !TARGET_64BIT \
3b8d200e
JJ
1398 && ((CLASS) == ALL_REGS || (CLASS) == GENERAL_REGS \
1399 || (CLASS) == LEGACY_REGS || (CLASS) == INDEX_REGS) \
c98f8742
JVA
1400 ? Q_REGS : (CLASS))
1401
1402/* Given an rtx X being reloaded into a reg required to be
1403 in class CLASS, return the class of reg to actually use.
1404 In general this is just CLASS; but on some machines
1405 in some cases it is preferable to use a more restrictive class.
1406 On the 80386 series, we prevent floating constants from being
1407 reloaded into floating registers (since no move-insn can do that)
1408 and we ensure that QImodes aren't reloaded into the esi or edi reg. */
1409
d398b3b1 1410/* Put float CONST_DOUBLE in the constant pool instead of fp regs.
c98f8742 1411 QImode must go into class Q_REGS.
d398b3b1 1412 Narrow ALL_REGS to GENERAL_REGS. This supports allowing movsf and
892a2d68 1413 movdf to do mem-to-mem moves through integer regs. */
c98f8742 1414
d9a5f180
GS
1415#define PREFERRED_RELOAD_CLASS(X, CLASS) \
1416 ix86_preferred_reload_class ((X), (CLASS))
85ff473e 1417
b5c82fa1
PB
1418/* Discourage putting floating-point values in SSE registers unless
1419 SSE math is being used, and likewise for the 387 registers. */
1420
1421#define PREFERRED_OUTPUT_RELOAD_CLASS(X, CLASS) \
1422 ix86_preferred_output_reload_class ((X), (CLASS))
1423
85ff473e 1424/* If we are copying between general and FP registers, we need a memory
f84aa48a 1425 location. The same is true for SSE and MMX registers. */
d9a5f180
GS
1426#define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
1427 ix86_secondary_memory_needed ((CLASS1), (CLASS2), (MODE), 1)
e075ae69 1428
c62b3659
UB
1429/* Get_secondary_mem widens integral modes to BITS_PER_WORD.
1430 There is no need to emit full 64 bit move on 64 bit targets
1431 for integral modes that can be moved using 32 bit move. */
1432#define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
1433 (GET_MODE_BITSIZE (MODE) < 32 && INTEGRAL_MODE_P (MODE) \
1434 ? mode_for_size (32, GET_MODE_CLASS (MODE), 0) \
1435 : MODE)
1436
c98f8742
JVA
1437/* Return the maximum number of consecutive registers
1438 needed to represent mode MODE in a register of class CLASS. */
1439/* On the 80386, this is the size of MODE in words,
f8a1ebc6 1440 except in the FP regs, where a single reg is always enough. */
a7180f70 1441#define CLASS_MAX_NREGS(CLASS, MODE) \
92d0fb09
JH
1442 (!MAYBE_INTEGER_CLASS_P (CLASS) \
1443 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
f8a1ebc6
JH
1444 : (((((MODE) == XFmode ? 12 : GET_MODE_SIZE (MODE))) \
1445 + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
f5316dfe
MM
1446
1447/* A C expression whose value is nonzero if pseudos that have been
1448 assigned to registers of class CLASS would likely be spilled
1449 because registers of CLASS are needed for spill registers.
1450
1451 The default value of this macro returns 1 if CLASS has exactly one
1452 register and zero otherwise. On most machines, this default
1453 should be used. Only define this macro to some other expression
1454 if pseudo allocated by `local-alloc.c' end up in memory because
ddd5a7c1 1455 their hard registers were needed for spill registers. If this
f5316dfe
MM
1456 macro returns nonzero for those classes, those pseudos will only
1457 be allocated by `global.c', which knows how to reallocate the
1458 pseudo to another register. If there would not be another
1459 register available for reallocation, you should not change the
1460 definition of this macro since the only effect of such a
1461 definition would be to slow down register allocation. */
1462
1463#define CLASS_LIKELY_SPILLED_P(CLASS) \
1464 (((CLASS) == AREG) \
1465 || ((CLASS) == DREG) \
1466 || ((CLASS) == CREG) \
1467 || ((CLASS) == BREG) \
1468 || ((CLASS) == AD_REGS) \
1469 || ((CLASS) == SIREG) \
b0af5c03
JH
1470 || ((CLASS) == DIREG) \
1471 || ((CLASS) == FP_TOP_REG) \
1472 || ((CLASS) == FP_SECOND_REG))
f5316dfe 1473
1272914c
RH
1474/* Return a class of registers that cannot change FROM mode to TO mode. */
1475
1476#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1477 ix86_cannot_change_mode_class (FROM, TO, CLASS)
c98f8742
JVA
1478\f
1479/* Stack layout; function entry, exit and calling. */
1480
1481/* Define this if pushing a word on the stack
1482 makes the stack pointer a smaller address. */
1483#define STACK_GROWS_DOWNWARD
1484
a4d05547 1485/* Define this to nonzero if the nominal address of the stack frame
c98f8742
JVA
1486 is at the high-address end of the local variables;
1487 that is, each additional local variable allocated
1488 goes at a more negative offset in the frame. */
f62c8a5c 1489#define FRAME_GROWS_DOWNWARD 1
c98f8742
JVA
1490
1491/* Offset within stack frame to start allocating local variables at.
1492 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1493 first local allocated. Otherwise, it is the offset to the BEGINNING
1494 of the first local allocated. */
1495#define STARTING_FRAME_OFFSET 0
1496
1497/* If we generate an insn to push BYTES bytes,
1498 this says how many the stack pointer really advances by.
6541fe75
JJ
1499 On 386, we have pushw instruction that decrements by exactly 2 no
1500 matter what the position was, there is no pushb.
1501 But as CIE data alignment factor on this arch is -4, we need to make
1502 sure all stack pointer adjustments are in multiple of 4.
fce5a9f2 1503
d2836273
JH
1504 For 64bit ABI we round up to 8 bytes.
1505 */
c98f8742 1506
d2836273
JH
1507#define PUSH_ROUNDING(BYTES) \
1508 (TARGET_64BIT \
1509 ? (((BYTES) + 7) & (-8)) \
6541fe75 1510 : (((BYTES) + 3) & (-4)))
c98f8742 1511
f73ad30e
JH
1512/* If defined, the maximum amount of space required for outgoing arguments will
1513 be computed and placed into the variable
38173d38 1514 `crtl->outgoing_args_size'. No space will be pushed onto the
f73ad30e 1515 stack for each call; instead, the function prologue should increase the stack
9aa5c1b2
JH
1516 frame size by this amount.
1517
1518 MS ABI seem to require 16 byte alignment everywhere except for function
1519 prologue and apilogue. This is not possible without
1520 ACCUMULATE_OUTGOING_ARGS. */
f73ad30e 1521
9aa5c1b2 1522#define ACCUMULATE_OUTGOING_ARGS (TARGET_ACCUMULATE_OUTGOING_ARGS || ix86_cfun_abi () == MS_ABI)
f73ad30e
JH
1523
1524/* If defined, a C expression whose value is nonzero when we want to use PUSH
1525 instructions to pass outgoing arguments. */
1526
1527#define PUSH_ARGS (TARGET_PUSH_ARGS && !ACCUMULATE_OUTGOING_ARGS)
1528
2da4124d
L
1529/* We want the stack and args grow in opposite directions, even if
1530 PUSH_ARGS is 0. */
1531#define PUSH_ARGS_REVERSED 1
1532
c98f8742
JVA
1533/* Offset of first parameter from the argument pointer register value. */
1534#define FIRST_PARM_OFFSET(FNDECL) 0
1535
a7180f70
BS
1536/* Define this macro if functions should assume that stack space has been
1537 allocated for arguments even when their values are passed in registers.
1538
1539 The value of this macro is the size, in bytes, of the area reserved for
1540 arguments passed in registers for the function represented by FNDECL.
1541
1542 This space can be allocated by the caller, or be a part of the
1543 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE' says
1544 which. */
7c800926
KT
1545#define REG_PARM_STACK_SPACE(FNDECL) ix86_reg_parm_stack_space (FNDECL)
1546
4ae8027b
UB
1547#define OUTGOING_REG_PARM_STACK_SPACE(FNTYPE) \
1548 (ix86_function_type_abi (FNTYPE) == MS_ABI)
7c800926 1549
c98f8742
JVA
1550/* Value is the number of bytes of arguments automatically
1551 popped when returning from a subroutine call.
8b109b37 1552 FUNDECL is the declaration node of the function (as a tree),
c98f8742
JVA
1553 FUNTYPE is the data type of the function (as a tree),
1554 or for a library call it is an identifier node for the subroutine name.
1555 SIZE is the number of bytes of arguments passed on the stack.
1556
1557 On the 80386, the RTD insn may be used to pop them if the number
1558 of args is fixed, but if the number is variable then the caller
1559 must pop them all. RTD can't be used for library calls now
1560 because the library is compiled with the Unix compiler.
1561 Use of RTD is a selectable option, since it is incompatible with
1562 standard Unix calling sequences. If the option is not selected,
b08de47e
MM
1563 the caller must always pop the args.
1564
1565 The attribute stdcall is equivalent to RTD on a per module basis. */
c98f8742 1566
d9a5f180
GS
1567#define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) \
1568 ix86_return_pops_args ((FUNDECL), (FUNTYPE), (SIZE))
c98f8742 1569
4ae8027b 1570#define FUNCTION_VALUE_REGNO_P(N) ix86_function_value_regno_p (N)
c98f8742
JVA
1571
1572/* Define how to find the value returned by a library function
1573 assuming the value has mode MODE. */
1574
4ae8027b 1575#define LIBCALL_VALUE(MODE) ix86_libcall_value (MODE)
c98f8742 1576
e9125c09
TW
1577/* Define the size of the result block used for communication between
1578 untyped_call and untyped_return. The block contains a DImode value
1579 followed by the block used by fnsave and frstor. */
1580
1581#define APPLY_RESULT_SIZE (8+108)
1582
b08de47e 1583/* 1 if N is a possible register number for function argument passing. */
53c17031 1584#define FUNCTION_ARG_REGNO_P(N) ix86_function_arg_regno_p (N)
c98f8742
JVA
1585
1586/* Define a data type for recording info about an argument list
1587 during the scan of that argument list. This data type should
1588 hold all necessary information about the function itself
1589 and about the args processed so far, enough to enable macros
b08de47e 1590 such as FUNCTION_ARG to determine where the next arg should go. */
c98f8742 1591
e075ae69 1592typedef struct ix86_args {
fa283935 1593 int words; /* # words passed so far */
b08de47e
MM
1594 int nregs; /* # registers available for passing */
1595 int regno; /* next available register number */
9d72d996 1596 int fastcall; /* fastcall calling convention is used */
fa283935 1597 int sse_words; /* # sse words passed so far */
a7180f70 1598 int sse_nregs; /* # sse registers available for passing */
95879c72 1599 int warn_avx; /* True when we want to warn about AVX ABI. */
47a37ce4 1600 int warn_sse; /* True when we want to warn about SSE ABI. */
fa283935
UB
1601 int warn_mmx; /* True when we want to warn about MMX ABI. */
1602 int sse_regno; /* next available sse register number */
1603 int mmx_words; /* # mmx words passed so far */
bcf17554
JH
1604 int mmx_nregs; /* # mmx registers available for passing */
1605 int mmx_regno; /* next available mmx register number */
892a2d68 1606 int maybe_vaarg; /* true for calls to possibly vardic fncts. */
2f84b963
RG
1607 int float_in_sse; /* 1 if in 32-bit mode SFmode (2 for DFmode) should
1608 be passed in SSE registers. Otherwise 0. */
7c800926
KT
1609 int call_abi; /* Set to SYSV_ABI for sysv abi. Otherwise
1610 MS_ABI for ms abi. */
b08de47e 1611} CUMULATIVE_ARGS;
c98f8742
JVA
1612
1613/* Initialize a variable CUM of type CUMULATIVE_ARGS
1614 for a call to a function whose data type is FNTYPE.
b08de47e 1615 For a library call, FNTYPE is 0. */
c98f8742 1616
0f6937fe 1617#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
dafc5b82 1618 init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
c98f8742
JVA
1619
1620/* Update the data in CUM to advance over an argument
1621 of mode MODE and data type TYPE.
1622 (TYPE is null for libcalls where that information may not be available.) */
1623
d9a5f180
GS
1624#define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
1625 function_arg_advance (&(CUM), (MODE), (TYPE), (NAMED))
c98f8742
JVA
1626
1627/* Define where to put the arguments to a function.
1628 Value is zero to push the argument on the stack,
1629 or a hard register in which to store the argument.
1630
1631 MODE is the argument's machine mode.
1632 TYPE is the data type of the argument (as a tree).
1633 This is null for libcalls where that information may
1634 not be available.
1635 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1636 the preceding args and about the function being called.
1637 NAMED is nonzero if this argument is a named parameter
1638 (otherwise it is an extra parameter matching an ellipsis). */
1639
c98f8742 1640#define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
d9a5f180 1641 function_arg (&(CUM), (MODE), (TYPE), (NAMED))
c98f8742 1642
a5fe455b
ZW
1643#define TARGET_ASM_FILE_END ix86_file_end
1644#define NEED_INDICATE_EXEC_STACK 0
3a0433fd 1645
c98f8742
JVA
1646/* Output assembler code to FILE to increment profiler label # LABELNO
1647 for profiling a function entry. */
1648
a5fa1ecd
JH
1649#define FUNCTION_PROFILER(FILE, LABELNO) x86_function_profiler (FILE, LABELNO)
1650
1651#define MCOUNT_NAME "_mcount"
1652
1653#define PROFILE_COUNT_REGISTER "edx"
c98f8742
JVA
1654
1655/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1656 the stack pointer does not matter. The value is tested only in
1657 functions that have frame pointers.
1658 No definition is equivalent to always zero. */
fce5a9f2 1659/* Note on the 386 it might be more efficient not to define this since
c98f8742
JVA
1660 we have to restore it ourselves from the frame pointer, in order to
1661 use pop */
1662
1663#define EXIT_IGNORE_STACK 1
1664
c98f8742
JVA
1665/* Output assembler code for a block containing the constant parts
1666 of a trampoline, leaving space for the variable parts. */
1667
a269a03c 1668/* On the 386, the trampoline contains two instructions:
c98f8742 1669 mov #STATIC,ecx
a269a03c
JC
1670 jmp FUNCTION
1671 The trampoline is generated entirely at runtime. The operand of JMP
1672 is the address of FUNCTION relative to the instruction following the
1673 JMP (which is 5 bytes long). */
c98f8742
JVA
1674
1675/* Length in units of the trampoline for entering a nested function. */
1676
39d04363 1677#define TRAMPOLINE_SIZE (TARGET_64BIT ? 23 : 10)
c98f8742
JVA
1678
1679/* Emit RTL insns to initialize the variable parts of a trampoline.
1680 FNADDR is an RTX for the address of the function's pure code.
1681 CXT is an RTX for the static chain value for the function. */
1682
d9a5f180
GS
1683#define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1684 x86_initialize_trampoline ((TRAMP), (FNADDR), (CXT))
c98f8742
JVA
1685\f
1686/* Definitions for register eliminations.
1687
1688 This is an array of structures. Each structure initializes one pair
1689 of eliminable registers. The "from" register number is given first,
1690 followed by "to". Eliminations of the same "from" register are listed
1691 in order of preference.
1692
afc2cd05
NC
1693 There are two registers that can always be eliminated on the i386.
1694 The frame pointer and the arg pointer can be replaced by either the
1695 hard frame pointer or to the stack pointer, depending upon the
1696 circumstances. The hard frame pointer is not used before reload and
1697 so it is not eligible for elimination. */
c98f8742 1698
564d80f4
JH
1699#define ELIMINABLE_REGS \
1700{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1701 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1702 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1703 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}} \
c98f8742 1704
2c5a510c 1705/* Given FROM and TO register numbers, say whether this elimination is
2e3f842f 1706 allowed. */
c98f8742 1707
2e3f842f 1708#define CAN_ELIMINATE(FROM, TO) ix86_can_eliminate ((FROM), (TO))
c98f8742
JVA
1709
1710/* Define the offset between two registers, one to be eliminated, and the other
1711 its replacement, at the start of a routine. */
1712
d9a5f180
GS
1713#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1714 ((OFFSET) = ix86_initial_elimination_offset ((FROM), (TO)))
c98f8742
JVA
1715\f
1716/* Addressing modes, and classification of registers for them. */
1717
c98f8742
JVA
1718/* Macros to check register numbers against specific register classes. */
1719
1720/* These assume that REGNO is a hard or pseudo reg number.
1721 They give nonzero only if REGNO is a hard reg of the suitable class
1722 or a pseudo reg currently allocated to a suitable hard reg.
1723 Since they use reg_renumber, they are safe only once reg_renumber
1724 has been allocated, which happens in local-alloc.c. */
1725
3f3f2124
JH
1726#define REGNO_OK_FOR_INDEX_P(REGNO) \
1727 ((REGNO) < STACK_POINTER_REGNUM \
fb84c7a0
UB
1728 || REX_INT_REGNO_P (REGNO) \
1729 || (unsigned) reg_renumber[(REGNO)] < STACK_POINTER_REGNUM \
1730 || REX_INT_REGNO_P ((unsigned) reg_renumber[(REGNO)]))
c98f8742 1731
3f3f2124 1732#define REGNO_OK_FOR_BASE_P(REGNO) \
fb84c7a0 1733 (GENERAL_REGNO_P (REGNO) \
3f3f2124
JH
1734 || (REGNO) == ARG_POINTER_REGNUM \
1735 || (REGNO) == FRAME_POINTER_REGNUM \
fb84c7a0 1736 || GENERAL_REGNO_P ((unsigned) reg_renumber[(REGNO)]))
c98f8742 1737
c98f8742
JVA
1738/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1739 and check its validity for a certain class.
1740 We have two alternate definitions for each of them.
1741 The usual definition accepts all pseudo regs; the other rejects
1742 them unless they have been allocated suitable hard regs.
1743 The symbol REG_OK_STRICT causes the latter definition to be used.
1744
1745 Most source files want to accept pseudo regs in the hope that
1746 they will get allocated to the class that the insn wants them to be in.
1747 Source files for reload pass need to be strict.
1748 After reload, it makes no difference, since pseudo regs have
1749 been eliminated by then. */
1750
c98f8742 1751
ff482c8d 1752/* Non strict versions, pseudos are ok. */
3b3c6a3f
MM
1753#define REG_OK_FOR_INDEX_NONSTRICT_P(X) \
1754 (REGNO (X) < STACK_POINTER_REGNUM \
fb84c7a0 1755 || REX_INT_REGNO_P (REGNO (X)) \
c98f8742
JVA
1756 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1757
3b3c6a3f 1758#define REG_OK_FOR_BASE_NONSTRICT_P(X) \
fb84c7a0 1759 (GENERAL_REGNO_P (REGNO (X)) \
3b3c6a3f 1760 || REGNO (X) == ARG_POINTER_REGNUM \
3f3f2124 1761 || REGNO (X) == FRAME_POINTER_REGNUM \
3b3c6a3f 1762 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
c98f8742 1763
3b3c6a3f
MM
1764/* Strict versions, hard registers only */
1765#define REG_OK_FOR_INDEX_STRICT_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1766#define REG_OK_FOR_BASE_STRICT_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
c98f8742 1767
3b3c6a3f 1768#ifndef REG_OK_STRICT
d9a5f180
GS
1769#define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_NONSTRICT_P (X)
1770#define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_NONSTRICT_P (X)
3b3c6a3f
MM
1771
1772#else
d9a5f180
GS
1773#define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_STRICT_P (X)
1774#define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_STRICT_P (X)
c98f8742
JVA
1775#endif
1776
1777/* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1778 that is a valid memory address for an instruction.
1779 The MODE argument is the machine mode for the MEM expression
1780 that wants to use this address.
1781
1782 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS,
1783 except for CONSTANT_ADDRESS_P which is usually machine-independent.
1784
1785 See legitimize_pic_address in i386.c for details as to what
1786 constitutes a legitimate address when -fpic is used. */
1787
1788#define MAX_REGS_PER_ADDRESS 2
1789
f996902d 1790#define CONSTANT_ADDRESS_P(X) constant_address_p (X)
c98f8742
JVA
1791
1792/* Nonzero if the constant value X is a legitimate general operand.
1793 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1794
f996902d 1795#define LEGITIMATE_CONSTANT_P(X) legitimate_constant_p (X)
c98f8742 1796
3b3c6a3f
MM
1797#ifdef REG_OK_STRICT
1798#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
d9a5f180
GS
1799do { \
1800 if (legitimate_address_p ((MODE), (X), 1)) \
3b3c6a3f 1801 goto ADDR; \
d9a5f180 1802} while (0)
c98f8742 1803
3b3c6a3f
MM
1804#else
1805#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
d9a5f180
GS
1806do { \
1807 if (legitimate_address_p ((MODE), (X), 0)) \
c98f8742 1808 goto ADDR; \
d9a5f180 1809} while (0)
c98f8742 1810
3b3c6a3f
MM
1811#endif
1812
b949ea8b
JW
1813/* If defined, a C expression to determine the base term of address X.
1814 This macro is used in only one place: `find_base_term' in alias.c.
1815
1816 It is always safe for this macro to not be defined. It exists so
1817 that alias analysis can understand machine-dependent addresses.
1818
1819 The typical use of this macro is to handle addresses containing
1820 a label_ref or symbol_ref within an UNSPEC. */
1821
d9a5f180 1822#define FIND_BASE_TERM(X) ix86_find_base_term (X)
b949ea8b 1823
c98f8742
JVA
1824/* Try machine-dependent ways of modifying an illegitimate address
1825 to be legitimate. If we find one, return the new, valid address.
1826 This macro is used in only one place: `memory_address' in explow.c.
1827
1828 OLDX is the address as it was before break_out_memory_refs was called.
1829 In some cases it is useful to look at this to decide what needs to be done.
1830
1831 MODE and WIN are passed so that this macro can use
1832 GO_IF_LEGITIMATE_ADDRESS.
1833
1834 It is always safe for this macro to do nothing. It exists to recognize
1835 opportunities to optimize the output.
1836
1837 For the 80386, we handle X+REG by loading X into a register R and
1838 using R+REG. R will go in a general reg and indexing will be used.
1839 However, if REG is a broken-out memory address or multiplication,
1840 nothing needs to be done because REG can certainly go in a general reg.
1841
1842 When -fpic is used, special handling is needed for symbolic references.
1843 See comments by legitimize_pic_address in i386.c for details. */
1844
3b3c6a3f 1845#define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
d9a5f180
GS
1846do { \
1847 (X) = legitimize_address ((X), (OLDX), (MODE)); \
1848 if (memory_address_p ((MODE), (X))) \
3b3c6a3f 1849 goto WIN; \
d9a5f180 1850} while (0)
c98f8742
JVA
1851
1852/* Nonzero if the constant value X is a legitimate general operand
fce5a9f2 1853 when generating PIC code. It is given that flag_pic is on and
c98f8742
JVA
1854 that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1855
f996902d 1856#define LEGITIMATE_PIC_OPERAND_P(X) legitimate_pic_operand_p (X)
c98f8742
JVA
1857
1858#define SYMBOLIC_CONST(X) \
d9a5f180
GS
1859 (GET_CODE (X) == SYMBOL_REF \
1860 || GET_CODE (X) == LABEL_REF \
1861 || (GET_CODE (X) == CONST && symbolic_reference_mentioned_p (X)))
c98f8742
JVA
1862
1863/* Go to LABEL if ADDR (a legitimate address expression)
1864 has an effect that depends on the machine mode it is used for.
1865 On the 80386, only postdecrement and postincrement address depend thus
b9a76028
MS
1866 (the amount of decrement or increment being the length of the operand).
1867 These are now caught in recog.c. */
1868#define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL)
c98f8742 1869\f
b08de47e
MM
1870/* Max number of args passed in registers. If this is more than 3, we will
1871 have problems with ebx (register #4), since it is a caller save register and
1872 is also used as the pic register in ELF. So for now, don't allow more than
1873 3 registers to be passed in registers. */
1874
7c800926
KT
1875/* Abi specific values for REGPARM_MAX and SSE_REGPARM_MAX */
1876#define X86_64_REGPARM_MAX 6
1877#define X64_REGPARM_MAX 4
1878#define X86_32_REGPARM_MAX 3
1879
1880#define X86_64_SSE_REGPARM_MAX 8
1881#define X64_SSE_REGPARM_MAX 4
1882#define X86_32_SSE_REGPARM_MAX (TARGET_SSE ? 3 : 0)
1883
4ae8027b
UB
1884#define REGPARM_MAX \
1885 (TARGET_64BIT ? (TARGET_64BIT_MS_ABI ? X64_REGPARM_MAX \
1886 : X86_64_REGPARM_MAX) \
1887 : X86_32_REGPARM_MAX)
d2836273 1888
4ae8027b
UB
1889#define SSE_REGPARM_MAX \
1890 (TARGET_64BIT ? (TARGET_64BIT_MS_ABI ? X64_SSE_REGPARM_MAX \
1891 : X86_64_SSE_REGPARM_MAX) \
1892 : X86_32_SSE_REGPARM_MAX)
bcf17554
JH
1893
1894#define MMX_REGPARM_MAX (TARGET_64BIT ? 0 : (TARGET_MMX ? 3 : 0))
b08de47e 1895
c98f8742
JVA
1896\f
1897/* Specify the machine mode that this machine uses
1898 for the index in the tablejump instruction. */
dc4d7240
JH
1899#define CASE_VECTOR_MODE \
1900 (!TARGET_64BIT || (flag_pic && ix86_cmodel != CM_LARGE_PIC) ? SImode : DImode)
c98f8742 1901
c98f8742
JVA
1902/* Define this as 1 if `char' should by default be signed; else as 0. */
1903#define DEFAULT_SIGNED_CHAR 1
1904
1905/* Max number of bytes we can move from memory to memory
1906 in one reasonably fast instruction. */
65d9c0ab
JH
1907#define MOVE_MAX 16
1908
1909/* MOVE_MAX_PIECES is the number of bytes at a time which we can
1910 move efficiently, as opposed to MOVE_MAX which is the maximum
892a2d68 1911 number of bytes we can move with a single instruction. */
65d9c0ab 1912#define MOVE_MAX_PIECES (TARGET_64BIT ? 8 : 4)
c98f8742 1913
7e24ffc9 1914/* If a memory-to-memory move would take MOVE_RATIO or more simple
70128ad9 1915 move-instruction pairs, we will do a movmem or libcall instead.
7e24ffc9
HPN
1916 Increasing the value will always make code faster, but eventually
1917 incurs high cost in increased code size.
c98f8742 1918
e2e52e1b 1919 If you don't define this, a reasonable default is used. */
c98f8742 1920
e04ad03d 1921#define MOVE_RATIO(speed) ((speed) ? ix86_cost->move_ratio : 3)
c98f8742 1922
45d78e7f
JJ
1923/* If a clear memory operation would take CLEAR_RATIO or more simple
1924 move-instruction sequences, we will do a clrmem or libcall instead. */
1925
e04ad03d 1926#define CLEAR_RATIO(speed) ((speed) ? MIN (6, ix86_cost->move_ratio) : 2)
45d78e7f 1927
c98f8742
JVA
1928/* Define if shifts truncate the shift count
1929 which implies one can omit a sign-extension or zero-extension
1930 of a shift count. */
892a2d68 1931/* On i386, shifts do truncate the count. But bit opcodes don't. */
c98f8742
JVA
1932
1933/* #define SHIFT_COUNT_TRUNCATED */
1934
1935/* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1936 is done just by pretending it is already truncated. */
1937#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1938
d9f32422
JH
1939/* A macro to update M and UNSIGNEDP when an object whose type is
1940 TYPE and which has the specified mode and signedness is to be
1941 stored in a register. This macro is only called when TYPE is a
1942 scalar type.
1943
f710504c 1944 On i386 it is sometimes useful to promote HImode and QImode
d9f32422
JH
1945 quantities to SImode. The choice depends on target type. */
1946
1947#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
d9a5f180 1948do { \
d9f32422
JH
1949 if (((MODE) == HImode && TARGET_PROMOTE_HI_REGS) \
1950 || ((MODE) == QImode && TARGET_PROMOTE_QI_REGS)) \
d9a5f180
GS
1951 (MODE) = SImode; \
1952} while (0)
d9f32422 1953
c98f8742
JVA
1954/* Specify the machine mode that pointers have.
1955 After generation of rtl, the compiler makes no further distinction
1956 between pointers and any other objects of this machine mode. */
65d9c0ab 1957#define Pmode (TARGET_64BIT ? DImode : SImode)
c98f8742
JVA
1958
1959/* A function address in a call instruction
1960 is a byte address (for indexing purposes)
1961 so give the MEM rtx a byte's mode. */
1962#define FUNCTION_MODE QImode
d4ba09c0 1963\f
96e7ae40
JH
1964/* A C expression for the cost of moving data from a register in class FROM to
1965 one in class TO. The classes are expressed using the enumeration values
1966 such as `GENERAL_REGS'. A value of 2 is the default; other values are
1967 interpreted relative to that.
d4ba09c0 1968
96e7ae40
JH
1969 It is not required that the cost always equal 2 when FROM is the same as TO;
1970 on some machines it is expensive to move between registers if they are not
f84aa48a 1971 general registers. */
d4ba09c0 1972
f84aa48a 1973#define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
d9a5f180 1974 ix86_register_move_cost ((MODE), (CLASS1), (CLASS2))
d4ba09c0
SC
1975
1976/* A C expression for the cost of moving data of mode M between a
1977 register and memory. A value of 2 is the default; this cost is
1978 relative to those in `REGISTER_MOVE_COST'.
1979
1980 If moving between registers and memory is more expensive than
1981 between two registers, you should define this macro to express the
fa79946e 1982 relative cost. */
d4ba09c0 1983
d9a5f180
GS
1984#define MEMORY_MOVE_COST(MODE, CLASS, IN) \
1985 ix86_memory_move_cost ((MODE), (CLASS), (IN))
d4ba09c0
SC
1986
1987/* A C expression for the cost of a branch instruction. A value of 1
1988 is the default; other values are interpreted relative to that. */
1989
3a4fd356
JH
1990#define BRANCH_COST(speed_p, predictable_p) \
1991 (!(speed_p) ? 2 : (predictable_p) ? 0 : ix86_branch_cost)
d4ba09c0
SC
1992
1993/* Define this macro as a C expression which is nonzero if accessing
1994 less than a word of memory (i.e. a `char' or a `short') is no
1995 faster than accessing a word of memory, i.e., if such access
1996 require more than one instruction or if there is no difference in
1997 cost between byte and (aligned) word loads.
1998
1999 When this macro is not defined, the compiler will access a field by
2000 finding the smallest containing object; when it is defined, a
2001 fullword load will be used if alignment permits. Unless bytes
2002 accesses are faster than word accesses, using word accesses is
2003 preferable since it may eliminate subsequent memory access if
2004 subsequent accesses occur to other fields in the same word of the
2005 structure, but to different bytes. */
2006
2007#define SLOW_BYTE_ACCESS 0
2008
2009/* Nonzero if access to memory by shorts is slow and undesirable. */
2010#define SLOW_SHORT_ACCESS 0
2011
d4ba09c0
SC
2012/* Define this macro to be the value 1 if unaligned accesses have a
2013 cost many times greater than aligned accesses, for example if they
2014 are emulated in a trap handler.
2015
9cd10576
KH
2016 When this macro is nonzero, the compiler will act as if
2017 `STRICT_ALIGNMENT' were nonzero when generating code for block
d4ba09c0 2018 moves. This can cause significantly more instructions to be
9cd10576 2019 produced. Therefore, do not set this macro nonzero if unaligned
d4ba09c0
SC
2020 accesses only add a cycle or two to the time for a memory access.
2021
2022 If the value of this macro is always zero, it need not be defined. */
2023
e1565e65 2024/* #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 0 */
d4ba09c0 2025
d4ba09c0
SC
2026/* Define this macro if it is as good or better to call a constant
2027 function address than to call an address kept in a register.
2028
2029 Desirable on the 386 because a CALL with a constant address is
2030 faster than one with a register address. */
2031
2032#define NO_FUNCTION_CSE
c98f8742 2033\f
c572e5ba
JVA
2034/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
2035 return the mode to be used for the comparison.
2036
2037 For floating-point equality comparisons, CCFPEQmode should be used.
e075ae69 2038 VOIDmode should be used in all other cases.
c572e5ba 2039
16189740 2040 For integer comparisons against zero, reduce to CCNOmode or CCZmode if
e075ae69 2041 possible, to allow for more combinations. */
c98f8742 2042
d9a5f180 2043#define SELECT_CC_MODE(OP, X, Y) ix86_cc_mode ((OP), (X), (Y))
9e7adcb3 2044
9cd10576 2045/* Return nonzero if MODE implies a floating point inequality can be
9e7adcb3
JH
2046 reversed. */
2047
2048#define REVERSIBLE_CC_MODE(MODE) 1
2049
2050/* A C expression whose value is reversed condition code of the CODE for
2051 comparison done in CC_MODE mode. */
3c5cb3e4 2052#define REVERSE_CONDITION(CODE, MODE) ix86_reverse_condition ((CODE), (MODE))
9e7adcb3 2053
c98f8742
JVA
2054\f
2055/* Control the assembler format that we output, to the extent
2056 this does not vary between assemblers. */
2057
2058/* How to refer to registers in assembler output.
892a2d68 2059 This sequence is indexed by compiler's hard-register-number (see above). */
c98f8742 2060
a7b376ee 2061/* In order to refer to the first 8 regs as 32-bit regs, prefix an "e".
c98f8742
JVA
2062 For non floating point regs, the following are the HImode names.
2063
2064 For float regs, the stack top is sometimes referred to as "%st(0)"
a55f4481 2065 instead of just "%st". PRINT_OPERAND handles this with the "y" code. */
c98f8742 2066
a7180f70
BS
2067#define HI_REGISTER_NAMES \
2068{"ax","dx","cx","bx","si","di","bp","sp", \
480feac0 2069 "st","st(1)","st(2)","st(3)","st(4)","st(5)","st(6)","st(7)", \
b0d95de8 2070 "argp", "flags", "fpsr", "fpcr", "frame", \
a7180f70 2071 "xmm0","xmm1","xmm2","xmm3","xmm4","xmm5","xmm6","xmm7", \
03c259ad 2072 "mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7", \
3f3f2124
JH
2073 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", \
2074 "xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15"}
a7180f70 2075
c98f8742
JVA
2076#define REGISTER_NAMES HI_REGISTER_NAMES
2077
2078/* Table of additional register names to use in user input. */
2079
2080#define ADDITIONAL_REGISTER_NAMES \
54d26233
MH
2081{ { "eax", 0 }, { "edx", 1 }, { "ecx", 2 }, { "ebx", 3 }, \
2082 { "esi", 4 }, { "edi", 5 }, { "ebp", 6 }, { "esp", 7 }, \
3f3f2124
JH
2083 { "rax", 0 }, { "rdx", 1 }, { "rcx", 2 }, { "rbx", 3 }, \
2084 { "rsi", 4 }, { "rdi", 5 }, { "rbp", 6 }, { "rsp", 7 }, \
54d26233 2085 { "al", 0 }, { "dl", 1 }, { "cl", 2 }, { "bl", 3 }, \
21bf822e 2086 { "ah", 0 }, { "dh", 1 }, { "ch", 2 }, { "bh", 3 } }
c98f8742
JVA
2087
2088/* Note we are omitting these since currently I don't know how
2089to get gcc to use these, since they want the same but different
2090number as al, and ax.
2091*/
2092
c98f8742 2093#define QI_REGISTER_NAMES \
3f3f2124 2094{"al", "dl", "cl", "bl", "sil", "dil", "bpl", "spl",}
c98f8742
JVA
2095
2096/* These parallel the array above, and can be used to access bits 8:15
892a2d68 2097 of regs 0 through 3. */
c98f8742
JVA
2098
2099#define QI_HIGH_REGISTER_NAMES \
2100{"ah", "dh", "ch", "bh", }
2101
2102/* How to renumber registers for dbx and gdb. */
2103
d9a5f180
GS
2104#define DBX_REGISTER_NUMBER(N) \
2105 (TARGET_64BIT ? dbx64_register_map[(N)] : dbx_register_map[(N)])
83774849 2106
9a82e702
MS
2107extern int const dbx_register_map[FIRST_PSEUDO_REGISTER];
2108extern int const dbx64_register_map[FIRST_PSEUDO_REGISTER];
2109extern int const svr4_dbx_register_map[FIRST_PSEUDO_REGISTER];
c98f8742 2110
469ac993
JM
2111/* Before the prologue, RA is at 0(%esp). */
2112#define INCOMING_RETURN_ADDR_RTX \
f64cecad 2113 gen_rtx_MEM (VOIDmode, gen_rtx_REG (VOIDmode, STACK_POINTER_REGNUM))
fce5a9f2 2114
e414ab29 2115/* After the prologue, RA is at -4(AP) in the current frame. */
1020a5ab
RH
2116#define RETURN_ADDR_RTX(COUNT, FRAME) \
2117 ((COUNT) == 0 \
2118 ? gen_rtx_MEM (Pmode, plus_constant (arg_pointer_rtx, -UNITS_PER_WORD)) \
2119 : gen_rtx_MEM (Pmode, plus_constant (FRAME, UNITS_PER_WORD)))
e414ab29 2120
892a2d68 2121/* PC is dbx register 8; let's use that column for RA. */
0f7fa3d0 2122#define DWARF_FRAME_RETURN_COLUMN (TARGET_64BIT ? 16 : 8)
469ac993 2123
a6ab3aad 2124/* Before the prologue, the top of the frame is at 4(%esp). */
0f7fa3d0 2125#define INCOMING_FRAME_SP_OFFSET UNITS_PER_WORD
a6ab3aad 2126
1020a5ab
RH
2127/* Describe how we implement __builtin_eh_return. */
2128#define EH_RETURN_DATA_REGNO(N) ((N) < 2 ? (N) : INVALID_REGNUM)
2129#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, 2)
2130
ad919812 2131
e4c4ebeb
RH
2132/* Select a format to encode pointers in exception handling data. CODE
2133 is 0 for data, 1 for code labels, 2 for function pointers. GLOBAL is
2134 true if the symbol may be affected by dynamic relocations.
2135
2136 ??? All x86 object file formats are capable of representing this.
2137 After all, the relocation needed is the same as for the call insn.
2138 Whether or not a particular assembler allows us to enter such, I
2139 guess we'll have to see. */
d9a5f180 2140#define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
72ce3d4a 2141 asm_preferred_eh_data_format ((CODE), (GLOBAL))
e4c4ebeb 2142
c98f8742
JVA
2143/* This is how to output an insn to push a register on the stack.
2144 It need not be very fast code. */
2145
d9a5f180 2146#define ASM_OUTPUT_REG_PUSH(FILE, REGNO) \
0d1c5774
JJ
2147do { \
2148 if (TARGET_64BIT) \
2149 asm_fprintf ((FILE), "\tpush{q}\t%%r%s\n", \
2150 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
2151 else \
2152 asm_fprintf ((FILE), "\tpush{l}\t%%e%s\n", reg_names[(REGNO)]); \
2153} while (0)
c98f8742
JVA
2154
2155/* This is how to output an insn to pop a register from the stack.
2156 It need not be very fast code. */
2157
d9a5f180 2158#define ASM_OUTPUT_REG_POP(FILE, REGNO) \
0d1c5774
JJ
2159do { \
2160 if (TARGET_64BIT) \
2161 asm_fprintf ((FILE), "\tpop{q}\t%%r%s\n", \
2162 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
2163 else \
2164 asm_fprintf ((FILE), "\tpop{l}\t%%e%s\n", reg_names[(REGNO)]); \
2165} while (0)
c98f8742 2166
f88c65f7 2167/* This is how to output an element of a case-vector that is absolute. */
c98f8742
JVA
2168
2169#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
d9a5f180 2170 ix86_output_addr_vec_elt ((FILE), (VALUE))
c98f8742 2171
f88c65f7 2172/* This is how to output an element of a case-vector that is relative. */
c98f8742 2173
33f7f353 2174#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
d9a5f180 2175 ix86_output_addr_diff_elt ((FILE), (VALUE), (REL))
f88c65f7 2176
95879c72
L
2177/* When we see %v, we will print the 'v' prefix if TARGET_AVX is
2178 true. */
2179
2180#define ASM_OUTPUT_AVX_PREFIX(STREAM, PTR) \
2181{ \
2182 if ((PTR)[0] == '%' && (PTR)[1] == 'v') \
2183 { \
2184 if (TARGET_AVX) \
2185 (PTR) += 1; \
2186 else \
2187 (PTR) += 2; \
2188 } \
2189}
2190
2191/* A C statement or statements which output an assembler instruction
2192 opcode to the stdio stream STREAM. The macro-operand PTR is a
2193 variable of type `char *' which points to the opcode name in
2194 its "internal" form--the form that is written in the machine
2195 description. */
2196
2197#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
2198 ASM_OUTPUT_AVX_PREFIX ((STREAM), (PTR))
2199
f7288899
EC
2200/* Under some conditions we need jump tables in the text section,
2201 because the assembler cannot handle label differences between
2202 sections. This is the case for x86_64 on Mach-O for example. */
f88c65f7
RH
2203
2204#define JUMP_TABLES_IN_TEXT_SECTION \
f7288899
EC
2205 (flag_pic && ((TARGET_MACHO && TARGET_64BIT) \
2206 || (!TARGET_64BIT && !HAVE_AS_GOTOFF_IN_DATA)))
c98f8742 2207
cea3bd3e
RH
2208/* Switch to init or fini section via SECTION_OP, emit a call to FUNC,
2209 and switch back. For x86 we do this only to save a few bytes that
2210 would otherwise be unused in the text section. */
2211#define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2212 asm (SECTION_OP "\n\t" \
2213 "call " USER_LABEL_PREFIX #FUNC "\n" \
2214 TEXT_SECTION_ASM_OP);
74b42c8b 2215\f
c98f8742
JVA
2216/* Print operand X (an rtx) in assembler syntax to file FILE.
2217 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
ef6257cd
JH
2218 Effect of various CODE letters is described in i386.c near
2219 print_operand function. */
c98f8742 2220
d9a5f180 2221#define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
c9d259cb 2222 ((CODE) == '*' || (CODE) == '+' || (CODE) == '&' || (CODE) == ';')
c98f8742
JVA
2223
2224#define PRINT_OPERAND(FILE, X, CODE) \
d9a5f180 2225 print_operand ((FILE), (X), (CODE))
c98f8742
JVA
2226
2227#define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
d9a5f180 2228 print_operand_address ((FILE), (ADDR))
c98f8742 2229
f996902d
RH
2230#define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2231do { \
2232 if (! output_addr_const_extra (FILE, (X))) \
2233 goto FAIL; \
2234} while (0);
d4ba09c0 2235\f
5bf0ebab
RH
2236/* Which processor to schedule for. The cpu attribute defines a list that
2237 mirrors this list, so changes to i386.md must be made at the same time. */
2238
2239enum processor_type
2240{
8383d43c 2241 PROCESSOR_I386 = 0, /* 80386 */
5bf0ebab
RH
2242 PROCESSOR_I486, /* 80486DX, 80486SX, 80486DX[24] */
2243 PROCESSOR_PENTIUM,
2244 PROCESSOR_PENTIUMPRO,
cfe1b18f 2245 PROCESSOR_GEODE,
5bf0ebab
RH
2246 PROCESSOR_K6,
2247 PROCESSOR_ATHLON,
2248 PROCESSOR_PENTIUM4,
4977bab6 2249 PROCESSOR_K8,
89c43c0a 2250 PROCESSOR_NOCONA,
05f85dbb 2251 PROCESSOR_CORE2,
d326eaf0
JH
2252 PROCESSOR_GENERIC32,
2253 PROCESSOR_GENERIC64,
21efb4d4 2254 PROCESSOR_AMDFAM10,
5bf0ebab
RH
2255 PROCESSOR_max
2256};
2257
9e555526 2258extern enum processor_type ix86_tune;
5bf0ebab 2259extern enum processor_type ix86_arch;
5bf0ebab
RH
2260
2261enum fpmath_unit
2262{
2263 FPMATH_387 = 1,
2264 FPMATH_SSE = 2
2265};
2266
2267extern enum fpmath_unit ix86_fpmath;
5bf0ebab 2268
f996902d
RH
2269enum tls_dialect
2270{
2271 TLS_DIALECT_GNU,
5bf5a10b 2272 TLS_DIALECT_GNU2,
f996902d
RH
2273 TLS_DIALECT_SUN
2274};
2275
2276extern enum tls_dialect ix86_tls_dialect;
f996902d 2277
6189a572 2278enum cmodel {
5bf0ebab
RH
2279 CM_32, /* The traditional 32-bit ABI. */
2280 CM_SMALL, /* Assumes all code and data fits in the low 31 bits. */
2281 CM_KERNEL, /* Assumes all code and data fits in the high 31 bits. */
2282 CM_MEDIUM, /* Assumes code fits in the low 31 bits; data unlimited. */
2283 CM_LARGE, /* No assumptions. */
7dcbf659 2284 CM_SMALL_PIC, /* Assumes code+data+got/plt fits in a 31 bit region. */
dc4d7240
JH
2285 CM_MEDIUM_PIC,/* Assumes code+got/plt fits in a 31 bit region. */
2286 CM_LARGE_PIC /* No assumptions. */
6189a572
JH
2287};
2288
5bf0ebab 2289extern enum cmodel ix86_cmodel;
5bf0ebab 2290
8362f420
JH
2291/* Size of the RED_ZONE area. */
2292#define RED_ZONE_SIZE 128
2293/* Reserved area of the red zone for temporaries. */
2294#define RED_ZONE_RESERVE 8
c93e80a5
JH
2295
2296enum asm_dialect {
2297 ASM_ATT,
2298 ASM_INTEL
2299};
5bf0ebab 2300
80f33d06 2301extern enum asm_dialect ix86_asm_dialect;
95899b34 2302extern unsigned int ix86_preferred_stack_boundary;
2e3f842f 2303extern unsigned int ix86_incoming_stack_boundary;
7dcbf659 2304extern int ix86_branch_cost, ix86_section_threshold;
5bf0ebab
RH
2305
2306/* Smallest class containing REGNO. */
2307extern enum reg_class const regclass_map[FIRST_PSEUDO_REGISTER];
2308
d9a5f180
GS
2309extern rtx ix86_compare_op0; /* operand 0 for comparisons */
2310extern rtx ix86_compare_op1; /* operand 1 for comparisons */
1ef45b77 2311extern rtx ix86_compare_emitted;
22fb740d
JH
2312\f
2313/* To properly truncate FP values into integers, we need to set i387 control
2314 word. We can't emit proper mode switching code before reload, as spills
2315 generated by reload may truncate values incorrectly, but we still can avoid
2316 redundant computation of new control word by the mode switching pass.
2317 The fldcw instructions are still emitted redundantly, but this is probably
2318 not going to be noticeable problem, as most CPUs do have fast path for
fce5a9f2 2319 the sequence.
22fb740d
JH
2320
2321 The machinery is to emit simple truncation instructions and split them
2322 before reload to instructions having USEs of two memory locations that
2323 are filled by this code to old and new control word.
fce5a9f2 2324
22fb740d
JH
2325 Post-reload pass may be later used to eliminate the redundant fildcw if
2326 needed. */
2327
ff680eb1
UB
2328enum ix86_entity
2329{
2330 I387_TRUNC = 0,
2331 I387_FLOOR,
2332 I387_CEIL,
2333 I387_MASK_PM,
2334 MAX_386_ENTITIES
2335};
2336
1cba2b96 2337enum ix86_stack_slot
ff680eb1 2338{
80dcd3aa
UB
2339 SLOT_VIRTUAL = 0,
2340 SLOT_TEMP,
ff680eb1
UB
2341 SLOT_CW_STORED,
2342 SLOT_CW_TRUNC,
2343 SLOT_CW_FLOOR,
2344 SLOT_CW_CEIL,
2345 SLOT_CW_MASK_PM,
2346 MAX_386_STACK_LOCALS
2347};
22fb740d
JH
2348
2349/* Define this macro if the port needs extra instructions inserted
2350 for mode switching in an optimizing compilation. */
2351
ff680eb1
UB
2352#define OPTIMIZE_MODE_SWITCHING(ENTITY) \
2353 ix86_optimize_mode_switching[(ENTITY)]
22fb740d
JH
2354
2355/* If you define `OPTIMIZE_MODE_SWITCHING', you have to define this as
2356 initializer for an array of integers. Each initializer element N
2357 refers to an entity that needs mode switching, and specifies the
2358 number of different modes that might need to be set for this
2359 entity. The position of the initializer in the initializer -
2360 starting counting at zero - determines the integer that is used to
2361 refer to the mode-switched entity in question. */
2362
ff680eb1
UB
2363#define NUM_MODES_FOR_MODE_SWITCHING \
2364 { I387_CW_ANY, I387_CW_ANY, I387_CW_ANY, I387_CW_ANY }
22fb740d
JH
2365
2366/* ENTITY is an integer specifying a mode-switched entity. If
2367 `OPTIMIZE_MODE_SWITCHING' is defined, you must define this macro to
2368 return an integer value not larger than the corresponding element
2369 in `NUM_MODES_FOR_MODE_SWITCHING', to denote the mode that ENTITY
ff680eb1
UB
2370 must be switched into prior to the execution of INSN. */
2371
2372#define MODE_NEEDED(ENTITY, I) ix86_mode_needed ((ENTITY), (I))
22fb740d
JH
2373
2374/* This macro specifies the order in which modes for ENTITY are
2375 processed. 0 is the highest priority. */
2376
d9a5f180 2377#define MODE_PRIORITY_TO_MODE(ENTITY, N) (N)
22fb740d
JH
2378
2379/* Generate one or more insns to set ENTITY to MODE. HARD_REG_LIVE
2380 is the set of hard registers live at the point where the insn(s)
2381 are to be inserted. */
2382
2383#define EMIT_MODE_SET(ENTITY, MODE, HARD_REGS_LIVE) \
1d1df0df 2384 ((MODE) != I387_CW_ANY && (MODE) != I387_CW_UNINITIALIZED \
ff680eb1 2385 ? emit_i387_cw_initialization (MODE), 0 \
22fb740d 2386 : 0)
ff680eb1 2387
0f0138b6
JH
2388\f
2389/* Avoid renaming of stack registers, as doing so in combination with
2390 scheduling just increases amount of live registers at time and in
2391 the turn amount of fxch instructions needed.
2392
43f3a59d 2393 ??? Maybe Pentium chips benefits from renaming, someone can try.... */
0f0138b6 2394
d9a5f180 2395#define HARD_REGNO_RENAME_OK(SRC, TARGET) \
fb84c7a0 2396 (! IN_RANGE ((SRC), FIRST_STACK_REG, LAST_STACK_REG))
22fb740d 2397
3b3c6a3f 2398\f
e91f04de 2399#define FASTCALL_PREFIX '@'
fa1a0d02
JH
2400\f
2401struct machine_function GTY(())
2402{
2403 struct stack_local_entry *stack_locals;
2404 const char *some_ld_name;
4aab97f9
L
2405 int varargs_gpr_size;
2406 int varargs_fpr_size;
fa1a0d02 2407 int accesses_prev_frame;
ff680eb1 2408 int optimize_mode_switching[MAX_386_ENTITIES];
922e3e33
UB
2409 int needs_cld;
2410 /* Set by ix86_compute_frame_layout and used by prologue/epilogue
2411 expander to determine the style used. */
d9b40e8d 2412 int use_fast_prologue_epilogue;
d7394366
JH
2413 /* Number of saved registers USE_FAST_PROLOGUE_EPILOGUE has been computed
2414 for. */
2415 int use_fast_prologue_epilogue_nregs;
5bf5a10b
AO
2416 /* If true, the current function needs the default PIC register, not
2417 an alternate register (on x86) and must not use the red zone (on
2418 x86_64), even if it's a leaf function. We don't want the
2419 function to be regarded as non-leaf because TLS calls need not
2420 affect register allocation. This flag is set when a TLS call
2421 instruction is expanded within a function, and never reset, even
2422 if all such instructions are optimized away. Use the
2423 ix86_current_function_calls_tls_descriptor macro for a better
2424 approximation. */
2425 int tls_descriptor_call_expanded_p;
7c800926
KT
2426 /* This value is used for amd64 targets and specifies the current abi
2427 to be used. MS_ABI means ms abi. Otherwise SYSV_ABI means sysv abi. */
2428 int call_abi;
fa1a0d02
JH
2429};
2430
2431#define ix86_stack_locals (cfun->machine->stack_locals)
4aab97f9
L
2432#define ix86_varargs_gpr_size (cfun->machine->varargs_gpr_size)
2433#define ix86_varargs_fpr_size (cfun->machine->varargs_fpr_size)
fa1a0d02 2434#define ix86_optimize_mode_switching (cfun->machine->optimize_mode_switching)
922e3e33 2435#define ix86_current_function_needs_cld (cfun->machine->needs_cld)
5bf5a10b
AO
2436#define ix86_tls_descriptor_calls_expanded_in_cfun \
2437 (cfun->machine->tls_descriptor_call_expanded_p)
2438/* Since tls_descriptor_call_expanded is not cleared, even if all TLS
2439 calls are optimized away, we try to detect cases in which it was
2440 optimized away. Since such instructions (use (reg REG_SP)), we can
2441 verify whether there's any such instruction live by testing that
2442 REG_SP is live. */
2443#define ix86_current_function_calls_tls_descriptor \
6fb5fa3c 2444 (ix86_tls_descriptor_calls_expanded_in_cfun && df_regs_ever_live_p (SP_REG))
249e6b63 2445
1bc7c5b6
ZW
2446/* Control behavior of x86_file_start. */
2447#define X86_FILE_START_VERSION_DIRECTIVE false
2448#define X86_FILE_START_FLTUSED false
2449
7dcbf659
JH
2450/* Flag to mark data that is in the large address area. */
2451#define SYMBOL_FLAG_FAR_ADDR (SYMBOL_FLAG_MACH_DEP << 0)
2452#define SYMBOL_REF_FAR_ADDR_P(X) \
2453 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_FAR_ADDR) != 0)
da489f73
RH
2454
2455/* Flags to mark dllimport/dllexport. Used by PE ports, but handy to
2456 have defined always, to avoid ifdefing. */
2457#define SYMBOL_FLAG_DLLIMPORT (SYMBOL_FLAG_MACH_DEP << 1)
2458#define SYMBOL_REF_DLLIMPORT_P(X) \
2459 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_DLLIMPORT) != 0)
2460
2461#define SYMBOL_FLAG_DLLEXPORT (SYMBOL_FLAG_MACH_DEP << 2)
2462#define SYMBOL_REF_DLLEXPORT_P(X) \
2463 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_DLLEXPORT) != 0)
2464
e70444a8
HJ
2465/* Model costs for vectorizer. */
2466
2467/* Cost of conditional branch. */
2468#undef TARG_COND_BRANCH_COST
2469#define TARG_COND_BRANCH_COST ix86_cost->branch_cost
2470
4ae8027b
UB
2471/* Enum through the target specific extra va_list types.
2472 Please, do not iterate the base va_list type name. */
35cbb299 2473#define TARGET_ENUM_VA_LIST(IDX, PNAME, PTYPE) \
4ae8027b 2474 (TARGET_64BIT ? ix86_enum_va_list (IDX, PNAME, PTYPE) : 0)
35cbb299 2475
e70444a8
HJ
2476/* Cost of any scalar operation, excluding load and store. */
2477#undef TARG_SCALAR_STMT_COST
2478#define TARG_SCALAR_STMT_COST ix86_cost->scalar_stmt_cost
2479
2480/* Cost of scalar load. */
2481#undef TARG_SCALAR_LOAD_COST
2482#define TARG_SCALAR_LOAD_COST ix86_cost->scalar_load_cost
2483
2484/* Cost of scalar store. */
2485#undef TARG_SCALAR_STORE_COST
2486#define TARG_SCALAR_STORE_COST ix86_cost->scalar_store_cost
2487
2488/* Cost of any vector operation, excluding load, store or vector to scalar
4f3f76e6 2489 operation. */
e70444a8
HJ
2490#undef TARG_VEC_STMT_COST
2491#define TARG_VEC_STMT_COST ix86_cost->vec_stmt_cost
2492
2493/* Cost of vector to scalar operation. */
2494#undef TARG_VEC_TO_SCALAR_COST
2495#define TARG_VEC_TO_SCALAR_COST ix86_cost->vec_to_scalar_cost
2496
2497/* Cost of scalar to vector operation. */
2498#undef TARG_SCALAR_TO_VEC_COST
2499#define TARG_SCALAR_TO_VEC_COST ix86_cost->scalar_to_vec_cost
2500
2501/* Cost of aligned vector load. */
2502#undef TARG_VEC_LOAD_COST
2503#define TARG_VEC_LOAD_COST ix86_cost->vec_align_load_cost
2504
2505/* Cost of misaligned vector load. */
2506#undef TARG_VEC_UNALIGNED_LOAD_COST
2507#define TARG_VEC_UNALIGNED_LOAD_COST ix86_cost->vec_unalign_load_cost
2508
2509/* Cost of vector store. */
2510#undef TARG_VEC_STORE_COST
2511#define TARG_VEC_STORE_COST ix86_cost->vec_store_cost
2512
2513/* Cost of conditional taken branch for vectorizer cost model. */
2514#undef TARG_COND_TAKEN_BRANCH_COST
2515#define TARG_COND_TAKEN_BRANCH_COST ix86_cost->cond_taken_branch_cost
2516
2517/* Cost of conditional not taken branch for vectorizer cost model. */
2518#undef TARG_COND_NOT_TAKEN_BRANCH_COST
2519#define TARG_COND_NOT_TAKEN_BRANCH_COST ix86_cost->cond_not_taken_branch_cost
2520
c98f8742
JVA
2521/*
2522Local variables:
2523version-control: t
2524End:
2525*/