]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/i386/i386.h
re PR other/12081 (Gcc can't be compiled with -mregparm=3)
[thirdparty/gcc.git] / gcc / config / i386 / i386.h
CommitLineData
188fc5b5 1/* Definitions of target machine for GCC for IA-32.
d1e082c2 2 Copyright (C) 1988-2013 Free Software Foundation, Inc.
c98f8742 3
188fc5b5 4This file is part of GCC.
c98f8742 5
188fc5b5 6GCC is free software; you can redistribute it and/or modify
c98f8742 7it under the terms of the GNU General Public License as published by
2f83c7d6 8the Free Software Foundation; either version 3, or (at your option)
c98f8742
JVA
9any later version.
10
188fc5b5 11GCC is distributed in the hope that it will be useful,
c98f8742
JVA
12but WITHOUT ANY WARRANTY; without even the implied warranty of
13MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14GNU General Public License for more details.
15
748086b7
JJ
16Under Section 7 of GPL version 3, you are granted additional
17permissions described in the GCC Runtime Library Exception, version
183.1, as published by the Free Software Foundation.
19
20You should have received a copy of the GNU General Public License and
21a copy of the GCC Runtime Library Exception along with this program;
22see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
2f83c7d6 23<http://www.gnu.org/licenses/>. */
c98f8742 24
ccf8e764
RH
25/* The purpose of this file is to define the characteristics of the i386,
26 independent of assembler syntax or operating system.
27
28 Three other files build on this one to describe a specific assembler syntax:
29 bsd386.h, att386.h, and sun386.h.
30
31 The actual tm.h file for a particular system should include
32 this file, and then the file for the appropriate assembler syntax.
33
34 Many macros that specify assembler syntax are omitted entirely from
35 this file because they really belong in the files for particular
36 assemblers. These include RP, IP, LPREFIX, PUT_OP_SIZE, USE_STAR,
37 ADDR_BEG, ADDR_END, PRINT_IREG, PRINT_SCALE, PRINT_B_I_S, and many
38 that start with ASM_ or end in ASM_OP. */
39
0a1c5e55
UB
40/* Redefines for option macros. */
41
90922d36
MM
42#define TARGET_64BIT TARGET_ISA_64BIT
43#define TARGET_MMX TARGET_ISA_MMX
44#define TARGET_3DNOW TARGET_ISA_3DNOW
45#define TARGET_3DNOW_A TARGET_ISA_3DNOW_A
46#define TARGET_SSE TARGET_ISA_SSE
47#define TARGET_SSE2 TARGET_ISA_SSE2
48#define TARGET_SSE3 TARGET_ISA_SSE3
49#define TARGET_SSSE3 TARGET_ISA_SSSE3
50#define TARGET_SSE4_1 TARGET_ISA_SSE4_1
51#define TARGET_SSE4_2 TARGET_ISA_SSE4_2
52#define TARGET_AVX TARGET_ISA_AVX
53#define TARGET_AVX2 TARGET_ISA_AVX2
54#define TARGET_FMA TARGET_ISA_FMA
55#define TARGET_SSE4A TARGET_ISA_SSE4A
56#define TARGET_FMA4 TARGET_ISA_FMA4
57#define TARGET_XOP TARGET_ISA_XOP
58#define TARGET_LWP TARGET_ISA_LWP
59#define TARGET_ROUND TARGET_ISA_ROUND
60#define TARGET_ABM TARGET_ISA_ABM
61#define TARGET_BMI TARGET_ISA_BMI
62#define TARGET_BMI2 TARGET_ISA_BMI2
63#define TARGET_LZCNT TARGET_ISA_LZCNT
64#define TARGET_TBM TARGET_ISA_TBM
65#define TARGET_POPCNT TARGET_ISA_POPCNT
66#define TARGET_SAHF TARGET_ISA_SAHF
67#define TARGET_MOVBE TARGET_ISA_MOVBE
68#define TARGET_CRC32 TARGET_ISA_CRC32
69#define TARGET_AES TARGET_ISA_AES
70#define TARGET_PCLMUL TARGET_ISA_PCLMUL
71#define TARGET_CMPXCHG16B TARGET_ISA_CX16
72#define TARGET_FSGSBASE TARGET_ISA_FSGSBASE
73#define TARGET_RDRND TARGET_ISA_RDRND
74#define TARGET_F16C TARGET_ISA_F16C
75#define TARGET_RTM TARGET_ISA_RTM
76#define TARGET_HLE TARGET_ISA_HLE
77#define TARGET_RDSEED TARGET_ISA_RDSEED
78#define TARGET_PRFCHW TARGET_ISA_PRFCHW
79#define TARGET_ADX TARGET_ISA_ADX
3a0d99bb
AI
80#define TARGET_FXSR TARGET_ISA_FXSR
81#define TARGET_XSAVE TARGET_ISA_XSAVE
82#define TARGET_XSAVEOPT TARGET_ISA_XSAVEOPT
ab442df7 83
90922d36
MM
84#define TARGET_LP64 TARGET_ABI_64
85#define TARGET_X32 TARGET_ABI_X32
04e1d06b 86
cbf2e4d4
HJ
87/* SSE4.1 defines round instructions */
88#define OPTION_MASK_ISA_ROUND OPTION_MASK_ISA_SSE4_1
90922d36 89#define TARGET_ISA_ROUND ((ix86_isa_flags & OPTION_MASK_ISA_ROUND) != 0)
0a1c5e55 90
26b5109f
RS
91#include "config/vxworks-dummy.h"
92
7eb68c06 93#include "config/i386/i386-opts.h"
ccf8e764 94
c69fa2d4 95#define MAX_STRINGOP_ALGS 4
ccf8e764 96
8c996513
JH
97/* Specify what algorithm to use for stringops on known size.
98 When size is unknown, the UNKNOWN_SIZE alg is used. When size is
99 known at compile time or estimated via feedback, the SIZE array
100 is walked in order until MAX is greater then the estimate (or -1
4f3f76e6 101 means infinity). Corresponding ALG is used then.
340ef734
JH
102 When NOALIGN is true the code guaranting the alignment of the memory
103 block is skipped.
104
8c996513 105 For example initializer:
4f3f76e6 106 {{256, loop}, {-1, rep_prefix_4_byte}}
8c996513 107 will use loop for blocks smaller or equal to 256 bytes, rep prefix will
ccf8e764 108 be used otherwise. */
8c996513
JH
109struct stringop_algs
110{
111 const enum stringop_alg unknown_size;
112 const struct stringop_strategy {
113 const int max;
114 const enum stringop_alg alg;
340ef734 115 int noalign;
c69fa2d4 116 } size [MAX_STRINGOP_ALGS];
8c996513
JH
117};
118
d4ba09c0
SC
119/* Define the specific costs for a given cpu */
120
121struct processor_costs {
8b60264b
KG
122 const int add; /* cost of an add instruction */
123 const int lea; /* cost of a lea instruction */
124 const int shift_var; /* variable shift costs */
125 const int shift_const; /* constant shift costs */
f676971a 126 const int mult_init[5]; /* cost of starting a multiply
4977bab6 127 in QImode, HImode, SImode, DImode, TImode*/
8b60264b 128 const int mult_bit; /* cost of multiply per each bit set */
f676971a 129 const int divide[5]; /* cost of a divide/mod
4977bab6 130 in QImode, HImode, SImode, DImode, TImode*/
44cf5b6a
JH
131 int movsx; /* The cost of movsx operation. */
132 int movzx; /* The cost of movzx operation. */
8b60264b
KG
133 const int large_insn; /* insns larger than this cost more */
134 const int move_ratio; /* The threshold of number of scalar
ac775968 135 memory-to-memory move insns. */
8b60264b
KG
136 const int movzbl_load; /* cost of loading using movzbl */
137 const int int_load[3]; /* cost of loading integer registers
96e7ae40
JH
138 in QImode, HImode and SImode relative
139 to reg-reg move (2). */
8b60264b 140 const int int_store[3]; /* cost of storing integer register
96e7ae40 141 in QImode, HImode and SImode */
8b60264b
KG
142 const int fp_move; /* cost of reg,reg fld/fst */
143 const int fp_load[3]; /* cost of loading FP register
96e7ae40 144 in SFmode, DFmode and XFmode */
8b60264b 145 const int fp_store[3]; /* cost of storing FP register
96e7ae40 146 in SFmode, DFmode and XFmode */
8b60264b
KG
147 const int mmx_move; /* cost of moving MMX register. */
148 const int mmx_load[2]; /* cost of loading MMX register
fa79946e 149 in SImode and DImode */
8b60264b 150 const int mmx_store[2]; /* cost of storing MMX register
fa79946e 151 in SImode and DImode */
8b60264b
KG
152 const int sse_move; /* cost of moving SSE register. */
153 const int sse_load[3]; /* cost of loading SSE register
fa79946e 154 in SImode, DImode and TImode*/
8b60264b 155 const int sse_store[3]; /* cost of storing SSE register
fa79946e 156 in SImode, DImode and TImode*/
8b60264b 157 const int mmxsse_to_integer; /* cost of moving mmxsse register to
fa79946e 158 integer and vice versa. */
46cb0441
ZD
159 const int l1_cache_size; /* size of l1 cache, in kilobytes. */
160 const int l2_cache_size; /* size of l2 cache, in kilobytes. */
f4365627
JH
161 const int prefetch_block; /* bytes moved to cache for prefetch. */
162 const int simultaneous_prefetches; /* number of parallel prefetch
163 operations. */
4977bab6 164 const int branch_cost; /* Default value for BRANCH_COST. */
229b303a
RS
165 const int fadd; /* cost of FADD and FSUB instructions. */
166 const int fmul; /* cost of FMUL instruction. */
167 const int fdiv; /* cost of FDIV instruction. */
168 const int fabs; /* cost of FABS instruction. */
169 const int fchs; /* cost of FCHS instruction. */
170 const int fsqrt; /* cost of FSQRT instruction. */
8c996513 171 /* Specify what algorithm
bee51209
L
172 to use for stringops on unknown size. */
173 struct stringop_algs memcpy[2], memset[2];
e70444a8
HJ
174 const int scalar_stmt_cost; /* Cost of any scalar operation, excluding
175 load and store. */
176 const int scalar_load_cost; /* Cost of scalar load. */
177 const int scalar_store_cost; /* Cost of scalar store. */
178 const int vec_stmt_cost; /* Cost of any vector operation, excluding
179 load, store, vector-to-scalar and
180 scalar-to-vector operation. */
181 const int vec_to_scalar_cost; /* Cost of vect-to-scalar operation. */
182 const int scalar_to_vec_cost; /* Cost of scalar-to-vector operation. */
4f3f76e6 183 const int vec_align_load_cost; /* Cost of aligned vector load. */
e70444a8
HJ
184 const int vec_unalign_load_cost; /* Cost of unaligned vector load. */
185 const int vec_store_cost; /* Cost of vector store. */
186 const int cond_taken_branch_cost; /* Cost of taken branch for vectorizer
187 cost model. */
188 const int cond_not_taken_branch_cost;/* Cost of not taken branch for
189 vectorizer cost model. */
d4ba09c0
SC
190};
191
8b60264b 192extern const struct processor_costs *ix86_cost;
b2077fd2
JH
193extern const struct processor_costs ix86_size_cost;
194
195#define ix86_cur_cost() \
196 (optimize_insn_for_size_p () ? &ix86_size_cost: ix86_cost)
d4ba09c0 197
c98f8742
JVA
198/* Macros used in the machine description to test the flags. */
199
ddd5a7c1 200/* configure can arrange to make this 2, to force a 486. */
e075ae69 201
35b528be 202#ifndef TARGET_CPU_DEFAULT
d326eaf0 203#define TARGET_CPU_DEFAULT TARGET_CPU_DEFAULT_generic
10e9fecc 204#endif
35b528be 205
004d3859
GK
206#ifndef TARGET_FPMATH_DEFAULT
207#define TARGET_FPMATH_DEFAULT \
208 (TARGET_64BIT && TARGET_SSE ? FPMATH_SSE : FPMATH_387)
209#endif
210
6ac49599 211#define TARGET_FLOAT_RETURNS_IN_80387 TARGET_FLOAT_RETURNS
b08de47e 212
5791cc29
JT
213/* 64bit Sledgehammer mode. For libgcc2 we make sure this is a
214 compile-time constant. */
215#ifdef IN_LIBGCC2
6ac49599 216#undef TARGET_64BIT
5791cc29
JT
217#ifdef __x86_64__
218#define TARGET_64BIT 1
219#else
220#define TARGET_64BIT 0
221#endif
222#else
6ac49599
RS
223#ifndef TARGET_BI_ARCH
224#undef TARGET_64BIT
67adf6a9 225#if TARGET_64BIT_DEFAULT
0c2dc519
JH
226#define TARGET_64BIT 1
227#else
228#define TARGET_64BIT 0
229#endif
230#endif
5791cc29 231#endif
25f94bb5 232
750054a2
CT
233#define HAS_LONG_COND_BRANCH 1
234#define HAS_LONG_UNCOND_BRANCH 1
235
9e555526
RH
236#define TARGET_386 (ix86_tune == PROCESSOR_I386)
237#define TARGET_486 (ix86_tune == PROCESSOR_I486)
238#define TARGET_PENTIUM (ix86_tune == PROCESSOR_PENTIUM)
239#define TARGET_PENTIUMPRO (ix86_tune == PROCESSOR_PENTIUMPRO)
cfe1b18f 240#define TARGET_GEODE (ix86_tune == PROCESSOR_GEODE)
9e555526
RH
241#define TARGET_K6 (ix86_tune == PROCESSOR_K6)
242#define TARGET_ATHLON (ix86_tune == PROCESSOR_ATHLON)
243#define TARGET_PENTIUM4 (ix86_tune == PROCESSOR_PENTIUM4)
244#define TARGET_K8 (ix86_tune == PROCESSOR_K8)
4977bab6 245#define TARGET_ATHLON_K8 (TARGET_K8 || TARGET_ATHLON)
89c43c0a 246#define TARGET_NOCONA (ix86_tune == PROCESSOR_NOCONA)
340ef734
JH
247#define TARGET_CORE2 (ix86_tune == PROCESSOR_CORE2)
248#define TARGET_COREI7 (ix86_tune == PROCESSOR_COREI7)
3a579e09 249#define TARGET_HASWELL (ix86_tune == PROCESSOR_HASWELL)
d326eaf0
JH
250#define TARGET_GENERIC32 (ix86_tune == PROCESSOR_GENERIC32)
251#define TARGET_GENERIC64 (ix86_tune == PROCESSOR_GENERIC64)
252#define TARGET_GENERIC (TARGET_GENERIC32 || TARGET_GENERIC64)
21efb4d4 253#define TARGET_AMDFAM10 (ix86_tune == PROCESSOR_AMDFAM10)
1133125e 254#define TARGET_BDVER1 (ix86_tune == PROCESSOR_BDVER1)
4d652a18 255#define TARGET_BDVER2 (ix86_tune == PROCESSOR_BDVER2)
eb2f2b44 256#define TARGET_BDVER3 (ix86_tune == PROCESSOR_BDVER3)
14b52538 257#define TARGET_BTVER1 (ix86_tune == PROCESSOR_BTVER1)
e32bfc16 258#define TARGET_BTVER2 (ix86_tune == PROCESSOR_BTVER2)
b6837b94 259#define TARGET_ATOM (ix86_tune == PROCESSOR_ATOM)
0b871ccf 260#define TARGET_SLM (ix86_tune == PROCESSOR_SLM)
a269a03c 261
80fd744f
RH
262/* Feature tests against the various tunings. */
263enum ix86_tune_indices {
264 X86_TUNE_USE_LEAVE,
265 X86_TUNE_PUSH_MEMORY,
266 X86_TUNE_ZERO_EXTEND_WITH_AND,
80fd744f 267 X86_TUNE_UNROLL_STRLEN,
80fd744f
RH
268 X86_TUNE_BRANCH_PREDICTION_HINTS,
269 X86_TUNE_DOUBLE_WITH_ADD,
3c2d980c 270 X86_TUNE_USE_SAHF,
80fd744f
RH
271 X86_TUNE_MOVX,
272 X86_TUNE_PARTIAL_REG_STALL,
273 X86_TUNE_PARTIAL_FLAG_REG_STALL,
7b38ee83 274 X86_TUNE_LCP_STALL,
80fd744f
RH
275 X86_TUNE_USE_HIMODE_FIOP,
276 X86_TUNE_USE_SIMODE_FIOP,
277 X86_TUNE_USE_MOV0,
278 X86_TUNE_USE_CLTD,
279 X86_TUNE_USE_XCHGB,
280 X86_TUNE_SPLIT_LONG_MOVES,
281 X86_TUNE_READ_MODIFY_WRITE,
282 X86_TUNE_READ_MODIFY,
283 X86_TUNE_PROMOTE_QIMODE,
284 X86_TUNE_FAST_PREFIX,
285 X86_TUNE_SINGLE_STRINGOP,
286 X86_TUNE_QIMODE_MATH,
287 X86_TUNE_HIMODE_MATH,
288 X86_TUNE_PROMOTE_QI_REGS,
289 X86_TUNE_PROMOTE_HI_REGS,
d8b08ecd
UB
290 X86_TUNE_SINGLE_POP,
291 X86_TUNE_DOUBLE_POP,
292 X86_TUNE_SINGLE_PUSH,
293 X86_TUNE_DOUBLE_PUSH,
80fd744f
RH
294 X86_TUNE_INTEGER_DFMODE_MOVES,
295 X86_TUNE_PARTIAL_REG_DEPENDENCY,
296 X86_TUNE_SSE_PARTIAL_REG_DEPENDENCY,
1133125e
HJ
297 X86_TUNE_SSE_UNALIGNED_LOAD_OPTIMAL,
298 X86_TUNE_SSE_UNALIGNED_STORE_OPTIMAL,
299 X86_TUNE_SSE_PACKED_SINGLE_INSN_OPTIMAL,
80fd744f
RH
300 X86_TUNE_SSE_SPLIT_REGS,
301 X86_TUNE_SSE_TYPELESS_STORES,
302 X86_TUNE_SSE_LOAD0_BY_PXOR,
303 X86_TUNE_MEMORY_MISMATCH_STALL,
304 X86_TUNE_PROLOGUE_USING_MOVE,
305 X86_TUNE_EPILOGUE_USING_MOVE,
306 X86_TUNE_SHIFT1,
307 X86_TUNE_USE_FFREEP,
00fcb892
UB
308 X86_TUNE_INTER_UNIT_MOVES_TO_VEC,
309 X86_TUNE_INTER_UNIT_MOVES_FROM_VEC,
630ecd8d 310 X86_TUNE_INTER_UNIT_CONVERSIONS,
80fd744f
RH
311 X86_TUNE_FOUR_JUMP_LIMIT,
312 X86_TUNE_SCHEDULE,
313 X86_TUNE_USE_BT,
314 X86_TUNE_USE_INCDEC,
315 X86_TUNE_PAD_RETURNS,
e7ed95a2 316 X86_TUNE_PAD_SHORT_FUNCTION,
80fd744f 317 X86_TUNE_EXT_80387_CONSTANTS,
ddff69b9 318 X86_TUNE_AVOID_VECTOR_DECODE,
a646aded 319 X86_TUNE_PROMOTE_HIMODE_IMUL,
ddff69b9
MM
320 X86_TUNE_SLOW_IMUL_IMM32_MEM,
321 X86_TUNE_SLOW_IMUL_IMM8,
322 X86_TUNE_MOVE_M1_VIA_OR,
323 X86_TUNE_NOT_UNPAIRABLE,
324 X86_TUNE_NOT_VECTORMODE,
54723b46 325 X86_TUNE_USE_VECTOR_FP_CONVERTS,
4e9d897d 326 X86_TUNE_USE_VECTOR_CONVERTS,
354f84af 327 X86_TUNE_FUSE_CMP_AND_BRANCH,
b6837b94 328 X86_TUNE_OPT_AGU,
e72eba85 329 X86_TUNE_VECTORIZE_DOUBLE,
5d0878e7 330 X86_TUNE_SOFTWARE_PREFETCHING_BENEFICIAL,
5c0d88e6 331 X86_TUNE_AVX128_OPTIMAL,
df7b0cc4
EI
332 X86_TUNE_REASSOC_INT_TO_PARALLEL,
333 X86_TUNE_REASSOC_FP_TO_PARALLEL,
55a2c322 334 X86_TUNE_GENERAL_REGS_SSE_SPILL,
6c72ea12 335 X86_TUNE_AVOID_MEM_OPND_FOR_CMOVE,
55805e54 336 X86_TUNE_SPLIT_MEM_OPND_FOR_FP_CONVERTS,
80fd744f
RH
337
338 X86_TUNE_LAST
339};
340
ab442df7 341extern unsigned char ix86_tune_features[X86_TUNE_LAST];
80fd744f
RH
342
343#define TARGET_USE_LEAVE ix86_tune_features[X86_TUNE_USE_LEAVE]
344#define TARGET_PUSH_MEMORY ix86_tune_features[X86_TUNE_PUSH_MEMORY]
345#define TARGET_ZERO_EXTEND_WITH_AND \
346 ix86_tune_features[X86_TUNE_ZERO_EXTEND_WITH_AND]
80fd744f 347#define TARGET_UNROLL_STRLEN ix86_tune_features[X86_TUNE_UNROLL_STRLEN]
80fd744f
RH
348#define TARGET_BRANCH_PREDICTION_HINTS \
349 ix86_tune_features[X86_TUNE_BRANCH_PREDICTION_HINTS]
350#define TARGET_DOUBLE_WITH_ADD ix86_tune_features[X86_TUNE_DOUBLE_WITH_ADD]
351#define TARGET_USE_SAHF ix86_tune_features[X86_TUNE_USE_SAHF]
352#define TARGET_MOVX ix86_tune_features[X86_TUNE_MOVX]
353#define TARGET_PARTIAL_REG_STALL ix86_tune_features[X86_TUNE_PARTIAL_REG_STALL]
354#define TARGET_PARTIAL_FLAG_REG_STALL \
355 ix86_tune_features[X86_TUNE_PARTIAL_FLAG_REG_STALL]
7b38ee83
TJ
356#define TARGET_LCP_STALL \
357 ix86_tune_features[X86_TUNE_LCP_STALL]
80fd744f
RH
358#define TARGET_USE_HIMODE_FIOP ix86_tune_features[X86_TUNE_USE_HIMODE_FIOP]
359#define TARGET_USE_SIMODE_FIOP ix86_tune_features[X86_TUNE_USE_SIMODE_FIOP]
360#define TARGET_USE_MOV0 ix86_tune_features[X86_TUNE_USE_MOV0]
361#define TARGET_USE_CLTD ix86_tune_features[X86_TUNE_USE_CLTD]
362#define TARGET_USE_XCHGB ix86_tune_features[X86_TUNE_USE_XCHGB]
363#define TARGET_SPLIT_LONG_MOVES ix86_tune_features[X86_TUNE_SPLIT_LONG_MOVES]
364#define TARGET_READ_MODIFY_WRITE ix86_tune_features[X86_TUNE_READ_MODIFY_WRITE]
365#define TARGET_READ_MODIFY ix86_tune_features[X86_TUNE_READ_MODIFY]
366#define TARGET_PROMOTE_QImode ix86_tune_features[X86_TUNE_PROMOTE_QIMODE]
367#define TARGET_FAST_PREFIX ix86_tune_features[X86_TUNE_FAST_PREFIX]
368#define TARGET_SINGLE_STRINGOP ix86_tune_features[X86_TUNE_SINGLE_STRINGOP]
369#define TARGET_QIMODE_MATH ix86_tune_features[X86_TUNE_QIMODE_MATH]
370#define TARGET_HIMODE_MATH ix86_tune_features[X86_TUNE_HIMODE_MATH]
371#define TARGET_PROMOTE_QI_REGS ix86_tune_features[X86_TUNE_PROMOTE_QI_REGS]
372#define TARGET_PROMOTE_HI_REGS ix86_tune_features[X86_TUNE_PROMOTE_HI_REGS]
d8b08ecd
UB
373#define TARGET_SINGLE_POP ix86_tune_features[X86_TUNE_SINGLE_POP]
374#define TARGET_DOUBLE_POP ix86_tune_features[X86_TUNE_DOUBLE_POP]
375#define TARGET_SINGLE_PUSH ix86_tune_features[X86_TUNE_SINGLE_PUSH]
376#define TARGET_DOUBLE_PUSH ix86_tune_features[X86_TUNE_DOUBLE_PUSH]
80fd744f
RH
377#define TARGET_INTEGER_DFMODE_MOVES \
378 ix86_tune_features[X86_TUNE_INTEGER_DFMODE_MOVES]
379#define TARGET_PARTIAL_REG_DEPENDENCY \
380 ix86_tune_features[X86_TUNE_PARTIAL_REG_DEPENDENCY]
381#define TARGET_SSE_PARTIAL_REG_DEPENDENCY \
382 ix86_tune_features[X86_TUNE_SSE_PARTIAL_REG_DEPENDENCY]
1133125e
HJ
383#define TARGET_SSE_UNALIGNED_LOAD_OPTIMAL \
384 ix86_tune_features[X86_TUNE_SSE_UNALIGNED_LOAD_OPTIMAL]
385#define TARGET_SSE_UNALIGNED_STORE_OPTIMAL \
386 ix86_tune_features[X86_TUNE_SSE_UNALIGNED_STORE_OPTIMAL]
387#define TARGET_SSE_PACKED_SINGLE_INSN_OPTIMAL \
388 ix86_tune_features[X86_TUNE_SSE_PACKED_SINGLE_INSN_OPTIMAL]
80fd744f
RH
389#define TARGET_SSE_SPLIT_REGS ix86_tune_features[X86_TUNE_SSE_SPLIT_REGS]
390#define TARGET_SSE_TYPELESS_STORES \
391 ix86_tune_features[X86_TUNE_SSE_TYPELESS_STORES]
392#define TARGET_SSE_LOAD0_BY_PXOR ix86_tune_features[X86_TUNE_SSE_LOAD0_BY_PXOR]
393#define TARGET_MEMORY_MISMATCH_STALL \
394 ix86_tune_features[X86_TUNE_MEMORY_MISMATCH_STALL]
395#define TARGET_PROLOGUE_USING_MOVE \
396 ix86_tune_features[X86_TUNE_PROLOGUE_USING_MOVE]
397#define TARGET_EPILOGUE_USING_MOVE \
398 ix86_tune_features[X86_TUNE_EPILOGUE_USING_MOVE]
399#define TARGET_SHIFT1 ix86_tune_features[X86_TUNE_SHIFT1]
400#define TARGET_USE_FFREEP ix86_tune_features[X86_TUNE_USE_FFREEP]
00fcb892
UB
401#define TARGET_INTER_UNIT_MOVES_TO_VEC \
402 ix86_tune_features[X86_TUNE_INTER_UNIT_MOVES_TO_VEC]
403#define TARGET_INTER_UNIT_MOVES_FROM_VEC \
404 ix86_tune_features[X86_TUNE_INTER_UNIT_MOVES_FROM_VEC]
405#define TARGET_INTER_UNIT_CONVERSIONS \
630ecd8d 406 ix86_tune_features[X86_TUNE_INTER_UNIT_CONVERSIONS]
80fd744f
RH
407#define TARGET_FOUR_JUMP_LIMIT ix86_tune_features[X86_TUNE_FOUR_JUMP_LIMIT]
408#define TARGET_SCHEDULE ix86_tune_features[X86_TUNE_SCHEDULE]
409#define TARGET_USE_BT ix86_tune_features[X86_TUNE_USE_BT]
410#define TARGET_USE_INCDEC ix86_tune_features[X86_TUNE_USE_INCDEC]
411#define TARGET_PAD_RETURNS ix86_tune_features[X86_TUNE_PAD_RETURNS]
e7ed95a2
L
412#define TARGET_PAD_SHORT_FUNCTION \
413 ix86_tune_features[X86_TUNE_PAD_SHORT_FUNCTION]
80fd744f
RH
414#define TARGET_EXT_80387_CONSTANTS \
415 ix86_tune_features[X86_TUNE_EXT_80387_CONSTANTS]
ddff69b9
MM
416#define TARGET_AVOID_VECTOR_DECODE \
417 ix86_tune_features[X86_TUNE_AVOID_VECTOR_DECODE]
a646aded
UB
418#define TARGET_TUNE_PROMOTE_HIMODE_IMUL \
419 ix86_tune_features[X86_TUNE_PROMOTE_HIMODE_IMUL]
ddff69b9
MM
420#define TARGET_SLOW_IMUL_IMM32_MEM \
421 ix86_tune_features[X86_TUNE_SLOW_IMUL_IMM32_MEM]
422#define TARGET_SLOW_IMUL_IMM8 ix86_tune_features[X86_TUNE_SLOW_IMUL_IMM8]
423#define TARGET_MOVE_M1_VIA_OR ix86_tune_features[X86_TUNE_MOVE_M1_VIA_OR]
424#define TARGET_NOT_UNPAIRABLE ix86_tune_features[X86_TUNE_NOT_UNPAIRABLE]
425#define TARGET_NOT_VECTORMODE ix86_tune_features[X86_TUNE_NOT_VECTORMODE]
54723b46
L
426#define TARGET_USE_VECTOR_FP_CONVERTS \
427 ix86_tune_features[X86_TUNE_USE_VECTOR_FP_CONVERTS]
354f84af
UB
428#define TARGET_USE_VECTOR_CONVERTS \
429 ix86_tune_features[X86_TUNE_USE_VECTOR_CONVERTS]
430#define TARGET_FUSE_CMP_AND_BRANCH \
431 ix86_tune_features[X86_TUNE_FUSE_CMP_AND_BRANCH]
b6837b94 432#define TARGET_OPT_AGU ix86_tune_features[X86_TUNE_OPT_AGU]
e72eba85
L
433#define TARGET_VECTORIZE_DOUBLE \
434 ix86_tune_features[X86_TUNE_VECTORIZE_DOUBLE]
5d0878e7
JH
435#define TARGET_SOFTWARE_PREFETCHING_BENEFICIAL \
436 ix86_tune_features[X86_TUNE_SOFTWARE_PREFETCHING_BENEFICIAL]
5c0d88e6
CF
437#define TARGET_AVX128_OPTIMAL \
438 ix86_tune_features[X86_TUNE_AVX128_OPTIMAL]
df7b0cc4
EI
439#define TARGET_REASSOC_INT_TO_PARALLEL \
440 ix86_tune_features[X86_TUNE_REASSOC_INT_TO_PARALLEL]
441#define TARGET_REASSOC_FP_TO_PARALLEL \
442 ix86_tune_features[X86_TUNE_REASSOC_FP_TO_PARALLEL]
55a2c322
VM
443#define TARGET_GENERAL_REGS_SSE_SPILL \
444 ix86_tune_features[X86_TUNE_GENERAL_REGS_SSE_SPILL]
6c72ea12
UB
445#define TARGET_AVOID_MEM_OPND_FOR_CMOVE \
446 ix86_tune_features[X86_TUNE_AVOID_MEM_OPND_FOR_CMOVE]
55805e54 447#define TARGET_SPLIT_MEM_OPND_FOR_FP_CONVERTS \
0f1d3965 448 ix86_tune_features[X86_TUNE_SPLIT_MEM_OPND_FOR_FP_CONVERTS]
df7b0cc4 449
80fd744f
RH
450/* Feature tests against the various architecture variations. */
451enum ix86_arch_indices {
cef31f9c 452 X86_ARCH_CMOV,
80fd744f
RH
453 X86_ARCH_CMPXCHG,
454 X86_ARCH_CMPXCHG8B,
455 X86_ARCH_XADD,
456 X86_ARCH_BSWAP,
457
458 X86_ARCH_LAST
459};
4f3f76e6 460
ab442df7 461extern unsigned char ix86_arch_features[X86_ARCH_LAST];
80fd744f 462
cef31f9c 463#define TARGET_CMOV ix86_arch_features[X86_ARCH_CMOV]
80fd744f
RH
464#define TARGET_CMPXCHG ix86_arch_features[X86_ARCH_CMPXCHG]
465#define TARGET_CMPXCHG8B ix86_arch_features[X86_ARCH_CMPXCHG8B]
466#define TARGET_XADD ix86_arch_features[X86_ARCH_XADD]
467#define TARGET_BSWAP ix86_arch_features[X86_ARCH_BSWAP]
468
cef31f9c
UB
469/* For sane SSE instruction set generation we need fcomi instruction.
470 It is safe to enable all CMOVE instructions. Also, RDRAND intrinsic
471 expands to a sequence that includes conditional move. */
472#define TARGET_CMOVE (TARGET_CMOV || TARGET_SSE || TARGET_RDRND)
473
80fd744f
RH
474#define TARGET_FISTTP (TARGET_SSE3 && TARGET_80387)
475
cb261eb7 476extern unsigned char x86_prefetch_sse;
80fd744f
RH
477#define TARGET_PREFETCH_SSE x86_prefetch_sse
478
80fd744f
RH
479#define ASSEMBLER_DIALECT (ix86_asm_dialect)
480
481#define TARGET_SSE_MATH ((ix86_fpmath & FPMATH_SSE) != 0)
482#define TARGET_MIX_SSE_I387 \
483 ((ix86_fpmath & (FPMATH_SSE | FPMATH_387)) == (FPMATH_SSE | FPMATH_387))
484
485#define TARGET_GNU_TLS (ix86_tls_dialect == TLS_DIALECT_GNU)
486#define TARGET_GNU2_TLS (ix86_tls_dialect == TLS_DIALECT_GNU2)
487#define TARGET_ANY_GNU_TLS (TARGET_GNU_TLS || TARGET_GNU2_TLS)
d2af65b9 488#define TARGET_SUN_TLS 0
1ef45b77 489
67adf6a9
RH
490#ifndef TARGET_64BIT_DEFAULT
491#define TARGET_64BIT_DEFAULT 0
25f94bb5 492#endif
74dc3e94
RH
493#ifndef TARGET_TLS_DIRECT_SEG_REFS_DEFAULT
494#define TARGET_TLS_DIRECT_SEG_REFS_DEFAULT 0
495#endif
25f94bb5 496
e0ea8797
AH
497#define TARGET_SSP_GLOBAL_GUARD (ix86_stack_protector_guard == SSP_GLOBAL)
498#define TARGET_SSP_TLS_GUARD (ix86_stack_protector_guard == SSP_TLS)
499
79f5e442
ZD
500/* Fence to use after loop using storent. */
501
502extern tree x86_mfence;
503#define FENCE_FOLLOWING_MOVNT x86_mfence
504
0ed4a390
JL
505/* Once GDB has been enhanced to deal with functions without frame
506 pointers, we can change this to allow for elimination of
507 the frame pointer in leaf functions. */
508#define TARGET_DEFAULT 0
67adf6a9 509
0a1c5e55
UB
510/* Extra bits to force. */
511#define TARGET_SUBTARGET_DEFAULT 0
512#define TARGET_SUBTARGET_ISA_DEFAULT 0
513
514/* Extra bits to force on w/ 32-bit mode. */
515#define TARGET_SUBTARGET32_DEFAULT 0
516#define TARGET_SUBTARGET32_ISA_DEFAULT 0
517
ccf8e764
RH
518/* Extra bits to force on w/ 64-bit mode. */
519#define TARGET_SUBTARGET64_DEFAULT 0
0a1c5e55 520#define TARGET_SUBTARGET64_ISA_DEFAULT 0
ccf8e764 521
fee3eacd
IS
522/* Replace MACH-O, ifdefs by in-line tests, where possible.
523 (a) Macros defined in config/i386/darwin.h */
b069de3b 524#define TARGET_MACHO 0
9005471b 525#define TARGET_MACHO_BRANCH_ISLANDS 0
fee3eacd
IS
526#define MACHOPIC_ATT_STUB 0
527/* (b) Macros defined in config/darwin.h */
528#define MACHO_DYNAMIC_NO_PIC_P 0
529#define MACHOPIC_INDIRECT 0
530#define MACHOPIC_PURE 0
9005471b 531
5a579c3b
LE
532/* For the RDOS */
533#define TARGET_RDOS 0
534
9005471b 535/* For the Windows 64-bit ABI. */
7c800926
KT
536#define TARGET_64BIT_MS_ABI (TARGET_64BIT && ix86_cfun_abi () == MS_ABI)
537
6510e8bb
KT
538/* For the Windows 32-bit ABI. */
539#define TARGET_32BIT_MS_ABI (!TARGET_64BIT && ix86_cfun_abi () == MS_ABI)
540
f81c9774
RH
541/* This is re-defined by cygming.h. */
542#define TARGET_SEH 0
543
a3d7ab92
KT
544/* This is re-defined by cygming.h. */
545#define TARGET_PECOFF 0
546
51212b32 547/* The default abi used by target. */
7c800926 548#define DEFAULT_ABI SYSV_ABI
ccf8e764 549
b8b3f0ca
LE
550/* The default TLS segment register used by target. */
551#define DEFAULT_TLS_SEG_REG (TARGET_64BIT ? SEG_FS : SEG_GS)
552
cc69336f
RH
553/* Subtargets may reset this to 1 in order to enable 96-bit long double
554 with the rounding mode forced to 53 bits. */
555#define TARGET_96_ROUND_53_LONG_DOUBLE 0
556
682cd442
GK
557/* -march=native handling only makes sense with compiler running on
558 an x86 or x86_64 chip. If changing this condition, also change
559 the condition in driver-i386.c. */
560#if defined(__i386__) || defined(__x86_64__)
fa959ce4
MM
561/* In driver-i386.c. */
562extern const char *host_detect_local_cpu (int argc, const char **argv);
563#define EXTRA_SPEC_FUNCTIONS \
564 { "local_cpu_detect", host_detect_local_cpu },
682cd442 565#define HAVE_LOCAL_CPU_DETECT
fa959ce4
MM
566#endif
567
8981c15b
JM
568#if TARGET_64BIT_DEFAULT
569#define OPT_ARCH64 "!m32"
570#define OPT_ARCH32 "m32"
571#else
f0ea7581
L
572#define OPT_ARCH64 "m64|mx32"
573#define OPT_ARCH32 "m64|mx32:;"
8981c15b
JM
574#endif
575
1cba2b96
EC
576/* Support for configure-time defaults of some command line options.
577 The order here is important so that -march doesn't squash the
578 tune or cpu values. */
ce998900 579#define OPTION_DEFAULT_SPECS \
da2d4c01 580 {"tune", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }, \
8981c15b
JM
581 {"tune_32", "%{" OPT_ARCH32 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
582 {"tune_64", "%{" OPT_ARCH64 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
ce998900 583 {"cpu", "%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}" }, \
8981c15b
JM
584 {"cpu_32", "%{" OPT_ARCH32 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
585 {"cpu_64", "%{" OPT_ARCH64 ":%{!mtune=*:%{!mcpu=*:%{!march=*:-mtune=%(VALUE)}}}}" }, \
586 {"arch", "%{!march=*:-march=%(VALUE)}"}, \
587 {"arch_32", "%{" OPT_ARCH32 ":%{!march=*:-march=%(VALUE)}}"}, \
588 {"arch_64", "%{" OPT_ARCH64 ":%{!march=*:-march=%(VALUE)}}"},
7816bea0 589
241e1a89
SC
590/* Specs for the compiler proper */
591
628714d8 592#ifndef CC1_CPU_SPEC
eb5bb0fd 593#define CC1_CPU_SPEC_1 ""
fa959ce4 594
682cd442 595#ifndef HAVE_LOCAL_CPU_DETECT
fa959ce4
MM
596#define CC1_CPU_SPEC CC1_CPU_SPEC_1
597#else
598#define CC1_CPU_SPEC CC1_CPU_SPEC_1 \
96f5b137
L
599"%{march=native:%>march=native %:local_cpu_detect(arch) \
600 %{!mtune=*:%>mtune=native %:local_cpu_detect(tune)}} \
601%{mtune=native:%>mtune=native %:local_cpu_detect(tune)}"
fa959ce4 602#endif
241e1a89 603#endif
c98f8742 604\f
30efe578 605/* Target CPU builtins. */
ab442df7
MM
606#define TARGET_CPU_CPP_BUILTINS() ix86_target_macros ()
607
608/* Target Pragmas. */
609#define REGISTER_TARGET_PRAGMAS() ix86_register_pragmas ()
30efe578 610
c2f17e19
UB
611enum target_cpu_default
612{
613 TARGET_CPU_DEFAULT_generic = 0,
614
615 TARGET_CPU_DEFAULT_i386,
616 TARGET_CPU_DEFAULT_i486,
617 TARGET_CPU_DEFAULT_pentium,
618 TARGET_CPU_DEFAULT_pentium_mmx,
619 TARGET_CPU_DEFAULT_pentiumpro,
620 TARGET_CPU_DEFAULT_pentium2,
621 TARGET_CPU_DEFAULT_pentium3,
622 TARGET_CPU_DEFAULT_pentium4,
623 TARGET_CPU_DEFAULT_pentium_m,
624 TARGET_CPU_DEFAULT_prescott,
625 TARGET_CPU_DEFAULT_nocona,
626 TARGET_CPU_DEFAULT_core2,
9d8477b6 627 TARGET_CPU_DEFAULT_corei7,
3a579e09 628 TARGET_CPU_DEFAULT_haswell,
b6837b94 629 TARGET_CPU_DEFAULT_atom,
0b871ccf 630 TARGET_CPU_DEFAULT_slm,
c2f17e19
UB
631
632 TARGET_CPU_DEFAULT_geode,
633 TARGET_CPU_DEFAULT_k6,
634 TARGET_CPU_DEFAULT_k6_2,
635 TARGET_CPU_DEFAULT_k6_3,
636 TARGET_CPU_DEFAULT_athlon,
637 TARGET_CPU_DEFAULT_athlon_sse,
638 TARGET_CPU_DEFAULT_k8,
639 TARGET_CPU_DEFAULT_amdfam10,
1133125e 640 TARGET_CPU_DEFAULT_bdver1,
4d652a18 641 TARGET_CPU_DEFAULT_bdver2,
eb2f2b44 642 TARGET_CPU_DEFAULT_bdver3,
14b52538 643 TARGET_CPU_DEFAULT_btver1,
e32bfc16 644 TARGET_CPU_DEFAULT_btver2,
c2f17e19
UB
645
646 TARGET_CPU_DEFAULT_max
647};
0c2dc519 648
628714d8 649#ifndef CC1_SPEC
8015b78d 650#define CC1_SPEC "%(cc1_cpu) "
628714d8
RK
651#endif
652
653/* This macro defines names of additional specifications to put in the
654 specs that can be used in various specifications like CC1_SPEC. Its
655 definition is an initializer with a subgrouping for each command option.
bcd86433
SC
656
657 Each subgrouping contains a string constant, that defines the
188fc5b5 658 specification name, and a string constant that used by the GCC driver
bcd86433
SC
659 program.
660
661 Do not define this macro if it does not need to do anything. */
662
663#ifndef SUBTARGET_EXTRA_SPECS
664#define SUBTARGET_EXTRA_SPECS
665#endif
666
667#define EXTRA_SPECS \
628714d8 668 { "cc1_cpu", CC1_CPU_SPEC }, \
bcd86433
SC
669 SUBTARGET_EXTRA_SPECS
670\f
ce998900 671
d57a4b98
RH
672/* Set the value of FLT_EVAL_METHOD in float.h. When using only the
673 FPU, assume that the fpcw is set to extended precision; when using
674 only SSE, rounding is correct; when using both SSE and the FPU,
675 the rounding precision is indeterminate, since either may be chosen
676 apparently at random. */
677#define TARGET_FLT_EVAL_METHOD \
5ccd517a 678 (TARGET_MIX_SSE_I387 ? -1 : TARGET_SSE_MATH ? 0 : 2)
0038aea6 679
8ce94e44
JM
680/* Whether to allow x87 floating-point arithmetic on MODE (one of
681 SFmode, DFmode and XFmode) in the current excess precision
682 configuration. */
683#define X87_ENABLE_ARITH(MODE) \
684 (flag_excess_precision == EXCESS_PRECISION_FAST || (MODE) == XFmode)
685
686/* Likewise, whether to allow direct conversions from integer mode
687 IMODE (HImode, SImode or DImode) to MODE. */
688#define X87_ENABLE_FLOAT(MODE, IMODE) \
689 (flag_excess_precision == EXCESS_PRECISION_FAST \
690 || (MODE) == XFmode \
691 || ((MODE) == DFmode && (IMODE) == SImode) \
692 || (IMODE) == HImode)
693
979c67a5
UB
694/* target machine storage layout */
695
65d9c0ab
JH
696#define SHORT_TYPE_SIZE 16
697#define INT_TYPE_SIZE 32
f0ea7581
L
698#define LONG_TYPE_SIZE (TARGET_X32 ? 32 : BITS_PER_WORD)
699#define POINTER_SIZE (TARGET_X32 ? 32 : BITS_PER_WORD)
a96ad348 700#define LONG_LONG_TYPE_SIZE 64
65d9c0ab 701#define FLOAT_TYPE_SIZE 32
65d9c0ab 702#define DOUBLE_TYPE_SIZE 64
c637141a 703#define LONG_DOUBLE_TYPE_SIZE (TARGET_LONG_DOUBLE_64 ? 64 : 80)
979c67a5 704
c637141a
L
705/* Define this to set long double type size to use in libgcc2.c, which can
706 not depend on target_flags. */
707#ifdef __LONG_DOUBLE_64__
708#define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 64
709#else
710#define LIBGCC2_LONG_DOUBLE_TYPE_SIZE 80
711#endif
712
713#define WIDEST_HARDWARE_FP_SIZE 80
65d9c0ab 714
67adf6a9 715#if defined (TARGET_BI_ARCH) || TARGET_64BIT_DEFAULT
0c2dc519 716#define MAX_BITS_PER_WORD 64
0c2dc519
JH
717#else
718#define MAX_BITS_PER_WORD 32
0c2dc519
JH
719#endif
720
c98f8742
JVA
721/* Define this if most significant byte of a word is the lowest numbered. */
722/* That is true on the 80386. */
723
724#define BITS_BIG_ENDIAN 0
725
726/* Define this if most significant byte of a word is the lowest numbered. */
727/* That is not true on the 80386. */
728#define BYTES_BIG_ENDIAN 0
729
730/* Define this if most significant word of a multiword number is the lowest
731 numbered. */
732/* Not true for 80386 */
733#define WORDS_BIG_ENDIAN 0
734
c98f8742 735/* Width of a word, in units (bytes). */
4ae8027b 736#define UNITS_PER_WORD (TARGET_64BIT ? 8 : 4)
63001560
UB
737
738#ifndef IN_LIBGCC2
2e64c636
JH
739#define MIN_UNITS_PER_WORD 4
740#endif
c98f8742 741
c98f8742 742/* Allocation boundary (in *bits*) for storing arguments in argument list. */
65d9c0ab 743#define PARM_BOUNDARY BITS_PER_WORD
c98f8742 744
e075ae69 745/* Boundary (in *bits*) on which stack pointer should be aligned. */
4ae8027b 746#define STACK_BOUNDARY \
51212b32 747 (TARGET_64BIT && ix86_abi == MS_ABI ? 128 : BITS_PER_WORD)
c98f8742 748
2e3f842f
L
749/* Stack boundary of the main function guaranteed by OS. */
750#define MAIN_STACK_BOUNDARY (TARGET_64BIT ? 128 : 32)
751
de1132d1 752/* Minimum stack boundary. */
5bfb2af2 753#define MIN_STACK_BOUNDARY (TARGET_64BIT ? (TARGET_SSE ? 128 : 64) : 32)
2e3f842f 754
d1f87653 755/* Boundary (in *bits*) on which the stack pointer prefers to be
3af4bd89 756 aligned; the compiler cannot rely on having this alignment. */
e075ae69 757#define PREFERRED_STACK_BOUNDARY ix86_preferred_stack_boundary
65954bd8 758
de1132d1 759/* It should be MIN_STACK_BOUNDARY. But we set it to 128 bits for
2e3f842f
L
760 both 32bit and 64bit, to support codes that need 128 bit stack
761 alignment for SSE instructions, but can't realign the stack. */
762#define PREFERRED_STACK_BOUNDARY_DEFAULT 128
763
764/* 1 if -mstackrealign should be turned on by default. It will
765 generate an alternate prologue and epilogue that realigns the
766 runtime stack if nessary. This supports mixing codes that keep a
767 4-byte aligned stack, as specified by i386 psABI, with codes that
890b9b96 768 need a 16-byte aligned stack, as required by SSE instructions. */
2e3f842f
L
769#define STACK_REALIGN_DEFAULT 0
770
771/* Boundary (in *bits*) on which the incoming stack is aligned. */
772#define INCOMING_STACK_BOUNDARY ix86_incoming_stack_boundary
1d482056 773
a2851b75
TG
774/* According to Windows x64 software convention, the maximum stack allocatable
775 in the prologue is 4G - 8 bytes. Furthermore, there is a limited set of
776 instructions allowed to adjust the stack pointer in the epilog, forcing the
777 use of frame pointer for frames larger than 2 GB. This theorical limit
778 is reduced by 256, an over-estimated upper bound for the stack use by the
779 prologue.
780 We define only one threshold for both the prolog and the epilog. When the
4e523f33 781 frame size is larger than this threshold, we allocate the area to save SSE
a2851b75
TG
782 regs, then save them, and then allocate the remaining. There is no SEH
783 unwind info for this later allocation. */
784#define SEH_MAX_FRAME_SIZE ((2U << 30) - 256)
785
ebff937c
SH
786/* Target OS keeps a vector-aligned (128-bit, 16-byte) stack. This is
787 mandatory for the 64-bit ABI, and may or may not be true for other
788 operating systems. */
789#define TARGET_KEEPS_VECTOR_ALIGNED_STACK TARGET_64BIT
790
f963b5d9
RS
791/* Minimum allocation boundary for the code of a function. */
792#define FUNCTION_BOUNDARY 8
793
794/* C++ stores the virtual bit in the lowest bit of function pointers. */
795#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_pfn
c98f8742 796
c98f8742
JVA
797/* Minimum size in bits of the largest boundary to which any
798 and all fundamental data types supported by the hardware
799 might need to be aligned. No data type wants to be aligned
17f24ff0 800 rounder than this.
fce5a9f2 801
d1f87653 802 Pentium+ prefers DFmode values to be aligned to 64 bit boundary
17f24ff0
JH
803 and Pentium Pro XFmode values at 128 bit boundaries. */
804
2824d6e5 805#define BIGGEST_ALIGNMENT (TARGET_AVX ? 256 : 128)
17f24ff0 806
2e3f842f
L
807/* Maximum stack alignment. */
808#define MAX_STACK_ALIGNMENT MAX_OFILE_ALIGNMENT
809
6e4f1168
L
810/* Alignment value for attribute ((aligned)). It is a constant since
811 it is the part of the ABI. We shouldn't change it with -mavx. */
812#define ATTRIBUTE_ALIGNED_VALUE 128
813
822eda12 814/* Decide whether a variable of mode MODE should be 128 bit aligned. */
a7180f70 815#define ALIGN_MODE_128(MODE) \
4501d314 816 ((MODE) == XFmode || SSE_REG_MODE_P (MODE))
a7180f70 817
17f24ff0 818/* The published ABIs say that doubles should be aligned on word
d1f87653 819 boundaries, so lower the alignment for structure fields unless
6fc605d8 820 -malign-double is set. */
e932b21b 821
e83f3cff
RH
822/* ??? Blah -- this macro is used directly by libobjc. Since it
823 supports no vector modes, cut out the complexity and fall back
824 on BIGGEST_FIELD_ALIGNMENT. */
825#ifdef IN_TARGET_LIBS
ef49d42e
JH
826#ifdef __x86_64__
827#define BIGGEST_FIELD_ALIGNMENT 128
828#else
e83f3cff 829#define BIGGEST_FIELD_ALIGNMENT 32
ef49d42e 830#endif
e83f3cff 831#else
e932b21b
JH
832#define ADJUST_FIELD_ALIGN(FIELD, COMPUTED) \
833 x86_field_alignment (FIELD, COMPUTED)
e83f3cff 834#endif
c98f8742 835
e5e8a8bf 836/* If defined, a C expression to compute the alignment given to a
a7180f70 837 constant that is being placed in memory. EXP is the constant
e5e8a8bf
JW
838 and ALIGN is the alignment that the object would ordinarily have.
839 The value of this macro is used instead of that alignment to align
840 the object.
841
842 If this macro is not defined, then ALIGN is used.
843
844 The typical use of this macro is to increase alignment for string
845 constants to be word aligned so that `strcpy' calls that copy
846 constants can be done inline. */
847
d9a5f180 848#define CONSTANT_ALIGNMENT(EXP, ALIGN) ix86_constant_alignment ((EXP), (ALIGN))
d4ba09c0 849
8a022443
JW
850/* If defined, a C expression to compute the alignment for a static
851 variable. TYPE is the data type, and ALIGN is the alignment that
852 the object would ordinarily have. The value of this macro is used
853 instead of that alignment to align the object.
854
855 If this macro is not defined, then ALIGN is used.
856
857 One use of this macro is to increase alignment of medium-size
858 data to make it all fit in fewer cache lines. Another is to
859 cause character arrays to be word-aligned so that `strcpy' calls
860 that copy constants to character arrays can be done inline. */
861
df8a1d28
JJ
862#define DATA_ALIGNMENT(TYPE, ALIGN) \
863 ix86_data_alignment ((TYPE), (ALIGN), true)
864
865/* Similar to DATA_ALIGNMENT, but for the cases where the ABI mandates
866 some alignment increase, instead of optimization only purposes. E.g.
867 AMD x86-64 psABI says that variables with array type larger than 15 bytes
868 must be aligned to 16 byte boundaries.
869
870 If this macro is not defined, then ALIGN is used. */
871
872#define DATA_ABI_ALIGNMENT(TYPE, ALIGN) \
873 ix86_data_alignment ((TYPE), (ALIGN), false)
d16790f2
JW
874
875/* If defined, a C expression to compute the alignment for a local
876 variable. TYPE is the data type, and ALIGN is the alignment that
877 the object would ordinarily have. The value of this macro is used
878 instead of that alignment to align the object.
879
880 If this macro is not defined, then ALIGN is used.
881
882 One use of this macro is to increase alignment of medium-size
883 data to make it all fit in fewer cache lines. */
884
76fe54f0
L
885#define LOCAL_ALIGNMENT(TYPE, ALIGN) \
886 ix86_local_alignment ((TYPE), VOIDmode, (ALIGN))
887
888/* If defined, a C expression to compute the alignment for stack slot.
889 TYPE is the data type, MODE is the widest mode available, and ALIGN
890 is the alignment that the slot would ordinarily have. The value of
891 this macro is used instead of that alignment to align the slot.
892
893 If this macro is not defined, then ALIGN is used when TYPE is NULL,
894 Otherwise, LOCAL_ALIGNMENT will be used.
895
896 One use of this macro is to set alignment of stack slot to the
897 maximum alignment of all possible modes which the slot may have. */
898
899#define STACK_SLOT_ALIGNMENT(TYPE, MODE, ALIGN) \
900 ix86_local_alignment ((TYPE), (MODE), (ALIGN))
8a022443 901
9bfaf89d
JJ
902/* If defined, a C expression to compute the alignment for a local
903 variable DECL.
904
905 If this macro is not defined, then
906 LOCAL_ALIGNMENT (TREE_TYPE (DECL), DECL_ALIGN (DECL)) will be used.
907
908 One use of this macro is to increase alignment of medium-size
909 data to make it all fit in fewer cache lines. */
910
911#define LOCAL_DECL_ALIGNMENT(DECL) \
912 ix86_local_alignment ((DECL), VOIDmode, DECL_ALIGN (DECL))
913
ae58e548
JJ
914/* If defined, a C expression to compute the minimum required alignment
915 for dynamic stack realignment purposes for EXP (a TYPE or DECL),
916 MODE, assuming normal alignment ALIGN.
917
918 If this macro is not defined, then (ALIGN) will be used. */
919
920#define MINIMUM_ALIGNMENT(EXP, MODE, ALIGN) \
921 ix86_minimum_alignment (EXP, MODE, ALIGN)
922
9bfaf89d 923
9cd10576 924/* Set this nonzero if move instructions will actually fail to work
c98f8742 925 when given unaligned data. */
b4ac57ab 926#define STRICT_ALIGNMENT 0
c98f8742
JVA
927
928/* If bit field type is int, don't let it cross an int,
929 and give entire struct the alignment of an int. */
43a88a8c 930/* Required on the 386 since it doesn't have bit-field insns. */
c98f8742 931#define PCC_BITFIELD_TYPE_MATTERS 1
c98f8742
JVA
932\f
933/* Standard register usage. */
934
935/* This processor has special stack-like registers. See reg-stack.c
892a2d68 936 for details. */
c98f8742
JVA
937
938#define STACK_REGS
ce998900 939
d9a5f180 940#define IS_STACK_MODE(MODE) \
63001560
UB
941 (((MODE) == SFmode && !(TARGET_SSE && TARGET_SSE_MATH)) \
942 || ((MODE) == DFmode && !(TARGET_SSE2 && TARGET_SSE_MATH)) \
b5c82fa1 943 || (MODE) == XFmode)
c98f8742
JVA
944
945/* Number of actual hardware registers.
946 The hardware registers are assigned numbers for the compiler
947 from 0 to just below FIRST_PSEUDO_REGISTER.
948 All registers that the compiler knows about must be given numbers,
949 even those that are not normally considered general registers.
950
951 In the 80386 we give the 8 general purpose registers the numbers 0-7.
952 We number the floating point registers 8-15.
953 Note that registers 0-7 can be accessed as a short or int,
954 while only 0-3 may be used with byte `mov' instructions.
955
956 Reg 16 does not correspond to any hardware register, but instead
957 appears in the RTL as an argument pointer prior to reload, and is
958 eliminated during reloading in favor of either the stack or frame
892a2d68 959 pointer. */
c98f8742 960
b0d95de8 961#define FIRST_PSEUDO_REGISTER 53
c98f8742 962
3073d01c
ML
963/* Number of hardware registers that go into the DWARF-2 unwind info.
964 If not defined, equals FIRST_PSEUDO_REGISTER. */
965
966#define DWARF_FRAME_REGISTERS 17
967
c98f8742
JVA
968/* 1 for registers that have pervasive standard uses
969 and are not available for the register allocator.
3f3f2124 970 On the 80386, the stack pointer is such, as is the arg pointer.
fce5a9f2 971
621bc046
UB
972 REX registers are disabled for 32bit targets in
973 TARGET_CONDITIONAL_REGISTER_USAGE. */
974
a7180f70
BS
975#define FIXED_REGISTERS \
976/*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
3a4416fb 977{ 0, 0, 0, 0, 0, 0, 0, 1, 0, 0, 0, 0, 0, 0, 0, 0, \
b0d95de8
UB
978/*arg,flags,fpsr,fpcr,frame*/ \
979 1, 1, 1, 1, 1, \
a7180f70
BS
980/*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
981 0, 0, 0, 0, 0, 0, 0, 0, \
78168632 982/* mm0, mm1, mm2, mm3, mm4, mm5, mm6, mm7*/ \
3f3f2124
JH
983 0, 0, 0, 0, 0, 0, 0, 0, \
984/* r8, r9, r10, r11, r12, r13, r14, r15*/ \
621bc046 985 0, 0, 0, 0, 0, 0, 0, 0, \
3f3f2124 986/*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
621bc046 987 0, 0, 0, 0, 0, 0, 0, 0 }
c98f8742
JVA
988
989/* 1 for registers not available across function calls.
990 These must include the FIXED_REGISTERS and also any
991 registers that can be used without being saved.
992 The latter must include the registers where values are returned
993 and the register where structure-value addresses are passed.
fce5a9f2
EC
994 Aside from that, you can include as many other registers as you like.
995
621bc046
UB
996 Value is set to 1 if the register is call used unconditionally.
997 Bit one is set if the register is call used on TARGET_32BIT ABI.
998 Bit two is set if the register is call used on TARGET_64BIT ABI.
999 Bit three is set if the register is call used on TARGET_64BIT_MS_ABI.
1000
1001 Proper values are computed in TARGET_CONDITIONAL_REGISTER_USAGE. */
1002
a7180f70
BS
1003#define CALL_USED_REGISTERS \
1004/*ax,dx,cx,bx,si,di,bp,sp,st,st1,st2,st3,st4,st5,st6,st7*/ \
621bc046 1005{ 1, 1, 1, 0, 4, 4, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, \
b0d95de8
UB
1006/*arg,flags,fpsr,fpcr,frame*/ \
1007 1, 1, 1, 1, 1, \
a7180f70 1008/*xmm0,xmm1,xmm2,xmm3,xmm4,xmm5,xmm6,xmm7*/ \
621bc046 1009 1, 1, 1, 1, 1, 1, 6, 6, \
78168632 1010/* mm0, mm1, mm2, mm3, mm4, mm5, mm6, mm7*/ \
3a4416fb 1011 1, 1, 1, 1, 1, 1, 1, 1, \
3f3f2124 1012/* r8, r9, r10, r11, r12, r13, r14, r15*/ \
3a4416fb 1013 1, 1, 1, 1, 2, 2, 2, 2, \
3f3f2124 1014/*xmm8,xmm9,xmm10,xmm11,xmm12,xmm13,xmm14,xmm15*/ \
621bc046 1015 6, 6, 6, 6, 6, 6, 6, 6 }
c98f8742 1016
3b3c6a3f
MM
1017/* Order in which to allocate registers. Each register must be
1018 listed once, even those in FIXED_REGISTERS. List frame pointer
1019 late and fixed registers last. Note that, in general, we prefer
1020 registers listed in CALL_USED_REGISTERS, keeping the others
1021 available for storage of persistent values.
1022
5a733826 1023 The ADJUST_REG_ALLOC_ORDER actually overwrite the order,
162f023b 1024 so this is just empty initializer for array. */
3b3c6a3f 1025
162f023b
JH
1026#define REG_ALLOC_ORDER \
1027{ 0, 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 17,\
1028 18, 19, 20, 21, 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, 32, \
1029 33, 34, 35, 36, 37, 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
b0d95de8 1030 48, 49, 50, 51, 52 }
3b3c6a3f 1031
5a733826 1032/* ADJUST_REG_ALLOC_ORDER is a macro which permits reg_alloc_order
162f023b 1033 to be rearranged based on a particular function. When using sse math,
03c259ad 1034 we want to allocate SSE before x87 registers and vice versa. */
3b3c6a3f 1035
5a733826 1036#define ADJUST_REG_ALLOC_ORDER x86_order_regs_for_local_alloc ()
3b3c6a3f 1037
f5316dfe 1038
7c800926
KT
1039#define OVERRIDE_ABI_FORMAT(FNDECL) ix86_call_abi_override (FNDECL)
1040
c98f8742
JVA
1041/* Return number of consecutive hard regs needed starting at reg REGNO
1042 to hold something of mode MODE.
1043 This is ordinarily the length in words of a value of mode MODE
1044 but can be less for certain modes in special long registers.
1045
fce5a9f2 1046 Actually there are no two word move instructions for consecutive
c98f8742 1047 registers. And only registers 0-3 may have mov byte instructions
63001560 1048 applied to them. */
c98f8742 1049
ce998900 1050#define HARD_REGNO_NREGS(REGNO, MODE) \
66aaf16f 1051 (STACK_REGNO_P (REGNO) || SSE_REGNO_P (REGNO) || MMX_REGNO_P (REGNO) \
92d0fb09 1052 ? (COMPLEX_MODE_P (MODE) ? 2 : 1) \
f8a1ebc6 1053 : ((MODE) == XFmode \
92d0fb09 1054 ? (TARGET_64BIT ? 2 : 3) \
f8a1ebc6 1055 : (MODE) == XCmode \
92d0fb09 1056 ? (TARGET_64BIT ? 4 : 6) \
2b589241 1057 : ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)))
c98f8742 1058
8521c414
JM
1059#define HARD_REGNO_NREGS_HAS_PADDING(REGNO, MODE) \
1060 ((TARGET_128BIT_LONG_DOUBLE && !TARGET_64BIT) \
66aaf16f 1061 ? (STACK_REGNO_P (REGNO) || SSE_REGNO_P (REGNO) || MMX_REGNO_P (REGNO) \
8521c414
JM
1062 ? 0 \
1063 : ((MODE) == XFmode || (MODE) == XCmode)) \
1064 : 0)
1065
1066#define HARD_REGNO_NREGS_WITH_PADDING(REGNO, MODE) ((MODE) == XFmode ? 4 : 8)
1067
95879c72
L
1068#define VALID_AVX256_REG_MODE(MODE) \
1069 ((MODE) == V32QImode || (MODE) == V16HImode || (MODE) == V8SImode \
8a0436cb
JJ
1070 || (MODE) == V4DImode || (MODE) == V2TImode || (MODE) == V8SFmode \
1071 || (MODE) == V4DFmode)
95879c72 1072
ff97910d
VY
1073#define VALID_AVX256_REG_OR_OI_MODE(MODE) \
1074 (VALID_AVX256_REG_MODE (MODE) || (MODE) == OImode)
1075
ce998900
UB
1076#define VALID_SSE2_REG_MODE(MODE) \
1077 ((MODE) == V16QImode || (MODE) == V8HImode || (MODE) == V2DFmode \
1078 || (MODE) == V2DImode || (MODE) == DFmode)
fbe5eb6d 1079
d9a5f180 1080#define VALID_SSE_REG_MODE(MODE) \
fe6ae2da
UB
1081 ((MODE) == V1TImode || (MODE) == TImode \
1082 || (MODE) == V4SFmode || (MODE) == V4SImode \
ce998900 1083 || (MODE) == SFmode || (MODE) == TFmode)
a7180f70 1084
47f339cf 1085#define VALID_MMX_REG_MODE_3DNOW(MODE) \
ce998900 1086 ((MODE) == V2SFmode || (MODE) == SFmode)
47f339cf 1087
d9a5f180 1088#define VALID_MMX_REG_MODE(MODE) \
10a97ae6
UB
1089 ((MODE == V1DImode) || (MODE) == DImode \
1090 || (MODE) == V2SImode || (MODE) == SImode \
1091 || (MODE) == V4HImode || (MODE) == V8QImode)
a7180f70 1092
ce998900
UB
1093#define VALID_DFP_MODE_P(MODE) \
1094 ((MODE) == SDmode || (MODE) == DDmode || (MODE) == TDmode)
62d75179 1095
d9a5f180 1096#define VALID_FP_MODE_P(MODE) \
ce998900
UB
1097 ((MODE) == SFmode || (MODE) == DFmode || (MODE) == XFmode \
1098 || (MODE) == SCmode || (MODE) == DCmode || (MODE) == XCmode) \
a946dd00 1099
d9a5f180 1100#define VALID_INT_MODE_P(MODE) \
ce998900
UB
1101 ((MODE) == QImode || (MODE) == HImode || (MODE) == SImode \
1102 || (MODE) == DImode \
1103 || (MODE) == CQImode || (MODE) == CHImode || (MODE) == CSImode \
1104 || (MODE) == CDImode \
1105 || (TARGET_64BIT && ((MODE) == TImode || (MODE) == CTImode \
1106 || (MODE) == TFmode || (MODE) == TCmode)))
a946dd00 1107
822eda12 1108/* Return true for modes passed in SSE registers. */
ce998900 1109#define SSE_REG_MODE_P(MODE) \
fe6ae2da
UB
1110 ((MODE) == V1TImode || (MODE) == TImode || (MODE) == V16QImode \
1111 || (MODE) == TFmode || (MODE) == V8HImode || (MODE) == V2DFmode \
1112 || (MODE) == V2DImode || (MODE) == V4SFmode || (MODE) == V4SImode \
1113 || (MODE) == V32QImode || (MODE) == V16HImode || (MODE) == V8SImode \
8a0436cb
JJ
1114 || (MODE) == V4DImode || (MODE) == V8SFmode || (MODE) == V4DFmode \
1115 || (MODE) == V2TImode)
822eda12 1116
e075ae69 1117/* Value is 1 if hard register REGNO can hold a value of machine-mode MODE. */
48227a2c 1118
a946dd00 1119#define HARD_REGNO_MODE_OK(REGNO, MODE) \
d9a5f180 1120 ix86_hard_regno_mode_ok ((REGNO), (MODE))
c98f8742
JVA
1121
1122/* Value is 1 if it is a good idea to tie two pseudo registers
1123 when one has mode MODE1 and one has mode MODE2.
1124 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1125 for any hard reg, then this must be 0 for correct output. */
1126
c1c5b5e3 1127#define MODES_TIEABLE_P(MODE1, MODE2) ix86_modes_tieable_p (MODE1, MODE2)
d2836273 1128
ff25ef99
ZD
1129/* It is possible to write patterns to move flags; but until someone
1130 does it, */
1131#define AVOID_CCMODE_COPIES
c98f8742 1132
e075ae69 1133/* Specify the modes required to caller save a given hard regno.
787dc842 1134 We do this on i386 to prevent flags from being saved at all.
e075ae69 1135
787dc842
JH
1136 Kill any attempts to combine saving of modes. */
1137
d9a5f180
GS
1138#define HARD_REGNO_CALLER_SAVE_MODE(REGNO, NREGS, MODE) \
1139 (CC_REGNO_P (REGNO) ? VOIDmode \
1140 : (MODE) == VOIDmode && (NREGS) != 1 ? VOIDmode \
ce998900 1141 : (MODE) == VOIDmode ? choose_hard_reg_mode ((REGNO), (NREGS), false) \
d9a5f180 1142 : (MODE) == HImode && !TARGET_PARTIAL_REG_STALL ? SImode \
fc27f749 1143 : (MODE) == QImode && !(TARGET_64BIT || QI_REGNO_P (REGNO)) ? SImode \
d2836273 1144 : (MODE))
ce998900 1145
51ba747a
RH
1146/* The only ABI that saves SSE registers across calls is Win64 (thus no
1147 need to check the current ABI here), and with AVX enabled Win64 only
1148 guarantees that the low 16 bytes are saved. */
1149#define HARD_REGNO_CALL_PART_CLOBBERED(REGNO, MODE) \
1150 (SSE_REGNO_P (REGNO) && GET_MODE_SIZE (MODE) > 16)
1151
c98f8742
JVA
1152/* Specify the registers used for certain standard purposes.
1153 The values of these macros are register numbers. */
1154
1155/* on the 386 the pc register is %eip, and is not usable as a general
1156 register. The ordinary mov instructions won't work */
1157/* #define PC_REGNUM */
1158
1159/* Register to use for pushing function arguments. */
1160#define STACK_POINTER_REGNUM 7
1161
1162/* Base register for access to local variables of the function. */
564d80f4
JH
1163#define HARD_FRAME_POINTER_REGNUM 6
1164
1165/* Base register for access to local variables of the function. */
b0d95de8 1166#define FRAME_POINTER_REGNUM 20
c98f8742
JVA
1167
1168/* First floating point reg */
1169#define FIRST_FLOAT_REG 8
1170
1171/* First & last stack-like regs */
1172#define FIRST_STACK_REG FIRST_FLOAT_REG
1173#define LAST_STACK_REG (FIRST_FLOAT_REG + 7)
1174
a7180f70
BS
1175#define FIRST_SSE_REG (FRAME_POINTER_REGNUM + 1)
1176#define LAST_SSE_REG (FIRST_SSE_REG + 7)
fce5a9f2 1177
a7180f70
BS
1178#define FIRST_MMX_REG (LAST_SSE_REG + 1)
1179#define LAST_MMX_REG (FIRST_MMX_REG + 7)
1180
3f3f2124
JH
1181#define FIRST_REX_INT_REG (LAST_MMX_REG + 1)
1182#define LAST_REX_INT_REG (FIRST_REX_INT_REG + 7)
1183
1184#define FIRST_REX_SSE_REG (LAST_REX_INT_REG + 1)
1185#define LAST_REX_SSE_REG (FIRST_REX_SSE_REG + 7)
1186
aabcd309 1187/* Override this in other tm.h files to cope with various OS lossage
6fca22eb
RH
1188 requiring a frame pointer. */
1189#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
1190#define SUBTARGET_FRAME_POINTER_REQUIRED 0
1191#endif
1192
1193/* Make sure we can access arbitrary call frames. */
1194#define SETUP_FRAME_ADDRESSES() ix86_setup_frame_addresses ()
c98f8742
JVA
1195
1196/* Base register for access to arguments of the function. */
1197#define ARG_POINTER_REGNUM 16
1198
c98f8742 1199/* Register to hold the addressing base for position independent
5b43fed1
RH
1200 code access to data items. We don't use PIC pointer for 64bit
1201 mode. Define the regnum to dummy value to prevent gcc from
fce5a9f2 1202 pessimizing code dealing with EBX.
bd09bdeb
RH
1203
1204 To avoid clobbering a call-saved register unnecessarily, we renumber
1205 the pic register when possible. The change is visible after the
1206 prologue has been emitted. */
1207
2e3f842f 1208#define REAL_PIC_OFFSET_TABLE_REGNUM BX_REG
bd09bdeb
RH
1209
1210#define PIC_OFFSET_TABLE_REGNUM \
82c0e1a0 1211 ((TARGET_64BIT && (ix86_cmodel == CM_SMALL_PIC \
a3d7ab92 1212 || TARGET_PECOFF)) \
7dcbf659 1213 || !flag_pic ? INVALID_REGNUM \
bd09bdeb
RH
1214 : reload_completed ? REGNO (pic_offset_table_rtx) \
1215 : REAL_PIC_OFFSET_TABLE_REGNUM)
c98f8742 1216
5fc0e5df
KW
1217#define GOT_SYMBOL_NAME "_GLOBAL_OFFSET_TABLE_"
1218
c51e6d85 1219/* This is overridden by <cygwin.h>. */
5e062767
DS
1220#define MS_AGGREGATE_RETURN 0
1221
61fec9ff 1222#define KEEP_AGGREGATE_RETURN_POINTER 0
c98f8742
JVA
1223\f
1224/* Define the classes of registers for register constraints in the
1225 machine description. Also define ranges of constants.
1226
1227 One of the classes must always be named ALL_REGS and include all hard regs.
1228 If there is more than one class, another class must be named NO_REGS
1229 and contain no registers.
1230
1231 The name GENERAL_REGS must be the name of a class (or an alias for
1232 another name such as ALL_REGS). This is the class of registers
1233 that is allowed by "g" or "r" in a register constraint.
1234 Also, registers outside this class are allocated only when
1235 instructions express preferences for them.
1236
1237 The classes must be numbered in nondecreasing order; that is,
1238 a larger-numbered class must never be contained completely
1239 in a smaller-numbered class.
1240
1241 For any two classes, it is very desirable that there be another
ab408a86
JVA
1242 class that represents their union.
1243
1244 It might seem that class BREG is unnecessary, since no useful 386
1245 opcode needs reg %ebx. But some systems pass args to the OS in ebx,
e075ae69
RH
1246 and the "b" register constraint is useful in asms for syscalls.
1247
03c259ad 1248 The flags, fpsr and fpcr registers are in no class. */
c98f8742
JVA
1249
1250enum reg_class
1251{
1252 NO_REGS,
e075ae69 1253 AREG, DREG, CREG, BREG, SIREG, DIREG,
4b71cd6e 1254 AD_REGS, /* %eax/%edx for DImode */
c98f8742 1255 Q_REGS, /* %eax %ebx %ecx %edx */
564d80f4 1256 NON_Q_REGS, /* %esi %edi %ebp %esp */
c98f8742 1257 INDEX_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp */
3f3f2124 1258 LEGACY_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp */
621bc046 1259 CLOBBERED_REGS, /* call-clobbered integer registers */
63001560
UB
1260 GENERAL_REGS, /* %eax %ebx %ecx %edx %esi %edi %ebp %esp
1261 %r8 %r9 %r10 %r11 %r12 %r13 %r14 %r15 */
c98f8742
JVA
1262 FP_TOP_REG, FP_SECOND_REG, /* %st(0) %st(1) */
1263 FLOAT_REGS,
06f4e35d 1264 SSE_FIRST_REG,
a7180f70
BS
1265 SSE_REGS,
1266 MMX_REGS,
446988df
JH
1267 FP_TOP_SSE_REGS,
1268 FP_SECOND_SSE_REGS,
1269 FLOAT_SSE_REGS,
1270 FLOAT_INT_REGS,
1271 INT_SSE_REGS,
1272 FLOAT_INT_SSE_REGS,
c98f8742
JVA
1273 ALL_REGS, LIM_REG_CLASSES
1274};
1275
d9a5f180
GS
1276#define N_REG_CLASSES ((int) LIM_REG_CLASSES)
1277
1278#define INTEGER_CLASS_P(CLASS) \
1279 reg_class_subset_p ((CLASS), GENERAL_REGS)
1280#define FLOAT_CLASS_P(CLASS) \
1281 reg_class_subset_p ((CLASS), FLOAT_REGS)
1282#define SSE_CLASS_P(CLASS) \
06f4e35d 1283 reg_class_subset_p ((CLASS), SSE_REGS)
d9a5f180 1284#define MMX_CLASS_P(CLASS) \
f75959a6 1285 ((CLASS) == MMX_REGS)
d9a5f180
GS
1286#define MAYBE_INTEGER_CLASS_P(CLASS) \
1287 reg_classes_intersect_p ((CLASS), GENERAL_REGS)
1288#define MAYBE_FLOAT_CLASS_P(CLASS) \
1289 reg_classes_intersect_p ((CLASS), FLOAT_REGS)
1290#define MAYBE_SSE_CLASS_P(CLASS) \
0bd72901 1291 reg_classes_intersect_p ((CLASS), SSE_REGS)
d9a5f180 1292#define MAYBE_MMX_CLASS_P(CLASS) \
0bd72901 1293 reg_classes_intersect_p ((CLASS), MMX_REGS)
d9a5f180
GS
1294
1295#define Q_CLASS_P(CLASS) \
1296 reg_class_subset_p ((CLASS), Q_REGS)
7c6b971d 1297
0bd72901
UB
1298#define MAYBE_NON_Q_CLASS_P(CLASS) \
1299 reg_classes_intersect_p ((CLASS), NON_Q_REGS)
1300
43f3a59d 1301/* Give names of register classes as strings for dump file. */
c98f8742
JVA
1302
1303#define REG_CLASS_NAMES \
1304{ "NO_REGS", \
ab408a86 1305 "AREG", "DREG", "CREG", "BREG", \
c98f8742 1306 "SIREG", "DIREG", \
e075ae69
RH
1307 "AD_REGS", \
1308 "Q_REGS", "NON_Q_REGS", \
c98f8742 1309 "INDEX_REGS", \
3f3f2124 1310 "LEGACY_REGS", \
621bc046 1311 "CLOBBERED_REGS", \
c98f8742
JVA
1312 "GENERAL_REGS", \
1313 "FP_TOP_REG", "FP_SECOND_REG", \
1314 "FLOAT_REGS", \
cb482895 1315 "SSE_FIRST_REG", \
a7180f70
BS
1316 "SSE_REGS", \
1317 "MMX_REGS", \
446988df
JH
1318 "FP_TOP_SSE_REGS", \
1319 "FP_SECOND_SSE_REGS", \
1320 "FLOAT_SSE_REGS", \
8fcaaa80 1321 "FLOAT_INT_REGS", \
446988df
JH
1322 "INT_SSE_REGS", \
1323 "FLOAT_INT_SSE_REGS", \
c98f8742
JVA
1324 "ALL_REGS" }
1325
ac2e563f
RH
1326/* Define which registers fit in which classes. This is an initializer
1327 for a vector of HARD_REG_SET of length N_REG_CLASSES.
1328
621bc046
UB
1329 Note that CLOBBERED_REGS are calculated by
1330 TARGET_CONDITIONAL_REGISTER_USAGE. */
c98f8742 1331
a7180f70 1332#define REG_CLASS_CONTENTS \
3f3f2124
JH
1333{ { 0x00, 0x0 }, \
1334 { 0x01, 0x0 }, { 0x02, 0x0 }, /* AREG, DREG */ \
1335 { 0x04, 0x0 }, { 0x08, 0x0 }, /* CREG, BREG */ \
1336 { 0x10, 0x0 }, { 0x20, 0x0 }, /* SIREG, DIREG */ \
1337 { 0x03, 0x0 }, /* AD_REGS */ \
1338 { 0x0f, 0x0 }, /* Q_REGS */ \
b0d95de8
UB
1339 { 0x1100f0, 0x1fe0 }, /* NON_Q_REGS */ \
1340 { 0x7f, 0x1fe0 }, /* INDEX_REGS */ \
1341 { 0x1100ff, 0x0 }, /* LEGACY_REGS */ \
621bc046 1342 { 0x00, 0x0 }, /* CLOBBERED_REGS */ \
b0d95de8 1343 { 0x1100ff, 0x1fe0 }, /* GENERAL_REGS */ \
3f3f2124
JH
1344 { 0x100, 0x0 }, { 0x0200, 0x0 },/* FP_TOP_REG, FP_SECOND_REG */\
1345 { 0xff00, 0x0 }, /* FLOAT_REGS */ \
cb482895 1346 { 0x200000, 0x0 }, /* SSE_FIRST_REG */ \
b0d95de8
UB
1347{ 0x1fe00000,0x1fe000 }, /* SSE_REGS */ \
1348{ 0xe0000000, 0x1f }, /* MMX_REGS */ \
1349{ 0x1fe00100,0x1fe000 }, /* FP_TOP_SSE_REG */ \
1350{ 0x1fe00200,0x1fe000 }, /* FP_SECOND_SSE_REG */ \
0b99eef6 1351{ 0x1fe0ff00,0x1fe000 }, /* FLOAT_SSE_REGS */ \
b197fc48
UB
1352 { 0x11ffff, 0x1fe0 }, /* FLOAT_INT_REGS */ \
1353{ 0x1ff100ff,0x1fffe0 }, /* INT_SSE_REGS */ \
1354{ 0x1ff1ffff,0x1fffe0 }, /* FLOAT_INT_SSE_REGS */ \
b0d95de8 1355{ 0xffffffff,0x1fffff } \
e075ae69 1356}
c98f8742
JVA
1357
1358/* The same information, inverted:
1359 Return the class number of the smallest class containing
1360 reg number REGNO. This could be a conditional expression
1361 or could index an array. */
1362
c98f8742
JVA
1363#define REGNO_REG_CLASS(REGNO) (regclass_map[REGNO])
1364
42db504c
SB
1365/* When this hook returns true for MODE, the compiler allows
1366 registers explicitly used in the rtl to be used as spill registers
1367 but prevents the compiler from extending the lifetime of these
1368 registers. */
1369#define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P hook_bool_mode_true
c98f8742 1370
fc27f749
UB
1371#define QI_REG_P(X) (REG_P (X) && QI_REGNO_P (REGNO (X)))
1372#define QI_REGNO_P(N) IN_RANGE ((N), AX_REG, BX_REG)
3f3f2124
JH
1373
1374#define GENERAL_REG_P(X) \
6189a572 1375 (REG_P (X) && GENERAL_REGNO_P (REGNO (X)))
fc27f749
UB
1376#define GENERAL_REGNO_P(N) \
1377 (IN_RANGE ((N), AX_REG, SP_REG) || REX_INT_REGNO_P (N))
3f3f2124 1378
fc27f749
UB
1379#define ANY_QI_REG_P(X) (REG_P (X) && ANY_QI_REGNO_P (REGNO (X)))
1380#define ANY_QI_REGNO_P(N) \
1381 (TARGET_64BIT ? GENERAL_REGNO_P (N) : QI_REGNO_P (N))
3f3f2124 1382
fc27f749 1383#define REX_INT_REG_P(X) (REG_P (X) && REX_INT_REGNO_P (REGNO (X)))
fb84c7a0
UB
1384#define REX_INT_REGNO_P(N) \
1385 IN_RANGE ((N), FIRST_REX_INT_REG, LAST_REX_INT_REG)
3f3f2124 1386
66aaf16f
UB
1387#define STACK_REG_P(X) (REG_P (X) && STACK_REGNO_P (REGNO (X)))
1388#define STACK_REGNO_P(N) IN_RANGE ((N), FIRST_STACK_REG, LAST_STACK_REG)
fc27f749 1389
446988df 1390#define ANY_FP_REG_P(X) (REG_P (X) && ANY_FP_REGNO_P (REGNO (X)))
66aaf16f 1391#define ANY_FP_REGNO_P(N) (STACK_REGNO_P (N) || SSE_REGNO_P (N))
a7180f70 1392
54a88090 1393#define X87_FLOAT_MODE_P(MODE) \
27ac40e2 1394 (TARGET_80387 && ((MODE) == SFmode || (MODE) == DFmode || (MODE) == XFmode))
54a88090 1395
fc27f749 1396#define SSE_REG_P(X) (REG_P (X) && SSE_REGNO_P (REGNO (X)))
fb84c7a0
UB
1397#define SSE_REGNO_P(N) \
1398 (IN_RANGE ((N), FIRST_SSE_REG, LAST_SSE_REG) \
1399 || REX_SSE_REGNO_P (N))
3f3f2124 1400
4977bab6 1401#define REX_SSE_REGNO_P(N) \
fb84c7a0 1402 IN_RANGE ((N), FIRST_REX_SSE_REG, LAST_REX_SSE_REG)
4977bab6 1403
d9a5f180
GS
1404#define SSE_REGNO(N) \
1405 ((N) < 8 ? FIRST_SSE_REG + (N) : FIRST_REX_SSE_REG + (N) - 8)
446988df 1406
d9a5f180 1407#define SSE_FLOAT_MODE_P(MODE) \
91da27c5 1408 ((TARGET_SSE && (MODE) == SFmode) || (TARGET_SSE2 && (MODE) == DFmode))
a7180f70 1409
cbf2e4d4
HJ
1410#define FMA4_VEC_FLOAT_MODE_P(MODE) \
1411 (TARGET_FMA4 && ((MODE) == V4SFmode || (MODE) == V2DFmode \
1412 || (MODE) == V8SFmode || (MODE) == V4DFmode))
1413
fc27f749 1414#define MMX_REG_P(X) (REG_P (X) && MMX_REGNO_P (REGNO (X)))
fb84c7a0 1415#define MMX_REGNO_P(N) IN_RANGE ((N), FIRST_MMX_REG, LAST_MMX_REG)
fce5a9f2 1416
fc27f749 1417#define STACK_TOP_P(X) (REG_P (X) && REGNO (X) == FIRST_STACK_REG)
c98f8742 1418
e075ae69
RH
1419#define CC_REG_P(X) (REG_P (X) && CC_REGNO_P (REGNO (X)))
1420#define CC_REGNO_P(X) ((X) == FLAGS_REG || (X) == FPSR_REG)
1421
c98f8742
JVA
1422/* The class value for index registers, and the one for base regs. */
1423
1424#define INDEX_REG_CLASS INDEX_REGS
1425#define BASE_REG_CLASS GENERAL_REGS
1426
c98f8742 1427/* Place additional restrictions on the register class to use when it
4cbb525c 1428 is necessary to be able to hold a value of mode MODE in a reload
b197fc48
UB
1429 register for which class CLASS would ordinarily be used.
1430
1431 We avoid classes containing registers from multiple units due to
1432 the limitation in ix86_secondary_memory_needed. We limit these
1433 classes to their "natural mode" single unit register class, depending
1434 on the unit availability.
1435
1436 Please note that reg_class_subset_p is not commutative, so these
1437 conditions mean "... if (CLASS) includes ALL registers from the
1438 register set." */
1439
1440#define LIMIT_RELOAD_CLASS(MODE, CLASS) \
1441 (((MODE) == QImode && !TARGET_64BIT \
1442 && reg_class_subset_p (Q_REGS, (CLASS))) ? Q_REGS \
1443 : (((MODE) == SImode || (MODE) == DImode) \
1444 && reg_class_subset_p (GENERAL_REGS, (CLASS))) ? GENERAL_REGS \
1445 : (SSE_FLOAT_MODE_P (MODE) && TARGET_SSE_MATH \
1446 && reg_class_subset_p (SSE_REGS, (CLASS))) ? SSE_REGS \
1447 : (X87_FLOAT_MODE_P (MODE) \
1448 && reg_class_subset_p (FLOAT_REGS, (CLASS))) ? FLOAT_REGS \
1449 : (CLASS))
c98f8742 1450
85ff473e 1451/* If we are copying between general and FP registers, we need a memory
f84aa48a 1452 location. The same is true for SSE and MMX registers. */
d9a5f180
GS
1453#define SECONDARY_MEMORY_NEEDED(CLASS1, CLASS2, MODE) \
1454 ix86_secondary_memory_needed ((CLASS1), (CLASS2), (MODE), 1)
e075ae69 1455
c62b3659
UB
1456/* Get_secondary_mem widens integral modes to BITS_PER_WORD.
1457 There is no need to emit full 64 bit move on 64 bit targets
1458 for integral modes that can be moved using 32 bit move. */
1459#define SECONDARY_MEMORY_NEEDED_MODE(MODE) \
1460 (GET_MODE_BITSIZE (MODE) < 32 && INTEGRAL_MODE_P (MODE) \
1461 ? mode_for_size (32, GET_MODE_CLASS (MODE), 0) \
1462 : MODE)
1463
1272914c
RH
1464/* Return a class of registers that cannot change FROM mode to TO mode. */
1465
1466#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1467 ix86_cannot_change_mode_class (FROM, TO, CLASS)
c98f8742
JVA
1468\f
1469/* Stack layout; function entry, exit and calling. */
1470
1471/* Define this if pushing a word on the stack
1472 makes the stack pointer a smaller address. */
1473#define STACK_GROWS_DOWNWARD
1474
a4d05547 1475/* Define this to nonzero if the nominal address of the stack frame
c98f8742
JVA
1476 is at the high-address end of the local variables;
1477 that is, each additional local variable allocated
1478 goes at a more negative offset in the frame. */
f62c8a5c 1479#define FRAME_GROWS_DOWNWARD 1
c98f8742
JVA
1480
1481/* Offset within stack frame to start allocating local variables at.
1482 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1483 first local allocated. Otherwise, it is the offset to the BEGINNING
1484 of the first local allocated. */
1485#define STARTING_FRAME_OFFSET 0
1486
8c2b2fae
UB
1487/* If we generate an insn to push BYTES bytes, this says how many the stack
1488 pointer really advances by. On 386, we have pushw instruction that
1489 decrements by exactly 2 no matter what the position was, there is no pushb.
1490
1491 But as CIE data alignment factor on this arch is -4 for 32bit targets
1492 and -8 for 64bit targets, we need to make sure all stack pointer adjustments
1493 are in multiple of 4 for 32bit targets and 8 for 64bit targets. */
c98f8742 1494
d2836273 1495#define PUSH_ROUNDING(BYTES) \
8c2b2fae
UB
1496 (((BYTES) + UNITS_PER_WORD - 1) & -UNITS_PER_WORD)
1497
1498/* If defined, the maximum amount of space required for outgoing arguments
1499 will be computed and placed into the variable `crtl->outgoing_args_size'.
1500 No space will be pushed onto the stack for each call; instead, the
1501 function prologue should increase the stack frame size by this amount.
9aa5c1b2 1502
6510e8bb
KT
1503 64-bit MS ABI seem to require 16 byte alignment everywhere except for
1504 function prologue and apilogue. This is not possible without
9aa5c1b2 1505 ACCUMULATE_OUTGOING_ARGS. */
f73ad30e 1506
6c6094f1 1507#define ACCUMULATE_OUTGOING_ARGS \
6510e8bb 1508 (TARGET_ACCUMULATE_OUTGOING_ARGS || TARGET_64BIT_MS_ABI)
f73ad30e
JH
1509
1510/* If defined, a C expression whose value is nonzero when we want to use PUSH
1511 instructions to pass outgoing arguments. */
1512
1513#define PUSH_ARGS (TARGET_PUSH_ARGS && !ACCUMULATE_OUTGOING_ARGS)
1514
2da4124d
L
1515/* We want the stack and args grow in opposite directions, even if
1516 PUSH_ARGS is 0. */
1517#define PUSH_ARGS_REVERSED 1
1518
c98f8742
JVA
1519/* Offset of first parameter from the argument pointer register value. */
1520#define FIRST_PARM_OFFSET(FNDECL) 0
1521
a7180f70
BS
1522/* Define this macro if functions should assume that stack space has been
1523 allocated for arguments even when their values are passed in registers.
1524
1525 The value of this macro is the size, in bytes, of the area reserved for
1526 arguments passed in registers for the function represented by FNDECL.
1527
1528 This space can be allocated by the caller, or be a part of the
1529 machine-dependent stack frame: `OUTGOING_REG_PARM_STACK_SPACE' says
1530 which. */
7c800926
KT
1531#define REG_PARM_STACK_SPACE(FNDECL) ix86_reg_parm_stack_space (FNDECL)
1532
4ae8027b 1533#define OUTGOING_REG_PARM_STACK_SPACE(FNTYPE) \
6510e8bb 1534 (TARGET_64BIT && ix86_function_type_abi (FNTYPE) == MS_ABI)
7c800926 1535
c98f8742
JVA
1536/* Define how to find the value returned by a library function
1537 assuming the value has mode MODE. */
1538
4ae8027b 1539#define LIBCALL_VALUE(MODE) ix86_libcall_value (MODE)
c98f8742 1540
e9125c09
TW
1541/* Define the size of the result block used for communication between
1542 untyped_call and untyped_return. The block contains a DImode value
1543 followed by the block used by fnsave and frstor. */
1544
1545#define APPLY_RESULT_SIZE (8+108)
1546
b08de47e 1547/* 1 if N is a possible register number for function argument passing. */
53c17031 1548#define FUNCTION_ARG_REGNO_P(N) ix86_function_arg_regno_p (N)
c98f8742
JVA
1549
1550/* Define a data type for recording info about an argument list
1551 during the scan of that argument list. This data type should
1552 hold all necessary information about the function itself
1553 and about the args processed so far, enough to enable macros
b08de47e 1554 such as FUNCTION_ARG to determine where the next arg should go. */
c98f8742 1555
e075ae69 1556typedef struct ix86_args {
fa283935 1557 int words; /* # words passed so far */
b08de47e
MM
1558 int nregs; /* # registers available for passing */
1559 int regno; /* next available register number */
3e65f251
KT
1560 int fastcall; /* fastcall or thiscall calling convention
1561 is used */
fa283935 1562 int sse_words; /* # sse words passed so far */
a7180f70 1563 int sse_nregs; /* # sse registers available for passing */
95879c72 1564 int warn_avx; /* True when we want to warn about AVX ABI. */
47a37ce4 1565 int warn_sse; /* True when we want to warn about SSE ABI. */
fa283935
UB
1566 int warn_mmx; /* True when we want to warn about MMX ABI. */
1567 int sse_regno; /* next available sse register number */
1568 int mmx_words; /* # mmx words passed so far */
bcf17554
JH
1569 int mmx_nregs; /* # mmx registers available for passing */
1570 int mmx_regno; /* next available mmx register number */
892a2d68 1571 int maybe_vaarg; /* true for calls to possibly vardic fncts. */
2767a7f2 1572 int caller; /* true if it is caller. */
2824d6e5
UB
1573 int float_in_sse; /* Set to 1 or 2 for 32bit targets if
1574 SFmode/DFmode arguments should be passed
1575 in SSE registers. Otherwise 0. */
51212b32 1576 enum calling_abi call_abi; /* Set to SYSV_ABI for sysv abi. Otherwise
7c800926 1577 MS_ABI for ms abi. */
b08de47e 1578} CUMULATIVE_ARGS;
c98f8742
JVA
1579
1580/* Initialize a variable CUM of type CUMULATIVE_ARGS
1581 for a call to a function whose data type is FNTYPE.
b08de47e 1582 For a library call, FNTYPE is 0. */
c98f8742 1583
0f6937fe 1584#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
2767a7f2
L
1585 init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL), \
1586 (N_NAMED_ARGS) != -1)
c98f8742 1587
c98f8742
JVA
1588/* Output assembler code to FILE to increment profiler label # LABELNO
1589 for profiling a function entry. */
1590
a5fa1ecd
JH
1591#define FUNCTION_PROFILER(FILE, LABELNO) x86_function_profiler (FILE, LABELNO)
1592
1593#define MCOUNT_NAME "_mcount"
1594
3c5273a9
KT
1595#define MCOUNT_NAME_BEFORE_PROLOGUE "__fentry__"
1596
a5fa1ecd 1597#define PROFILE_COUNT_REGISTER "edx"
c98f8742
JVA
1598
1599/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1600 the stack pointer does not matter. The value is tested only in
1601 functions that have frame pointers.
1602 No definition is equivalent to always zero. */
fce5a9f2 1603/* Note on the 386 it might be more efficient not to define this since
c98f8742
JVA
1604 we have to restore it ourselves from the frame pointer, in order to
1605 use pop */
1606
1607#define EXIT_IGNORE_STACK 1
1608
c98f8742
JVA
1609/* Output assembler code for a block containing the constant parts
1610 of a trampoline, leaving space for the variable parts. */
1611
a269a03c 1612/* On the 386, the trampoline contains two instructions:
c98f8742 1613 mov #STATIC,ecx
a269a03c
JC
1614 jmp FUNCTION
1615 The trampoline is generated entirely at runtime. The operand of JMP
1616 is the address of FUNCTION relative to the instruction following the
1617 JMP (which is 5 bytes long). */
c98f8742
JVA
1618
1619/* Length in units of the trampoline for entering a nested function. */
1620
3452586b 1621#define TRAMPOLINE_SIZE (TARGET_64BIT ? 24 : 10)
c98f8742
JVA
1622\f
1623/* Definitions for register eliminations.
1624
1625 This is an array of structures. Each structure initializes one pair
1626 of eliminable registers. The "from" register number is given first,
1627 followed by "to". Eliminations of the same "from" register are listed
1628 in order of preference.
1629
afc2cd05
NC
1630 There are two registers that can always be eliminated on the i386.
1631 The frame pointer and the arg pointer can be replaced by either the
1632 hard frame pointer or to the stack pointer, depending upon the
1633 circumstances. The hard frame pointer is not used before reload and
1634 so it is not eligible for elimination. */
c98f8742 1635
564d80f4
JH
1636#define ELIMINABLE_REGS \
1637{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1638 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
1639 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
1640 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}} \
c98f8742 1641
c98f8742
JVA
1642/* Define the offset between two registers, one to be eliminated, and the other
1643 its replacement, at the start of a routine. */
1644
d9a5f180
GS
1645#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1646 ((OFFSET) = ix86_initial_elimination_offset ((FROM), (TO)))
c98f8742
JVA
1647\f
1648/* Addressing modes, and classification of registers for them. */
1649
c98f8742
JVA
1650/* Macros to check register numbers against specific register classes. */
1651
1652/* These assume that REGNO is a hard or pseudo reg number.
1653 They give nonzero only if REGNO is a hard reg of the suitable class
1654 or a pseudo reg currently allocated to a suitable hard reg.
1655 Since they use reg_renumber, they are safe only once reg_renumber
aeb9f7cf
SB
1656 has been allocated, which happens in reginfo.c during register
1657 allocation. */
c98f8742 1658
3f3f2124
JH
1659#define REGNO_OK_FOR_INDEX_P(REGNO) \
1660 ((REGNO) < STACK_POINTER_REGNUM \
fb84c7a0
UB
1661 || REX_INT_REGNO_P (REGNO) \
1662 || (unsigned) reg_renumber[(REGNO)] < STACK_POINTER_REGNUM \
1663 || REX_INT_REGNO_P ((unsigned) reg_renumber[(REGNO)]))
c98f8742 1664
3f3f2124 1665#define REGNO_OK_FOR_BASE_P(REGNO) \
fb84c7a0 1666 (GENERAL_REGNO_P (REGNO) \
3f3f2124
JH
1667 || (REGNO) == ARG_POINTER_REGNUM \
1668 || (REGNO) == FRAME_POINTER_REGNUM \
fb84c7a0 1669 || GENERAL_REGNO_P ((unsigned) reg_renumber[(REGNO)]))
c98f8742 1670
c98f8742
JVA
1671/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1672 and check its validity for a certain class.
1673 We have two alternate definitions for each of them.
1674 The usual definition accepts all pseudo regs; the other rejects
1675 them unless they have been allocated suitable hard regs.
1676 The symbol REG_OK_STRICT causes the latter definition to be used.
1677
1678 Most source files want to accept pseudo regs in the hope that
1679 they will get allocated to the class that the insn wants them to be in.
1680 Source files for reload pass need to be strict.
1681 After reload, it makes no difference, since pseudo regs have
1682 been eliminated by then. */
1683
c98f8742 1684
ff482c8d 1685/* Non strict versions, pseudos are ok. */
3b3c6a3f
MM
1686#define REG_OK_FOR_INDEX_NONSTRICT_P(X) \
1687 (REGNO (X) < STACK_POINTER_REGNUM \
fb84c7a0 1688 || REX_INT_REGNO_P (REGNO (X)) \
c98f8742
JVA
1689 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
1690
3b3c6a3f 1691#define REG_OK_FOR_BASE_NONSTRICT_P(X) \
fb84c7a0 1692 (GENERAL_REGNO_P (REGNO (X)) \
3b3c6a3f 1693 || REGNO (X) == ARG_POINTER_REGNUM \
3f3f2124 1694 || REGNO (X) == FRAME_POINTER_REGNUM \
3b3c6a3f 1695 || REGNO (X) >= FIRST_PSEUDO_REGISTER)
c98f8742 1696
3b3c6a3f
MM
1697/* Strict versions, hard registers only */
1698#define REG_OK_FOR_INDEX_STRICT_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
1699#define REG_OK_FOR_BASE_STRICT_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
c98f8742 1700
3b3c6a3f 1701#ifndef REG_OK_STRICT
d9a5f180
GS
1702#define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_NONSTRICT_P (X)
1703#define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_NONSTRICT_P (X)
3b3c6a3f
MM
1704
1705#else
d9a5f180
GS
1706#define REG_OK_FOR_INDEX_P(X) REG_OK_FOR_INDEX_STRICT_P (X)
1707#define REG_OK_FOR_BASE_P(X) REG_OK_FOR_BASE_STRICT_P (X)
c98f8742
JVA
1708#endif
1709
331d9186 1710/* TARGET_LEGITIMATE_ADDRESS_P recognizes an RTL expression
c98f8742
JVA
1711 that is a valid memory address for an instruction.
1712 The MODE argument is the machine mode for the MEM expression
1713 that wants to use this address.
1714
331d9186 1715 The other macros defined here are used only in TARGET_LEGITIMATE_ADDRESS_P,
c98f8742
JVA
1716 except for CONSTANT_ADDRESS_P which is usually machine-independent.
1717
1718 See legitimize_pic_address in i386.c for details as to what
1719 constitutes a legitimate address when -fpic is used. */
1720
1721#define MAX_REGS_PER_ADDRESS 2
1722
f996902d 1723#define CONSTANT_ADDRESS_P(X) constant_address_p (X)
c98f8742 1724
ae1547cc
UB
1725/* Try a machine-dependent way of reloading an illegitimate address
1726 operand. If we find one, push the reload and jump to WIN. This
1727 macro is used in only one place: `find_reloads_address' in reload.c. */
1728
1729#define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, INDL, WIN) \
1730do { \
1731 if (ix86_legitimize_reload_address ((X), (MODE), (OPNUM), \
1732 (int)(TYPE), (INDL))) \
1733 goto WIN; \
1734} while (0)
1735
b949ea8b
JW
1736/* If defined, a C expression to determine the base term of address X.
1737 This macro is used in only one place: `find_base_term' in alias.c.
1738
1739 It is always safe for this macro to not be defined. It exists so
1740 that alias analysis can understand machine-dependent addresses.
1741
1742 The typical use of this macro is to handle addresses containing
1743 a label_ref or symbol_ref within an UNSPEC. */
1744
d9a5f180 1745#define FIND_BASE_TERM(X) ix86_find_base_term (X)
b949ea8b 1746
c98f8742 1747/* Nonzero if the constant value X is a legitimate general operand
fce5a9f2 1748 when generating PIC code. It is given that flag_pic is on and
c98f8742
JVA
1749 that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
1750
f996902d 1751#define LEGITIMATE_PIC_OPERAND_P(X) legitimate_pic_operand_p (X)
c98f8742
JVA
1752
1753#define SYMBOLIC_CONST(X) \
d9a5f180
GS
1754 (GET_CODE (X) == SYMBOL_REF \
1755 || GET_CODE (X) == LABEL_REF \
1756 || (GET_CODE (X) == CONST && symbolic_reference_mentioned_p (X)))
c98f8742 1757\f
b08de47e
MM
1758/* Max number of args passed in registers. If this is more than 3, we will
1759 have problems with ebx (register #4), since it is a caller save register and
1760 is also used as the pic register in ELF. So for now, don't allow more than
1761 3 registers to be passed in registers. */
1762
7c800926
KT
1763/* Abi specific values for REGPARM_MAX and SSE_REGPARM_MAX */
1764#define X86_64_REGPARM_MAX 6
72fa3605 1765#define X86_64_MS_REGPARM_MAX 4
7c800926 1766
72fa3605 1767#define X86_32_REGPARM_MAX 3
7c800926 1768
4ae8027b 1769#define REGPARM_MAX \
2824d6e5
UB
1770 (TARGET_64BIT \
1771 ? (TARGET_64BIT_MS_ABI \
1772 ? X86_64_MS_REGPARM_MAX \
1773 : X86_64_REGPARM_MAX) \
4ae8027b 1774 : X86_32_REGPARM_MAX)
d2836273 1775
72fa3605
UB
1776#define X86_64_SSE_REGPARM_MAX 8
1777#define X86_64_MS_SSE_REGPARM_MAX 4
1778
b6010cab 1779#define X86_32_SSE_REGPARM_MAX (TARGET_SSE ? (TARGET_MACHO ? 4 : 3) : 0)
72fa3605 1780
4ae8027b 1781#define SSE_REGPARM_MAX \
2824d6e5
UB
1782 (TARGET_64BIT \
1783 ? (TARGET_64BIT_MS_ABI \
1784 ? X86_64_MS_SSE_REGPARM_MAX \
1785 : X86_64_SSE_REGPARM_MAX) \
4ae8027b 1786 : X86_32_SSE_REGPARM_MAX)
bcf17554
JH
1787
1788#define MMX_REGPARM_MAX (TARGET_64BIT ? 0 : (TARGET_MMX ? 3 : 0))
c98f8742
JVA
1789\f
1790/* Specify the machine mode that this machine uses
1791 for the index in the tablejump instruction. */
dc4d7240 1792#define CASE_VECTOR_MODE \
6025b127 1793 (!TARGET_LP64 || (flag_pic && ix86_cmodel != CM_LARGE_PIC) ? SImode : DImode)
c98f8742 1794
c98f8742
JVA
1795/* Define this as 1 if `char' should by default be signed; else as 0. */
1796#define DEFAULT_SIGNED_CHAR 1
1797
1798/* Max number of bytes we can move from memory to memory
1799 in one reasonably fast instruction. */
65d9c0ab
JH
1800#define MOVE_MAX 16
1801
1802/* MOVE_MAX_PIECES is the number of bytes at a time which we can
1803 move efficiently, as opposed to MOVE_MAX which is the maximum
892a2d68 1804 number of bytes we can move with a single instruction. */
63001560 1805#define MOVE_MAX_PIECES UNITS_PER_WORD
c98f8742 1806
7e24ffc9 1807/* If a memory-to-memory move would take MOVE_RATIO or more simple
70128ad9 1808 move-instruction pairs, we will do a movmem or libcall instead.
7e24ffc9
HPN
1809 Increasing the value will always make code faster, but eventually
1810 incurs high cost in increased code size.
c98f8742 1811
e2e52e1b 1812 If you don't define this, a reasonable default is used. */
c98f8742 1813
e04ad03d 1814#define MOVE_RATIO(speed) ((speed) ? ix86_cost->move_ratio : 3)
c98f8742 1815
45d78e7f
JJ
1816/* If a clear memory operation would take CLEAR_RATIO or more simple
1817 move-instruction sequences, we will do a clrmem or libcall instead. */
1818
e04ad03d 1819#define CLEAR_RATIO(speed) ((speed) ? MIN (6, ix86_cost->move_ratio) : 2)
45d78e7f 1820
53f00dde
UB
1821/* Define if shifts truncate the shift count which implies one can
1822 omit a sign-extension or zero-extension of a shift count.
1823
1824 On i386, shifts do truncate the count. But bit test instructions
1825 take the modulo of the bit offset operand. */
c98f8742
JVA
1826
1827/* #define SHIFT_COUNT_TRUNCATED */
1828
1829/* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1830 is done just by pretending it is already truncated. */
1831#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1832
d9f32422
JH
1833/* A macro to update M and UNSIGNEDP when an object whose type is
1834 TYPE and which has the specified mode and signedness is to be
1835 stored in a register. This macro is only called when TYPE is a
1836 scalar type.
1837
f710504c 1838 On i386 it is sometimes useful to promote HImode and QImode
d9f32422
JH
1839 quantities to SImode. The choice depends on target type. */
1840
1841#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
d9a5f180 1842do { \
d9f32422
JH
1843 if (((MODE) == HImode && TARGET_PROMOTE_HI_REGS) \
1844 || ((MODE) == QImode && TARGET_PROMOTE_QI_REGS)) \
d9a5f180
GS
1845 (MODE) = SImode; \
1846} while (0)
d9f32422 1847
c98f8742
JVA
1848/* Specify the machine mode that pointers have.
1849 After generation of rtl, the compiler makes no further distinction
1850 between pointers and any other objects of this machine mode. */
28968d91 1851#define Pmode (ix86_pmode == PMODE_DI ? DImode : SImode)
c98f8742 1852
f0ea7581
L
1853/* A C expression whose value is zero if pointers that need to be extended
1854 from being `POINTER_SIZE' bits wide to `Pmode' are sign-extended and
1855 greater then zero if they are zero-extended and less then zero if the
1856 ptr_extend instruction should be used. */
1857
1858#define POINTERS_EXTEND_UNSIGNED 1
1859
c98f8742
JVA
1860/* A function address in a call instruction
1861 is a byte address (for indexing purposes)
1862 so give the MEM rtx a byte's mode. */
1863#define FUNCTION_MODE QImode
d4ba09c0 1864\f
d4ba09c0 1865
d4ba09c0
SC
1866/* A C expression for the cost of a branch instruction. A value of 1
1867 is the default; other values are interpreted relative to that. */
1868
3a4fd356
JH
1869#define BRANCH_COST(speed_p, predictable_p) \
1870 (!(speed_p) ? 2 : (predictable_p) ? 0 : ix86_branch_cost)
d4ba09c0 1871
e327d1a3
L
1872/* An integer expression for the size in bits of the largest integer machine
1873 mode that should actually be used. We allow pairs of registers. */
1874#define MAX_FIXED_MODE_SIZE GET_MODE_BITSIZE (TARGET_64BIT ? TImode : DImode)
1875
d4ba09c0
SC
1876/* Define this macro as a C expression which is nonzero if accessing
1877 less than a word of memory (i.e. a `char' or a `short') is no
1878 faster than accessing a word of memory, i.e., if such access
1879 require more than one instruction or if there is no difference in
1880 cost between byte and (aligned) word loads.
1881
1882 When this macro is not defined, the compiler will access a field by
1883 finding the smallest containing object; when it is defined, a
1884 fullword load will be used if alignment permits. Unless bytes
1885 accesses are faster than word accesses, using word accesses is
1886 preferable since it may eliminate subsequent memory access if
1887 subsequent accesses occur to other fields in the same word of the
1888 structure, but to different bytes. */
1889
1890#define SLOW_BYTE_ACCESS 0
1891
1892/* Nonzero if access to memory by shorts is slow and undesirable. */
1893#define SLOW_SHORT_ACCESS 0
1894
d4ba09c0
SC
1895/* Define this macro to be the value 1 if unaligned accesses have a
1896 cost many times greater than aligned accesses, for example if they
1897 are emulated in a trap handler.
1898
9cd10576
KH
1899 When this macro is nonzero, the compiler will act as if
1900 `STRICT_ALIGNMENT' were nonzero when generating code for block
d4ba09c0 1901 moves. This can cause significantly more instructions to be
9cd10576 1902 produced. Therefore, do not set this macro nonzero if unaligned
d4ba09c0
SC
1903 accesses only add a cycle or two to the time for a memory access.
1904
1905 If the value of this macro is always zero, it need not be defined. */
1906
e1565e65 1907/* #define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 0 */
d4ba09c0 1908
d4ba09c0
SC
1909/* Define this macro if it is as good or better to call a constant
1910 function address than to call an address kept in a register.
1911
1912 Desirable on the 386 because a CALL with a constant address is
1913 faster than one with a register address. */
1914
1915#define NO_FUNCTION_CSE
c98f8742 1916\f
c572e5ba
JVA
1917/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
1918 return the mode to be used for the comparison.
1919
1920 For floating-point equality comparisons, CCFPEQmode should be used.
e075ae69 1921 VOIDmode should be used in all other cases.
c572e5ba 1922
16189740 1923 For integer comparisons against zero, reduce to CCNOmode or CCZmode if
e075ae69 1924 possible, to allow for more combinations. */
c98f8742 1925
d9a5f180 1926#define SELECT_CC_MODE(OP, X, Y) ix86_cc_mode ((OP), (X), (Y))
9e7adcb3 1927
9cd10576 1928/* Return nonzero if MODE implies a floating point inequality can be
9e7adcb3
JH
1929 reversed. */
1930
1931#define REVERSIBLE_CC_MODE(MODE) 1
1932
1933/* A C expression whose value is reversed condition code of the CODE for
1934 comparison done in CC_MODE mode. */
3c5cb3e4 1935#define REVERSE_CONDITION(CODE, MODE) ix86_reverse_condition ((CODE), (MODE))
9e7adcb3 1936
c98f8742
JVA
1937\f
1938/* Control the assembler format that we output, to the extent
1939 this does not vary between assemblers. */
1940
1941/* How to refer to registers in assembler output.
892a2d68 1942 This sequence is indexed by compiler's hard-register-number (see above). */
c98f8742 1943
a7b376ee 1944/* In order to refer to the first 8 regs as 32-bit regs, prefix an "e".
c98f8742
JVA
1945 For non floating point regs, the following are the HImode names.
1946
1947 For float regs, the stack top is sometimes referred to as "%st(0)"
6e2188e0
NF
1948 instead of just "%st". TARGET_PRINT_OPERAND handles this with the
1949 "y" code. */
c98f8742 1950
a7180f70
BS
1951#define HI_REGISTER_NAMES \
1952{"ax","dx","cx","bx","si","di","bp","sp", \
480feac0 1953 "st","st(1)","st(2)","st(3)","st(4)","st(5)","st(6)","st(7)", \
b0d95de8 1954 "argp", "flags", "fpsr", "fpcr", "frame", \
a7180f70 1955 "xmm0","xmm1","xmm2","xmm3","xmm4","xmm5","xmm6","xmm7", \
03c259ad 1956 "mm0", "mm1", "mm2", "mm3", "mm4", "mm5", "mm6", "mm7", \
3f3f2124
JH
1957 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", \
1958 "xmm8", "xmm9", "xmm10", "xmm11", "xmm12", "xmm13", "xmm14", "xmm15"}
a7180f70 1959
c98f8742
JVA
1960#define REGISTER_NAMES HI_REGISTER_NAMES
1961
1962/* Table of additional register names to use in user input. */
1963
1964#define ADDITIONAL_REGISTER_NAMES \
54d26233
MH
1965{ { "eax", 0 }, { "edx", 1 }, { "ecx", 2 }, { "ebx", 3 }, \
1966 { "esi", 4 }, { "edi", 5 }, { "ebp", 6 }, { "esp", 7 }, \
3f3f2124
JH
1967 { "rax", 0 }, { "rdx", 1 }, { "rcx", 2 }, { "rbx", 3 }, \
1968 { "rsi", 4 }, { "rdi", 5 }, { "rbp", 6 }, { "rsp", 7 }, \
54d26233 1969 { "al", 0 }, { "dl", 1 }, { "cl", 2 }, { "bl", 3 }, \
21bf822e 1970 { "ah", 0 }, { "dh", 1 }, { "ch", 2 }, { "bh", 3 } }
c98f8742
JVA
1971
1972/* Note we are omitting these since currently I don't know how
1973to get gcc to use these, since they want the same but different
1974number as al, and ax.
1975*/
1976
c98f8742 1977#define QI_REGISTER_NAMES \
3f3f2124 1978{"al", "dl", "cl", "bl", "sil", "dil", "bpl", "spl",}
c98f8742
JVA
1979
1980/* These parallel the array above, and can be used to access bits 8:15
892a2d68 1981 of regs 0 through 3. */
c98f8742
JVA
1982
1983#define QI_HIGH_REGISTER_NAMES \
1984{"ah", "dh", "ch", "bh", }
1985
1986/* How to renumber registers for dbx and gdb. */
1987
d9a5f180
GS
1988#define DBX_REGISTER_NUMBER(N) \
1989 (TARGET_64BIT ? dbx64_register_map[(N)] : dbx_register_map[(N)])
83774849 1990
9a82e702
MS
1991extern int const dbx_register_map[FIRST_PSEUDO_REGISTER];
1992extern int const dbx64_register_map[FIRST_PSEUDO_REGISTER];
1993extern int const svr4_dbx_register_map[FIRST_PSEUDO_REGISTER];
c98f8742 1994
780a5b71
UB
1995extern int const x86_64_ms_sysv_extra_clobbered_registers[12];
1996
469ac993
JM
1997/* Before the prologue, RA is at 0(%esp). */
1998#define INCOMING_RETURN_ADDR_RTX \
f64cecad 1999 gen_rtx_MEM (VOIDmode, gen_rtx_REG (VOIDmode, STACK_POINTER_REGNUM))
fce5a9f2 2000
e414ab29 2001/* After the prologue, RA is at -4(AP) in the current frame. */
1020a5ab
RH
2002#define RETURN_ADDR_RTX(COUNT, FRAME) \
2003 ((COUNT) == 0 \
0a81f074
RS
2004 ? gen_rtx_MEM (Pmode, plus_constant (Pmode, arg_pointer_rtx, \
2005 -UNITS_PER_WORD)) \
2006 : gen_rtx_MEM (Pmode, plus_constant (Pmode, FRAME, UNITS_PER_WORD)))
e414ab29 2007
892a2d68 2008/* PC is dbx register 8; let's use that column for RA. */
0f7fa3d0 2009#define DWARF_FRAME_RETURN_COLUMN (TARGET_64BIT ? 16 : 8)
469ac993 2010
a6ab3aad 2011/* Before the prologue, the top of the frame is at 4(%esp). */
0f7fa3d0 2012#define INCOMING_FRAME_SP_OFFSET UNITS_PER_WORD
a6ab3aad 2013
1020a5ab 2014/* Describe how we implement __builtin_eh_return. */
2824d6e5
UB
2015#define EH_RETURN_DATA_REGNO(N) ((N) <= DX_REG ? (N) : INVALID_REGNUM)
2016#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (Pmode, CX_REG)
1020a5ab 2017
ad919812 2018
e4c4ebeb
RH
2019/* Select a format to encode pointers in exception handling data. CODE
2020 is 0 for data, 1 for code labels, 2 for function pointers. GLOBAL is
2021 true if the symbol may be affected by dynamic relocations.
2022
2023 ??? All x86 object file formats are capable of representing this.
2024 After all, the relocation needed is the same as for the call insn.
2025 Whether or not a particular assembler allows us to enter such, I
2026 guess we'll have to see. */
d9a5f180 2027#define ASM_PREFERRED_EH_DATA_FORMAT(CODE, GLOBAL) \
72ce3d4a 2028 asm_preferred_eh_data_format ((CODE), (GLOBAL))
e4c4ebeb 2029
c98f8742
JVA
2030/* This is how to output an insn to push a register on the stack.
2031 It need not be very fast code. */
2032
d9a5f180 2033#define ASM_OUTPUT_REG_PUSH(FILE, REGNO) \
0d1c5774
JJ
2034do { \
2035 if (TARGET_64BIT) \
2036 asm_fprintf ((FILE), "\tpush{q}\t%%r%s\n", \
2037 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
2038 else \
2039 asm_fprintf ((FILE), "\tpush{l}\t%%e%s\n", reg_names[(REGNO)]); \
2040} while (0)
c98f8742
JVA
2041
2042/* This is how to output an insn to pop a register from the stack.
2043 It need not be very fast code. */
2044
d9a5f180 2045#define ASM_OUTPUT_REG_POP(FILE, REGNO) \
0d1c5774
JJ
2046do { \
2047 if (TARGET_64BIT) \
2048 asm_fprintf ((FILE), "\tpop{q}\t%%r%s\n", \
2049 reg_names[(REGNO)] + (REX_INT_REGNO_P (REGNO) != 0)); \
2050 else \
2051 asm_fprintf ((FILE), "\tpop{l}\t%%e%s\n", reg_names[(REGNO)]); \
2052} while (0)
c98f8742 2053
f88c65f7 2054/* This is how to output an element of a case-vector that is absolute. */
c98f8742
JVA
2055
2056#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
d9a5f180 2057 ix86_output_addr_vec_elt ((FILE), (VALUE))
c98f8742 2058
f88c65f7 2059/* This is how to output an element of a case-vector that is relative. */
c98f8742 2060
33f7f353 2061#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
d9a5f180 2062 ix86_output_addr_diff_elt ((FILE), (VALUE), (REL))
f88c65f7 2063
63001560 2064/* When we see %v, we will print the 'v' prefix if TARGET_AVX is true. */
95879c72
L
2065
2066#define ASM_OUTPUT_AVX_PREFIX(STREAM, PTR) \
2067{ \
2068 if ((PTR)[0] == '%' && (PTR)[1] == 'v') \
63001560 2069 (PTR) += TARGET_AVX ? 1 : 2; \
95879c72
L
2070}
2071
2072/* A C statement or statements which output an assembler instruction
2073 opcode to the stdio stream STREAM. The macro-operand PTR is a
2074 variable of type `char *' which points to the opcode name in
2075 its "internal" form--the form that is written in the machine
2076 description. */
2077
2078#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
2079 ASM_OUTPUT_AVX_PREFIX ((STREAM), (PTR))
2080
6a90d232
L
2081/* A C statement to output to the stdio stream FILE an assembler
2082 command to pad the location counter to a multiple of 1<<LOG
2083 bytes if it is within MAX_SKIP bytes. */
2084
2085#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2086#undef ASM_OUTPUT_MAX_SKIP_PAD
2087#define ASM_OUTPUT_MAX_SKIP_PAD(FILE, LOG, MAX_SKIP) \
2088 if ((LOG) != 0) \
2089 { \
2090 if ((MAX_SKIP) == 0) \
2091 fprintf ((FILE), "\t.p2align %d\n", (LOG)); \
2092 else \
2093 fprintf ((FILE), "\t.p2align %d,,%d\n", (LOG), (MAX_SKIP)); \
2094 }
2095#endif
2096
135a687e
KT
2097/* Write the extra assembler code needed to declare a function
2098 properly. */
2099
2100#undef ASM_OUTPUT_FUNCTION_LABEL
2101#define ASM_OUTPUT_FUNCTION_LABEL(FILE, NAME, DECL) \
2102 ix86_asm_output_function_label (FILE, NAME, DECL)
2103
f7288899
EC
2104/* Under some conditions we need jump tables in the text section,
2105 because the assembler cannot handle label differences between
2106 sections. This is the case for x86_64 on Mach-O for example. */
f88c65f7
RH
2107
2108#define JUMP_TABLES_IN_TEXT_SECTION \
f7288899
EC
2109 (flag_pic && ((TARGET_MACHO && TARGET_64BIT) \
2110 || (!TARGET_64BIT && !HAVE_AS_GOTOFF_IN_DATA)))
c98f8742 2111
cea3bd3e
RH
2112/* Switch to init or fini section via SECTION_OP, emit a call to FUNC,
2113 and switch back. For x86 we do this only to save a few bytes that
2114 would otherwise be unused in the text section. */
ad211091
KT
2115#define CRT_MKSTR2(VAL) #VAL
2116#define CRT_MKSTR(x) CRT_MKSTR2(x)
2117
2118#define CRT_CALL_STATIC_FUNCTION(SECTION_OP, FUNC) \
2119 asm (SECTION_OP "\n\t" \
2120 "call " CRT_MKSTR(__USER_LABEL_PREFIX__) #FUNC "\n" \
cea3bd3e 2121 TEXT_SECTION_ASM_OP);
5a579c3b
LE
2122
2123/* Default threshold for putting data in large sections
2124 with x86-64 medium memory model */
2125#define DEFAULT_LARGE_SECTION_THRESHOLD 65536
74b42c8b 2126\f
b2b01543 2127/* Which processor to tune code generation for. */
5bf0ebab
RH
2128
2129enum processor_type
2130{
8383d43c 2131 PROCESSOR_I386 = 0, /* 80386 */
5bf0ebab
RH
2132 PROCESSOR_I486, /* 80486DX, 80486SX, 80486DX[24] */
2133 PROCESSOR_PENTIUM,
2134 PROCESSOR_PENTIUMPRO,
cfe1b18f 2135 PROCESSOR_GEODE,
5bf0ebab
RH
2136 PROCESSOR_K6,
2137 PROCESSOR_ATHLON,
2138 PROCESSOR_PENTIUM4,
4977bab6 2139 PROCESSOR_K8,
89c43c0a 2140 PROCESSOR_NOCONA,
340ef734
JH
2141 PROCESSOR_CORE2,
2142 PROCESSOR_COREI7,
3a579e09 2143 PROCESSOR_HASWELL,
d326eaf0
JH
2144 PROCESSOR_GENERIC32,
2145 PROCESSOR_GENERIC64,
21efb4d4 2146 PROCESSOR_AMDFAM10,
1133125e 2147 PROCESSOR_BDVER1,
4d652a18 2148 PROCESSOR_BDVER2,
eb2f2b44 2149 PROCESSOR_BDVER3,
14b52538 2150 PROCESSOR_BTVER1,
e32bfc16 2151 PROCESSOR_BTVER2,
b6837b94 2152 PROCESSOR_ATOM,
0b871ccf 2153 PROCESSOR_SLM,
5bf0ebab
RH
2154 PROCESSOR_max
2155};
2156
9e555526 2157extern enum processor_type ix86_tune;
5bf0ebab 2158extern enum processor_type ix86_arch;
5bf0ebab 2159
8362f420
JH
2160/* Size of the RED_ZONE area. */
2161#define RED_ZONE_SIZE 128
2162/* Reserved area of the red zone for temporaries. */
2163#define RED_ZONE_RESERVE 8
c93e80a5 2164
95899b34 2165extern unsigned int ix86_preferred_stack_boundary;
2e3f842f 2166extern unsigned int ix86_incoming_stack_boundary;
5bf0ebab
RH
2167
2168/* Smallest class containing REGNO. */
2169extern enum reg_class const regclass_map[FIRST_PSEUDO_REGISTER];
2170
0948ccb2
PB
2171enum ix86_fpcmp_strategy {
2172 IX86_FPCMP_SAHF,
2173 IX86_FPCMP_COMI,
2174 IX86_FPCMP_ARITH
2175};
22fb740d
JH
2176\f
2177/* To properly truncate FP values into integers, we need to set i387 control
2178 word. We can't emit proper mode switching code before reload, as spills
2179 generated by reload may truncate values incorrectly, but we still can avoid
2180 redundant computation of new control word by the mode switching pass.
2181 The fldcw instructions are still emitted redundantly, but this is probably
2182 not going to be noticeable problem, as most CPUs do have fast path for
fce5a9f2 2183 the sequence.
22fb740d
JH
2184
2185 The machinery is to emit simple truncation instructions and split them
2186 before reload to instructions having USEs of two memory locations that
2187 are filled by this code to old and new control word.
fce5a9f2 2188
22fb740d
JH
2189 Post-reload pass may be later used to eliminate the redundant fildcw if
2190 needed. */
2191
ff680eb1
UB
2192enum ix86_entity
2193{
ff97910d
VY
2194 AVX_U128 = 0,
2195 I387_TRUNC,
ff680eb1
UB
2196 I387_FLOOR,
2197 I387_CEIL,
2198 I387_MASK_PM,
2199 MAX_386_ENTITIES
2200};
2201
1cba2b96 2202enum ix86_stack_slot
ff680eb1 2203{
443ca5fc 2204 SLOT_TEMP = 0,
ff680eb1
UB
2205 SLOT_CW_STORED,
2206 SLOT_CW_TRUNC,
2207 SLOT_CW_FLOOR,
2208 SLOT_CW_CEIL,
2209 SLOT_CW_MASK_PM,
2210 MAX_386_STACK_LOCALS
2211};
22fb740d 2212
ff97910d
VY
2213enum avx_u128_state
2214{
2215 AVX_U128_CLEAN,
2216 AVX_U128_DIRTY,
2217 AVX_U128_ANY
2218};
2219
22fb740d
JH
2220/* Define this macro if the port needs extra instructions inserted
2221 for mode switching in an optimizing compilation. */
2222
ff680eb1
UB
2223#define OPTIMIZE_MODE_SWITCHING(ENTITY) \
2224 ix86_optimize_mode_switching[(ENTITY)]
22fb740d
JH
2225
2226/* If you define `OPTIMIZE_MODE_SWITCHING', you have to define this as
2227 initializer for an array of integers. Each initializer element N
2228 refers to an entity that needs mode switching, and specifies the
2229 number of different modes that might need to be set for this
2230 entity. The position of the initializer in the initializer -
2231 starting counting at zero - determines the integer that is used to
2232 refer to the mode-switched entity in question. */
2233
ff680eb1 2234#define NUM_MODES_FOR_MODE_SWITCHING \
ff97910d 2235 { AVX_U128_ANY, I387_CW_ANY, I387_CW_ANY, I387_CW_ANY, I387_CW_ANY }
22fb740d
JH
2236
2237/* ENTITY is an integer specifying a mode-switched entity. If
2238 `OPTIMIZE_MODE_SWITCHING' is defined, you must define this macro to
2239 return an integer value not larger than the corresponding element
2240 in `NUM_MODES_FOR_MODE_SWITCHING', to denote the mode that ENTITY
ff97910d 2241 must be switched into prior to the execution of INSN. */
ff680eb1
UB
2242
2243#define MODE_NEEDED(ENTITY, I) ix86_mode_needed ((ENTITY), (I))
22fb740d 2244
ff97910d
VY
2245/* If this macro is defined, it is evaluated for every INSN during
2246 mode switching. It determines the mode that an insn results in (if
2247 different from the incoming mode). */
2248
2249#define MODE_AFTER(ENTITY, MODE, I) ix86_mode_after ((ENTITY), (MODE), (I))
2250
2251/* If this macro is defined, it is evaluated for every ENTITY that
2252 needs mode switching. It should evaluate to an integer, which is
2253 a mode that ENTITY is assumed to be switched to at function entry. */
2254
2255#define MODE_ENTRY(ENTITY) ix86_mode_entry (ENTITY)
2256
2257/* If this macro is defined, it is evaluated for every ENTITY that
2258 needs mode switching. It should evaluate to an integer, which is
2259 a mode that ENTITY is assumed to be switched to at function exit. */
2260
2261#define MODE_EXIT(ENTITY) ix86_mode_exit (ENTITY)
2262
22fb740d
JH
2263/* This macro specifies the order in which modes for ENTITY are
2264 processed. 0 is the highest priority. */
2265
d9a5f180 2266#define MODE_PRIORITY_TO_MODE(ENTITY, N) (N)
22fb740d
JH
2267
2268/* Generate one or more insns to set ENTITY to MODE. HARD_REG_LIVE
2269 is the set of hard registers live at the point where the insn(s)
2270 are to be inserted. */
2271
ff97910d 2272#define EMIT_MODE_SET(ENTITY, MODE, HARD_REGS_LIVE) \
5756eff7 2273 ix86_emit_mode_set ((ENTITY), (MODE), (HARD_REGS_LIVE))
0f0138b6
JH
2274\f
2275/* Avoid renaming of stack registers, as doing so in combination with
2276 scheduling just increases amount of live registers at time and in
2277 the turn amount of fxch instructions needed.
2278
43f3a59d 2279 ??? Maybe Pentium chips benefits from renaming, someone can try.... */
0f0138b6 2280
66aaf16f 2281#define HARD_REGNO_RENAME_OK(SRC, TARGET) !STACK_REGNO_P (SRC)
22fb740d 2282
3b3c6a3f 2283\f
e91f04de 2284#define FASTCALL_PREFIX '@'
fa1a0d02 2285\f
ec7ded37 2286/* Machine specific frame tracking during prologue/epilogue generation. */
cd9c1ca8 2287
604a6be9 2288#ifndef USED_FOR_TARGET
ec7ded37 2289struct GTY(()) machine_frame_state
cd9c1ca8 2290{
ec7ded37
RH
2291 /* This pair tracks the currently active CFA as reg+offset. When reg
2292 is drap_reg, we don't bother trying to record here the real CFA when
2293 it might really be a DW_CFA_def_cfa_expression. */
2294 rtx cfa_reg;
2295 HOST_WIDE_INT cfa_offset;
2296
2297 /* The current offset (canonically from the CFA) of ESP and EBP.
2298 When stack frame re-alignment is active, these may not be relative
2299 to the CFA. However, in all cases they are relative to the offsets
2300 of the saved registers stored in ix86_frame. */
2301 HOST_WIDE_INT sp_offset;
2302 HOST_WIDE_INT fp_offset;
2303
2304 /* The size of the red-zone that may be assumed for the purposes of
2305 eliding register restore notes in the epilogue. This may be zero
2306 if no red-zone is in effect, or may be reduced from the real
2307 red-zone value by a maximum runtime stack re-alignment value. */
2308 int red_zone_offset;
2309
2310 /* Indicate whether each of ESP, EBP or DRAP currently holds a valid
2311 value within the frame. If false then the offset above should be
2312 ignored. Note that DRAP, if valid, *always* points to the CFA and
2313 thus has an offset of zero. */
2314 BOOL_BITFIELD sp_valid : 1;
2315 BOOL_BITFIELD fp_valid : 1;
2316 BOOL_BITFIELD drap_valid : 1;
c9f4c451
RH
2317
2318 /* Indicate whether the local stack frame has been re-aligned. When
2319 set, the SP/FP offsets above are relative to the aligned frame
2320 and not the CFA. */
2321 BOOL_BITFIELD realigned : 1;
cd9c1ca8
RH
2322};
2323
f81c9774
RH
2324/* Private to winnt.c. */
2325struct seh_frame_state;
2326
d1b38208 2327struct GTY(()) machine_function {
fa1a0d02
JH
2328 struct stack_local_entry *stack_locals;
2329 const char *some_ld_name;
4aab97f9
L
2330 int varargs_gpr_size;
2331 int varargs_fpr_size;
ff680eb1 2332 int optimize_mode_switching[MAX_386_ENTITIES];
3452586b
RH
2333
2334 /* Number of saved registers USE_FAST_PROLOGUE_EPILOGUE
2335 has been computed for. */
2336 int use_fast_prologue_epilogue_nregs;
2337
7458026b
ILT
2338 /* For -fsplit-stack support: A stack local which holds a pointer to
2339 the stack arguments for a function with a variable number of
2340 arguments. This is set at the start of the function and is used
2341 to initialize the overflow_arg_area field of the va_list
2342 structure. */
2343 rtx split_stack_varargs_pointer;
2344
3452586b
RH
2345 /* This value is used for amd64 targets and specifies the current abi
2346 to be used. MS_ABI means ms abi. Otherwise SYSV_ABI means sysv abi. */
25efe060 2347 ENUM_BITFIELD(calling_abi) call_abi : 8;
3452586b
RH
2348
2349 /* Nonzero if the function accesses a previous frame. */
2350 BOOL_BITFIELD accesses_prev_frame : 1;
2351
2352 /* Nonzero if the function requires a CLD in the prologue. */
2353 BOOL_BITFIELD needs_cld : 1;
2354
922e3e33
UB
2355 /* Set by ix86_compute_frame_layout and used by prologue/epilogue
2356 expander to determine the style used. */
3452586b
RH
2357 BOOL_BITFIELD use_fast_prologue_epilogue : 1;
2358
5bf5a10b
AO
2359 /* If true, the current function needs the default PIC register, not
2360 an alternate register (on x86) and must not use the red zone (on
2361 x86_64), even if it's a leaf function. We don't want the
2362 function to be regarded as non-leaf because TLS calls need not
2363 affect register allocation. This flag is set when a TLS call
2364 instruction is expanded within a function, and never reset, even
2365 if all such instructions are optimized away. Use the
2366 ix86_current_function_calls_tls_descriptor macro for a better
2367 approximation. */
3452586b
RH
2368 BOOL_BITFIELD tls_descriptor_call_expanded_p : 1;
2369
2370 /* If true, the current function has a STATIC_CHAIN is placed on the
2371 stack below the return address. */
2372 BOOL_BITFIELD static_chain_on_stack : 1;
25efe060 2373
ec7ded37
RH
2374 /* During prologue/epilogue generation, the current frame state.
2375 Otherwise, the frame state at the end of the prologue. */
2376 struct machine_frame_state fs;
f81c9774
RH
2377
2378 /* During SEH output, this is non-null. */
2379 struct seh_frame_state * GTY((skip(""))) seh;
fa1a0d02 2380};
cd9c1ca8 2381#endif
fa1a0d02
JH
2382
2383#define ix86_stack_locals (cfun->machine->stack_locals)
4aab97f9
L
2384#define ix86_varargs_gpr_size (cfun->machine->varargs_gpr_size)
2385#define ix86_varargs_fpr_size (cfun->machine->varargs_fpr_size)
fa1a0d02 2386#define ix86_optimize_mode_switching (cfun->machine->optimize_mode_switching)
922e3e33 2387#define ix86_current_function_needs_cld (cfun->machine->needs_cld)
5bf5a10b
AO
2388#define ix86_tls_descriptor_calls_expanded_in_cfun \
2389 (cfun->machine->tls_descriptor_call_expanded_p)
2390/* Since tls_descriptor_call_expanded is not cleared, even if all TLS
2391 calls are optimized away, we try to detect cases in which it was
2392 optimized away. Since such instructions (use (reg REG_SP)), we can
2393 verify whether there's any such instruction live by testing that
2394 REG_SP is live. */
2395#define ix86_current_function_calls_tls_descriptor \
6fb5fa3c 2396 (ix86_tls_descriptor_calls_expanded_in_cfun && df_regs_ever_live_p (SP_REG))
3452586b 2397#define ix86_static_chain_on_stack (cfun->machine->static_chain_on_stack)
249e6b63 2398
1bc7c5b6
ZW
2399/* Control behavior of x86_file_start. */
2400#define X86_FILE_START_VERSION_DIRECTIVE false
2401#define X86_FILE_START_FLTUSED false
2402
7dcbf659
JH
2403/* Flag to mark data that is in the large address area. */
2404#define SYMBOL_FLAG_FAR_ADDR (SYMBOL_FLAG_MACH_DEP << 0)
2405#define SYMBOL_REF_FAR_ADDR_P(X) \
2406 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_FAR_ADDR) != 0)
da489f73
RH
2407
2408/* Flags to mark dllimport/dllexport. Used by PE ports, but handy to
2409 have defined always, to avoid ifdefing. */
2410#define SYMBOL_FLAG_DLLIMPORT (SYMBOL_FLAG_MACH_DEP << 1)
2411#define SYMBOL_REF_DLLIMPORT_P(X) \
2412 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_DLLIMPORT) != 0)
2413
2414#define SYMBOL_FLAG_DLLEXPORT (SYMBOL_FLAG_MACH_DEP << 2)
2415#define SYMBOL_REF_DLLEXPORT_P(X) \
2416 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_DLLEXPORT) != 0)
2417
82c0e1a0
KT
2418#define SYMBOL_FLAG_STUBVAR (SYMBOL_FLAG_MACH_DEP << 4)
2419#define SYMBOL_REF_STUBVAR_P(X) \
2420 ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_STUBVAR) != 0)
2421
7942e47e
RY
2422extern void debug_ready_dispatch (void);
2423extern void debug_dispatch_window (int);
2424
91afcfa3
QN
2425/* The value at zero is only defined for the BMI instructions
2426 LZCNT and TZCNT, not the BSR/BSF insns in the original isa. */
2427#define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
2428 ((VALUE) = GET_MODE_BITSIZE (MODE), TARGET_BMI)
2429#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
5fcafa60 2430 ((VALUE) = GET_MODE_BITSIZE (MODE), TARGET_LZCNT)
91afcfa3
QN
2431
2432
b8ce4e94
KT
2433/* Flags returned by ix86_get_callcvt (). */
2434#define IX86_CALLCVT_CDECL 0x1
2435#define IX86_CALLCVT_STDCALL 0x2
2436#define IX86_CALLCVT_FASTCALL 0x4
2437#define IX86_CALLCVT_THISCALL 0x8
2438#define IX86_CALLCVT_REGPARM 0x10
2439#define IX86_CALLCVT_SSEREGPARM 0x20
2440
2441#define IX86_BASE_CALLCVT(FLAGS) \
2442 ((FLAGS) & (IX86_CALLCVT_CDECL | IX86_CALLCVT_STDCALL \
2443 | IX86_CALLCVT_FASTCALL | IX86_CALLCVT_THISCALL))
2444
b86b9f44
MM
2445#define RECIP_MASK_NONE 0x00
2446#define RECIP_MASK_DIV 0x01
2447#define RECIP_MASK_SQRT 0x02
2448#define RECIP_MASK_VEC_DIV 0x04
2449#define RECIP_MASK_VEC_SQRT 0x08
2450#define RECIP_MASK_ALL (RECIP_MASK_DIV | RECIP_MASK_SQRT \
2451 | RECIP_MASK_VEC_DIV | RECIP_MASK_VEC_SQRT)
bbe996ec 2452#define RECIP_MASK_DEFAULT (RECIP_MASK_VEC_DIV | RECIP_MASK_VEC_SQRT)
b86b9f44
MM
2453
2454#define TARGET_RECIP_DIV ((recip_mask & RECIP_MASK_DIV) != 0)
2455#define TARGET_RECIP_SQRT ((recip_mask & RECIP_MASK_SQRT) != 0)
2456#define TARGET_RECIP_VEC_DIV ((recip_mask & RECIP_MASK_VEC_DIV) != 0)
2457#define TARGET_RECIP_VEC_SQRT ((recip_mask & RECIP_MASK_VEC_SQRT) != 0)
2458
5dcfdccd
KY
2459#define IX86_HLE_ACQUIRE (1 << 16)
2460#define IX86_HLE_RELEASE (1 << 17)
2461
c98f8742
JVA
2462/*
2463Local variables:
2464version-control: t
2465End:
2466*/