]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/m32r/m32r.h
Turn HARD_REGNO_NREGS into a target hook
[thirdparty/gcc.git] / gcc / config / m32r / m32r.h
CommitLineData
1f92da87 1/* Definitions of target machine for GNU compiler, Renesas M32R cpu.
cbe34bb5 2 Copyright (C) 1996-2017 Free Software Foundation, Inc.
8c5ca3b9 3
1f92da87 4 This file is part of GCC.
8c5ca3b9 5
1f92da87
NC
6 GCC is free software; you can redistribute it and/or modify it
7 under the terms of the GNU General Public License as published
2f83c7d6 8 by the Free Software Foundation; either version 3, or (at your
1f92da87 9 option) any later version.
8c5ca3b9 10
1f92da87
NC
11 GCC is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
8c5ca3b9 15
1f92da87 16 You should have received a copy of the GNU General Public License
2f83c7d6
NC
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
8c5ca3b9
DE
19
20/* Things to do:
21- longlong.h?
22*/
23
8c5ca3b9
DE
24#undef SIZE_TYPE
25#undef PTRDIFF_TYPE
26#undef WCHAR_TYPE
27#undef WCHAR_TYPE_SIZE
56e2e762
NC
28#undef CPP_SPEC
29#undef ASM_SPEC
30#undef LINK_SPEC
31#undef STARTFILE_SPEC
32#undef ENDFILE_SPEC
ad126521
KI
33
34#undef ASM_APP_ON
35#undef ASM_APP_OFF
8c5ca3b9 36\f
de41e41c
BE
37
38/* M32R/X overrides. */
de41e41c
BE
39
40/* Additional flags for the preprocessor. */
6975bd2c
KI
41#define CPP_CPU_SPEC "%{m32rx:-D__M32RX__ -D__m32rx__ -U__M32R2__ -U__m32r2__} \
42%{m32r2:-D__M32R2__ -D__m32r2__ -U__M32RX__ -U__m32rx__} \
43%{m32r:-U__M32RX__ -U__m32rx__ -U__M32R2__ -U__m32r2__} \
44 "
45
de41e41c
BE
46/* Assembler switches. */
47#define ASM_CPU_SPEC \
6975bd2c 48"%{m32r} %{m32rx} %{m32r2} %{!O0: %{O*: -O}} --no-warn-explicit-parallel-conflicts"
de41e41c
BE
49
50/* Use m32rx specific crt0/crtinit/crtfini files. */
51#define STARTFILE_CPU_SPEC "%{!shared:crt0.o%s} %{m32rx:m32rx/crtinit.o%s} %{!m32rx:crtinit.o%s}"
52#define ENDFILE_CPU_SPEC "-lgloss %{m32rx:m32rx/crtfini.o%s} %{!m32rx:crtfini.o%s}"
53
de41e41c
BE
54/* Define this macro as a C expression for the initializer of an array of
55 strings to tell the driver program which options are defaults for this
56 target and thus do not need to be handled specially when using
57 `MULTILIB_OPTIONS'. */
58#define SUBTARGET_MULTILIB_DEFAULTS , "m32r"
59
60/* Number of additional registers the subtarget defines. */
61#define SUBTARGET_NUM_REGISTERS 1
62
63/* 1 for registers that cannot be allocated. */
64#define SUBTARGET_FIXED_REGISTERS , 1
65
66/* 1 for registers that are not available across function calls. */
67#define SUBTARGET_CALL_USED_REGISTERS , 1
68
69/* Order to allocate model specific registers. */
70#define SUBTARGET_REG_ALLOC_ORDER , 19
71
72/* Registers which are accumulators. */
73#define SUBTARGET_REG_CLASS_ACCUM 0x80000
74
75/* All registers added. */
76#define SUBTARGET_REG_CLASS_ALL SUBTARGET_REG_CLASS_ACCUM
77
78/* Additional accumulator registers. */
79#define SUBTARGET_ACCUM_P(REGNO) ((REGNO) == 19)
80
81/* Define additional register names. */
82#define SUBTARGET_REGISTER_NAMES , "a1"
83/* end M32R/X overrides. */
84
8c5ca3b9
DE
85/* Names to predefine in the preprocessor for this target machine. */
86/* __M32R__ is defined by the existing compiler so we use that. */
cc956ba2
NB
87#define TARGET_CPU_CPP_BUILTINS() \
88 do \
89 { \
90 builtin_define ("__M32R__"); \
df68f43b 91 builtin_define ("__m32r__"); \
cc956ba2
NB
92 builtin_assert ("cpu=m32r"); \
93 builtin_assert ("machine=m32r"); \
ad126521
KI
94 builtin_define (TARGET_BIG_ENDIAN \
95 ? "__BIG_ENDIAN__" : "__LITTLE_ENDIAN__"); \
cc956ba2
NB
96 } \
97 while (0)
8c5ca3b9 98
56e2e762
NC
99/* This macro defines names of additional specifications to put in the specs
100 that can be used in various specifications like CC1_SPEC. Its definition
101 is an initializer with a subgrouping for each command option.
8c5ca3b9 102
56e2e762 103 Each subgrouping contains a string constant, that defines the
7ec022b2 104 specification name, and a string constant that used by the GCC driver
56e2e762 105 program.
8c5ca3b9 106
56e2e762 107 Do not define this macro if it does not need to do anything. */
2b7972b0 108
56e2e762
NC
109#ifndef SUBTARGET_EXTRA_SPECS
110#define SUBTARGET_EXTRA_SPECS
8c5ca3b9
DE
111#endif
112
56e2e762
NC
113#ifndef ASM_CPU_SPEC
114#define ASM_CPU_SPEC ""
115#endif
8c5ca3b9 116
56e2e762
NC
117#ifndef CPP_CPU_SPEC
118#define CPP_CPU_SPEC ""
119#endif
120
121#ifndef CC1_CPU_SPEC
122#define CC1_CPU_SPEC ""
123#endif
124
125#ifndef LINK_CPU_SPEC
126#define LINK_CPU_SPEC ""
127#endif
128
129#ifndef STARTFILE_CPU_SPEC
130#define STARTFILE_CPU_SPEC "%{!shared:crt0.o%s} crtinit.o%s"
131#endif
132
133#ifndef ENDFILE_CPU_SPEC
134#define ENDFILE_CPU_SPEC "-lgloss crtfini.o%s"
135#endif
136
137#ifndef RELAX_SPEC
ad126521 138#if 0 /* Not supported yet. */
56e2e762 139#define RELAX_SPEC "%{mrelax:-relax}"
8c5ca3b9 140#else
56e2e762
NC
141#define RELAX_SPEC ""
142#endif
8c5ca3b9
DE
143#endif
144
56e2e762
NC
145#define EXTRA_SPECS \
146 { "asm_cpu", ASM_CPU_SPEC }, \
147 { "cpp_cpu", CPP_CPU_SPEC }, \
148 { "cc1_cpu", CC1_CPU_SPEC }, \
149 { "link_cpu", LINK_CPU_SPEC }, \
150 { "startfile_cpu", STARTFILE_CPU_SPEC }, \
151 { "endfile_cpu", ENDFILE_CPU_SPEC }, \
152 { "relax", RELAX_SPEC }, \
153 SUBTARGET_EXTRA_SPECS
8c5ca3b9 154
2a2001be
IK
155#define CPP_SPEC "%(cpp_cpu)"
156
ad126521 157#undef CC1_SPEC
56e2e762 158#define CC1_SPEC "%{G*} %(cc1_cpu)"
2b7972b0 159
56e2e762
NC
160/* Options to pass on to the assembler. */
161#undef ASM_SPEC
428b3812 162#define ASM_SPEC "%(asm_cpu) %(relax) %{" FPIE_OR_FPIC_SPEC ":-K PIC}"
56e2e762 163
56e2e762
NC
164#define LINK_SPEC "%{v} %(link_cpu) %(relax)"
165
166#undef STARTFILE_SPEC
167#define STARTFILE_SPEC "%(startfile_cpu)"
168
169#undef ENDFILE_SPEC
170#define ENDFILE_SPEC "%(endfile_cpu)"
8c5ca3b9
DE
171
172#undef LIB_SPEC
173\f
174/* Run-time compilation parameters selecting different hardware subsets. */
175
6975bd2c
KI
176#define TARGET_M32R (! TARGET_M32RX && ! TARGET_M32R2)
177
97b73103
RS
178#ifndef TARGET_LITTLE_ENDIAN
179#define TARGET_LITTLE_ENDIAN 0
8a897efe 180#endif
97b73103 181#define TARGET_BIG_ENDIAN (! TARGET_LITTLE_ENDIAN)
8a897efe
KI
182
183/* This defaults us to m32r. */
184#ifndef TARGET_CPU_DEFAULT
185#define TARGET_CPU_DEFAULT 0
ad126521
KI
186#endif
187
8a784afb
JM
188#ifndef M32R_OPTS_H
189#include "config/m32r/m32r-opts.h"
56e2e762 190#endif
8c5ca3b9
DE
191
192/* Define this macro as a C expression for the initializer of an array of
2b7972b0 193 strings to tell the driver program which options are defaults for this
8c5ca3b9
DE
194 target and thus do not need to be handled specially when using
195 `MULTILIB_OPTIONS'. */
56e2e762
NC
196#ifndef SUBTARGET_MULTILIB_DEFAULTS
197#define SUBTARGET_MULTILIB_DEFAULTS
198#endif
199
200#ifndef MULTILIB_DEFAULTS
201#define MULTILIB_DEFAULTS { "mmodel=small" SUBTARGET_MULTILIB_DEFAULTS }
202#endif
8c5ca3b9 203
56e2e762
NC
204#ifndef SUBTARGET_OVERRIDE_OPTIONS
205#define SUBTARGET_OVERRIDE_OPTIONS
206#endif
8c5ca3b9
DE
207\f
208/* Target machine storage layout. */
209
8c5ca3b9
DE
210/* Define this if most significant bit is lowest numbered
211 in instructions that operate on numbered bit-fields. */
212#define BITS_BIG_ENDIAN 1
213
214/* Define this if most significant byte of a word is the lowest numbered. */
ad126521 215#define BYTES_BIG_ENDIAN (TARGET_LITTLE_ENDIAN == 0)
8c5ca3b9
DE
216
217/* Define this if most significant word of a multiword number is the lowest
218 numbered. */
ad126521 219#define WORDS_BIG_ENDIAN (TARGET_LITTLE_ENDIAN == 0)
8c5ca3b9 220
8c5ca3b9
DE
221/* Width of a word, in units (bytes). */
222#define UNITS_PER_WORD 4
223
224/* Define this macro if it is advisable to hold scalars in registers
225 in a wider mode than that declared by the program. In such cases,
226 the value is constrained to be within the bounds of the declared
227 type, but kept valid in the wider mode. The signedness of the
228 extension may differ from that of the type. */
56e2e762
NC
229#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
230 if (GET_MODE_CLASS (MODE) == MODE_INT \
231 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
232 { \
233 (MODE) = SImode; \
234 }
8c5ca3b9 235
8c5ca3b9
DE
236/* Allocation boundary (in *bits*) for storing arguments in argument list. */
237#define PARM_BOUNDARY 32
238
239/* Boundary (in *bits*) on which stack pointer should be aligned. */
240#define STACK_BOUNDARY 32
241
242/* ALIGN FRAMES on word boundaries */
ad126521 243#define M32R_STACK_ALIGN(LOC) (((LOC) + 3) & ~ 3)
8c5ca3b9
DE
244
245/* Allocation boundary (in *bits*) for the code of a function. */
246#define FUNCTION_BOUNDARY 32
247
248/* Alignment of field after `int : 0' in a structure. */
249#define EMPTY_FIELD_BOUNDARY 32
250
251/* Every structure's size must be a multiple of this. */
252#define STRUCTURE_SIZE_BOUNDARY 8
253
43a88a8c 254/* A bit-field declared as `int' forces `int' alignment for the struct. */
8c5ca3b9
DE
255#define PCC_BITFIELD_TYPE_MATTERS 1
256
257/* No data type wants to be aligned rounder than this. */
258#define BIGGEST_ALIGNMENT 32
259
260/* The best alignment to use in cases where we have a choice. */
261#define FASTEST_ALIGNMENT 32
262
263/* Make strings word-aligned so strcpy from constants will be faster. */
56e2e762 264#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
8c5ca3b9
DE
265 ((TREE_CODE (EXP) == STRING_CST \
266 && (ALIGN) < FASTEST_ALIGNMENT) \
267 ? FASTEST_ALIGNMENT : (ALIGN))
268
269/* Make arrays of chars word-aligned for the same reasons. */
56e2e762
NC
270#define DATA_ALIGNMENT(TYPE, ALIGN) \
271 (TREE_CODE (TYPE) == ARRAY_TYPE \
272 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
8c5ca3b9
DE
273 && (ALIGN) < FASTEST_ALIGNMENT ? FASTEST_ALIGNMENT : (ALIGN))
274
275/* Set this nonzero if move instructions will actually fail to work
276 when given unaligned data. */
277#define STRICT_ALIGNMENT 1
ad126521
KI
278
279/* Define LAVEL_ALIGN to calculate code length of PNOP at labels. */
280#define LABEL_ALIGN(insn) 2
8c5ca3b9
DE
281\f
282/* Layout of source language data types. */
283
284#define SHORT_TYPE_SIZE 16
285#define INT_TYPE_SIZE 32
286#define LONG_TYPE_SIZE 32
287#define LONG_LONG_TYPE_SIZE 64
288#define FLOAT_TYPE_SIZE 32
289#define DOUBLE_TYPE_SIZE 64
290#define LONG_DOUBLE_TYPE_SIZE 64
291
292/* Define this as 1 if `char' should by default be signed; else as 0. */
293#define DEFAULT_SIGNED_CHAR 1
294
295#define SIZE_TYPE "long unsigned int"
296#define PTRDIFF_TYPE "long int"
297#define WCHAR_TYPE "short unsigned int"
298#define WCHAR_TYPE_SIZE 16
8c5ca3b9
DE
299\f
300/* Standard register usage. */
301
302/* Number of actual hardware registers.
303 The hardware registers are assigned numbers for the compiler
304 from 0 to just below FIRST_PSEUDO_REGISTER.
305 All registers that the compiler knows about must be given numbers,
306 even those that are not normally considered general registers. */
56e2e762
NC
307
308#define M32R_NUM_REGISTERS 19
309
310#ifndef SUBTARGET_NUM_REGISTERS
311#define SUBTARGET_NUM_REGISTERS 0
312#endif
313
314#define FIRST_PSEUDO_REGISTER (M32R_NUM_REGISTERS + SUBTARGET_NUM_REGISTERS)
2b7972b0 315
8c5ca3b9
DE
316/* 1 for registers that have pervasive standard uses
317 and are not available for the register allocator.
318
319 0-3 - arguments/results
320 4-5 - call used [4 is used as a tmp during prologue/epilogue generation]
321 6 - call used, gptmp
322 7 - call used, static chain pointer
323 8-11 - call saved
324 12 - call saved [reserved for global pointer]
325 13 - frame pointer
326 14 - subroutine link register
327 15 - stack pointer
328 16 - arg pointer
329 17 - carry flag
56e2e762 330 18 - accumulator
de41e41c 331 19 - accumulator 1 in the m32r/x
8c5ca3b9
DE
332 By default, the extension registers are not available. */
333
56e2e762
NC
334#ifndef SUBTARGET_FIXED_REGISTERS
335#define SUBTARGET_FIXED_REGISTERS
336#endif
8c5ca3b9 337
56e2e762
NC
338#define FIXED_REGISTERS \
339{ \
340 0, 0, 0, 0, 0, 0, 0, 0, \
341 0, 0, 0, 0, 0, 0, 0, 1, \
342 1, 1, 1 \
343 SUBTARGET_FIXED_REGISTERS \
344}
2b7972b0 345
8c5ca3b9
DE
346/* 1 for registers not available across function calls.
347 These must include the FIXED_REGISTERS and also any
348 registers that can be used without being saved.
349 The latter must include the registers where values are returned
350 and the register where structure-value addresses are passed.
351 Aside from that, you can include as many other registers as you like. */
352
56e2e762
NC
353#ifndef SUBTARGET_CALL_USED_REGISTERS
354#define SUBTARGET_CALL_USED_REGISTERS
355#endif
8c5ca3b9 356
56e2e762
NC
357#define CALL_USED_REGISTERS \
358{ \
359 1, 1, 1, 1, 1, 1, 1, 1, \
360 0, 0, 0, 0, 0, 0, 1, 1, \
361 1, 1, 1 \
362 SUBTARGET_CALL_USED_REGISTERS \
363}
2b7972b0 364
69a53ee8
KI
365#define CALL_REALLY_USED_REGISTERS CALL_USED_REGISTERS
366
8c5ca3b9 367/* If defined, an initializer for a vector of integers, containing the
7ec022b2 368 numbers of hard registers in the order in which GCC should
8c5ca3b9 369 prefer to use them (from most preferred to least). */
56e2e762
NC
370
371#ifndef SUBTARGET_REG_ALLOC_ORDER
372#define SUBTARGET_REG_ALLOC_ORDER
373#endif
374
ad126521 375#if 1 /* Better for int code. */
56e2e762
NC
376#define REG_ALLOC_ORDER \
377{ \
378 4, 5, 6, 7, 2, 3, 8, 9, 10, \
379 11, 12, 13, 14, 0, 1, 15, 16, 17, 18 \
380 SUBTARGET_REG_ALLOC_ORDER \
381}
382
ad126521 383#else /* Better for fp code at expense of int code. */
56e2e762
NC
384#define REG_ALLOC_ORDER \
385{ \
386 0, 1, 2, 3, 4, 5, 6, 7, 8, \
387 9, 10, 11, 12, 13, 14, 15, 16, 17, 18 \
388 SUBTARGET_REG_ALLOC_ORDER \
389}
8c5ca3b9
DE
390#endif
391
a398a822
KI
392#define HARD_REGNO_RENAME_OK(OLD_REG, NEW_REG) \
393 m32r_hard_regno_rename_ok (OLD_REG, NEW_REG)
8c5ca3b9
DE
394\f
395/* Register classes and constants. */
396
397/* Define the classes of registers for register constraints in the
398 machine description. Also define ranges of constants.
399
400 One of the classes must always be named ALL_REGS and include all hard regs.
401 If there is more than one class, another class must be named NO_REGS
402 and contain no registers.
403
404 The name GENERAL_REGS must be the name of a class (or an alias for
405 another name such as ALL_REGS). This is the class of registers
406 that is allowed by "g" or "r" in a register constraint.
407 Also, registers outside this class are allocated only when
408 instructions express preferences for them.
409
410 The classes must be numbered in nondecreasing order; that is,
411 a larger-numbered class must never be contained completely
412 in a smaller-numbered class.
413
414 For any two classes, it is very desirable that there be another
415 class that represents their union.
416
417 It is important that any condition codes have class NO_REGS.
418 See `register_operand'. */
419
56e2e762
NC
420enum reg_class
421{
422 NO_REGS, CARRY_REG, ACCUM_REGS, GENERAL_REGS, ALL_REGS, LIM_REG_CLASSES
8c5ca3b9
DE
423};
424
56e2e762 425#define N_REG_CLASSES ((int) LIM_REG_CLASSES)
8c5ca3b9 426
71cc389b 427/* Give names of register classes as strings for dump file. */
8c5ca3b9 428#define REG_CLASS_NAMES \
56e2e762 429 { "NO_REGS", "CARRY_REG", "ACCUM_REGS", "GENERAL_REGS", "ALL_REGS" }
8c5ca3b9
DE
430
431/* Define which registers fit in which classes.
432 This is an initializer for a vector of HARD_REG_SET
433 of length N_REG_CLASSES. */
434
56e2e762
NC
435#ifndef SUBTARGET_REG_CLASS_CARRY
436#define SUBTARGET_REG_CLASS_CARRY 0
437#endif
438
439#ifndef SUBTARGET_REG_CLASS_ACCUM
440#define SUBTARGET_REG_CLASS_ACCUM 0
441#endif
442
443#ifndef SUBTARGET_REG_CLASS_GENERAL
444#define SUBTARGET_REG_CLASS_GENERAL 0
445#endif
446
447#ifndef SUBTARGET_REG_CLASS_ALL
448#define SUBTARGET_REG_CLASS_ALL 0
449#endif
8c5ca3b9 450
56e2e762
NC
451#define REG_CLASS_CONTENTS \
452{ \
453 { 0x00000 }, \
454 { 0x20000 | SUBTARGET_REG_CLASS_CARRY }, \
455 { 0x40000 | SUBTARGET_REG_CLASS_ACCUM }, \
456 { 0x1ffff | SUBTARGET_REG_CLASS_GENERAL }, \
457 { 0x7ffff | SUBTARGET_REG_CLASS_ALL }, \
458}
2b7972b0 459
8c5ca3b9
DE
460/* The same information, inverted:
461 Return the class number of the smallest class containing
462 reg number REGNO. This could be a conditional expression
463 or could index an array. */
2b7972b0 464extern enum reg_class m32r_regno_reg_class[FIRST_PSEUDO_REGISTER];
56e2e762 465#define REGNO_REG_CLASS(REGNO) (m32r_regno_reg_class[REGNO])
8c5ca3b9
DE
466
467/* The class value for index registers, and the one for base regs. */
468#define INDEX_REG_CLASS GENERAL_REGS
469#define BASE_REG_CLASS GENERAL_REGS
470
8c5ca3b9
DE
471/* These assume that REGNO is a hard or pseudo reg number.
472 They give nonzero only if REGNO is a hard reg of the suitable class
473 or a pseudo reg currently allocated to a suitable hard reg.
474 Since they use reg_renumber, they are safe only once reg_renumber
aeb9f7cf
SB
475 has been allocated, which happens in reginfo.c during register
476 allocation. */
8c5ca3b9 477#define REGNO_OK_FOR_BASE_P(REGNO) \
ad126521
KI
478 ((REGNO) < FIRST_PSEUDO_REGISTER \
479 ? GPR_P (REGNO) || (REGNO) == ARG_POINTER_REGNUM \
480 : GPR_P (reg_renumber[REGNO]))
481
8c5ca3b9
DE
482#define REGNO_OK_FOR_INDEX_P(REGNO) REGNO_OK_FOR_BASE_P(REGNO)
483
56e2e762 484/* Return true if a value is inside a range. */
fbaeb717
KK
485#define IN_RANGE_P(VALUE, LOW, HIGH) \
486 (((unsigned HOST_WIDE_INT)((VALUE) - (LOW))) \
56e2e762
NC
487 <= ((unsigned HOST_WIDE_INT)((HIGH) - (LOW))))
488
fbaeb717 489/* Some range macros. */
ad126521
KI
490#define INT16_P(X) ((X) >= - 0x8000 && (X) <= 0x7fff)
491#define CMP_INT16_P(X) ((X) >= - 0x7fff && (X) <= 0x8000)
ad126521
KI
492#define UINT16_P(X) (((unsigned HOST_WIDE_INT) (X)) <= 0x0000ffff)
493#define UINT24_P(X) (((unsigned HOST_WIDE_INT) (X)) <= 0x00ffffff)
8c5ca3b9
DE
494\f
495/* Stack layout and stack pointer usage. */
496
497/* Define this macro if pushing a word onto the stack moves the stack
498 pointer to a smaller address. */
62f9f30b 499#define STACK_GROWS_DOWNWARD 1
8c5ca3b9 500
8c5ca3b9
DE
501/* Offset from frame pointer to start allocating local variables at.
502 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
503 first local allocated. Otherwise, it is the offset to the BEGINNING
504 of the first local allocated. */
505/* The frame pointer points at the same place as the stack pointer, except if
506 alloca has been called. */
507#define STARTING_FRAME_OFFSET \
38173d38 508 M32R_STACK_ALIGN (crtl->outgoing_args_size)
8c5ca3b9
DE
509
510/* Offset from the stack pointer register to the first location at which
511 outgoing arguments are placed. */
512#define STACK_POINTER_OFFSET 0
513
514/* Offset of first parameter from the argument pointer register value. */
515#define FIRST_PARM_OFFSET(FNDECL) 0
516
8c5ca3b9
DE
517/* Register to use for pushing function arguments. */
518#define STACK_POINTER_REGNUM 15
519
520/* Base register for access to local variables of the function. */
521#define FRAME_POINTER_REGNUM 13
522
523/* Base register for access to arguments of the function. */
524#define ARG_POINTER_REGNUM 16
525
ad126521
KI
526/* Register in which static-chain is passed to a function.
527 This must not be a register used by the prologue. */
528#define STATIC_CHAIN_REGNUM 7
8c5ca3b9
DE
529
530/* These aren't official macros. */
ad126521
KI
531#define PROLOGUE_TMP_REGNUM 4
532#define RETURN_ADDR_REGNUM 14
533/* #define GP_REGNUM 12 */
534#define CARRY_REGNUM 17
535#define ACCUM_REGNUM 18
536#define M32R_MAX_INT_REGS 16
8c5ca3b9 537
56e2e762
NC
538#ifndef SUBTARGET_GPR_P
539#define SUBTARGET_GPR_P(REGNO) 0
540#endif
541
542#ifndef SUBTARGET_ACCUM_P
543#define SUBTARGET_ACCUM_P(REGNO) 0
544#endif
545
546#ifndef SUBTARGET_CARRY_P
547#define SUBTARGET_CARRY_P(REGNO) 0
548#endif
549
550#define GPR_P(REGNO) (IN_RANGE_P ((REGNO), 0, 15) || SUBTARGET_GPR_P (REGNO))
551#define ACCUM_P(REGNO) ((REGNO) == ACCUM_REGNUM || SUBTARGET_ACCUM_P (REGNO))
552#define CARRY_P(REGNO) ((REGNO) == CARRY_REGNUM || SUBTARGET_CARRY_P (REGNO))
8c5ca3b9
DE
553\f
554/* Eliminating the frame and arg pointers. */
555
8c5ca3b9
DE
556/* If defined, this macro specifies a table of register pairs used to
557 eliminate unneeded registers that point into the stack frame. If
558 it is not defined, the only elimination attempted by the compiler
559 is to replace references to the frame pointer with references to
560 the stack pointer.
561
562 Note that the elimination of the argument pointer with the stack
563 pointer is specified first since that is the preferred elimination. */
564
56e2e762
NC
565#define ELIMINABLE_REGS \
566{{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
567 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
568 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM }}
8c5ca3b9 569
53680238
BE
570/* This macro returns the initial difference between the specified pair
571 of registers. */
8c5ca3b9 572
ad126521
KI
573#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
574 do \
575 { \
576 int size = m32r_compute_frame_size (get_frame_size ()); \
577 \
578 if ((FROM) == FRAME_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
579 (OFFSET) = 0; \
580 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == FRAME_POINTER_REGNUM) \
38173d38 581 (OFFSET) = size - crtl->args.pretend_args_size; \
ad126521 582 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
38173d38 583 (OFFSET) = size - crtl->args.pretend_args_size; \
ad126521 584 else \
75c3cfba 585 gcc_unreachable (); \
ad126521
KI
586 } \
587 while (0)
8c5ca3b9
DE
588\f
589/* Function argument passing. */
590
8c5ca3b9
DE
591/* If defined, the maximum amount of space required for outgoing
592 arguments will be computed and placed into the variable
38173d38 593 `crtl->outgoing_args_size'. No space will be pushed
8c5ca3b9
DE
594 onto the stack for each call; instead, the function prologue should
595 increase the stack frame size by this amount. */
f73ad30e 596#define ACCUMULATE_OUTGOING_ARGS 1
8c5ca3b9 597
8c5ca3b9
DE
598/* Define a data type for recording info about an argument list
599 during the scan of that argument list. This data type should
600 hold all necessary information about the function itself
601 and about the args processed so far, enough to enable macros
602 such as FUNCTION_ARG to determine where the next arg should go. */
603#define CUMULATIVE_ARGS int
604
605/* Initialize a variable CUM of type CUMULATIVE_ARGS
606 for a call to a function whose data type is FNTYPE.
607 For a library call, FNTYPE is 0. */
0f6937fe 608#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
56e2e762 609 ((CUM) = 0)
8c5ca3b9
DE
610
611/* The number of registers used for parameter passing. Local to this file. */
612#define M32R_MAX_PARM_REGS 4
613
614/* 1 if N is a possible register number for function argument passing. */
615#define FUNCTION_ARG_REGNO_P(N) \
56e2e762 616 ((unsigned) (N) < M32R_MAX_PARM_REGS)
8c5ca3b9 617
8c5ca3b9
DE
618\f
619/* Function results. */
620
bd5bd7ac 621/* Tell GCC to use TARGET_RETURN_IN_MEMORY. */
8c5ca3b9 622#define DEFAULT_PCC_STRUCT_RETURN 0
8c5ca3b9
DE
623\f
624/* Function entry and exit. */
625
626/* Initialize data used by insn expanders. This is called from
627 init_emit, once for each function, before code is generated. */
628#define INIT_EXPANDERS m32r_init_expanders ()
629
8c5ca3b9
DE
630/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
631 the stack pointer does not matter. The value is tested only in
632 functions that have frame pointers.
633 No definition is equivalent to always zero. */
634#define EXIT_IGNORE_STACK 1
635
8c5ca3b9
DE
636/* Output assembler code to FILE to increment profiler label # LABELNO
637 for profiling a function entry. */
ad126521
KI
638#undef FUNCTION_PROFILER
639#define FUNCTION_PROFILER(FILE, LABELNO) \
640 do \
641 { \
642 if (flag_pic) \
643 { \
644 fprintf (FILE, "\tld24 r14,#mcount\n"); \
645 fprintf (FILE, "\tadd r14,r12\n"); \
646 fprintf (FILE, "\tld r14,@r14\n"); \
647 fprintf (FILE, "\tjl r14\n"); \
648 } \
649 else \
650 { \
651 if (TARGET_ADDR24) \
652 fprintf (FILE, "\tbl mcount\n"); \
653 else \
654 { \
655 fprintf (FILE, "\tseth r14,#high(mcount)\n"); \
656 fprintf (FILE, "\tor3 r14,r14,#low(mcount)\n"); \
657 fprintf (FILE, "\tjl r14\n"); \
658 } \
659 } \
660 fprintf (FILE, "\taddi sp,#4\n"); \
661 } \
662 while (0)
8c5ca3b9
DE
663\f
664/* Trampolines. */
665
ad126521 666/* On the M32R, the trampoline is:
8c5ca3b9 667
ad126521
KI
668 mv r7, lr -> bl L1 ; 178e 7e01
669L1: add3 r6, lr, #L2-L1 ; 86ae 000c (L2 - L1 = 12)
670 mv lr, r7 -> ld r7,@r6+ ; 1e87 27e6
671 ld r6, @r6 -> jmp r6 ; 26c6 1fc6
672L2: .word STATIC
673 .word FUNCTION */
8c5ca3b9 674
ad126521
KI
675#ifndef CACHE_FLUSH_FUNC
676#define CACHE_FLUSH_FUNC "_flush_cache"
677#endif
678#ifndef CACHE_FLUSH_TRAP
97b73103 679#define CACHE_FLUSH_TRAP 12
ad126521 680#endif
8c5ca3b9
DE
681
682/* Length in bytes of the trampoline for entering a nested function. */
f26ef713 683#define TRAMPOLINE_SIZE 24
8c5ca3b9 684
8c5ca3b9 685\f
7b14411a
KI
686#define RETURN_ADDR_RTX(COUNT, FRAME) m32r_return_addr (COUNT)
687
688#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, RETURN_ADDR_REGNUM)
689
8c5ca3b9
DE
690/* Addressing modes, and classification of registers for them. */
691
692/* Maximum number of registers that can appear in a valid memory address. */
693#define MAX_REGS_PER_ADDRESS 1
694
695/* We have post-inc load and pre-dec,pre-inc store,
696 but only for 4 byte vals. */
ad126521
KI
697#define HAVE_PRE_DECREMENT 1
698#define HAVE_PRE_INCREMENT 1
940da324 699#define HAVE_POST_INCREMENT 1
8c5ca3b9
DE
700
701/* Recognize any constant value that is a valid address. */
ad126521
KI
702#define CONSTANT_ADDRESS_P(X) \
703 ( GET_CODE (X) == LABEL_REF \
704 || GET_CODE (X) == SYMBOL_REF \
d000f0d9 705 || CONST_INT_P (X) \
ad126521
KI
706 || (GET_CODE (X) == CONST \
707 && ! (flag_pic && ! m32r_legitimate_pic_operand_p (X))))
8c5ca3b9
DE
708\f
709/* Condition code usage. */
710
a0ab749a 711/* Return nonzero if SELECT_CC_MODE will never return MODE for a
8c5ca3b9 712 floating point inequality comparison. */
18543a22 713#define REVERSIBLE_CC_MODE(MODE) 1 /*???*/
8c5ca3b9
DE
714\f
715/* Costs. */
716
8c5ca3b9
DE
717/* The cost of a branch insn. */
718/* A value of 2 here causes GCC to avoid using branches in comparisons like
719 while (a < N && a). Branches aren't that expensive on the M32R so
720 we define this as 1. Defining it as 2 had a heavy hit in fp-bit.c. */
3a4fd356 721#define BRANCH_COST(speed_p, predictable_p) ((TARGET_BRANCH_COST) ? 2 : 1)
8c5ca3b9 722
8c5ca3b9
DE
723/* Nonzero if access to memory by bytes is slow and undesirable.
724 For RISC chips, it means that access to memory by bytes is no
725 better than access by words when possible, so grab a whole word
726 and maybe make use of that. */
727#define SLOW_BYTE_ACCESS 1
728
729/* Define this macro if it is as good or better to call a constant
730 function address than to call an address kept in a register. */
1e8552c2 731#define NO_FUNCTION_CSE 1
8c5ca3b9
DE
732\f
733/* Section selection. */
734
735#define TEXT_SECTION_ASM_OP "\t.section .text"
736#define DATA_SECTION_ASM_OP "\t.section .data"
8c5ca3b9 737#define BSS_SECTION_ASM_OP "\t.section .bss"
8c5ca3b9 738
8c5ca3b9
DE
739/* Define this macro if jump tables (for tablejump insns) should be
740 output in the text section, along with the assembler instructions.
741 Otherwise, the readonly data section is used.
742 This macro is irrelevant if there is no separate readonly data section. */
ad126521 743#define JUMP_TABLES_IN_TEXT_SECTION (flag_pic)
8c5ca3b9 744\f
ad126521 745/* Position Independent Code. */
8c5ca3b9
DE
746
747/* The register number of the register used to address a table of static
748 data addresses in memory. In some cases this register is defined by a
749 processor's ``application binary interface'' (ABI). When this macro
750 is defined, RTL is generated for this register once, as with the stack
751 pointer and frame pointer registers. If this macro is not defined, it
752 is up to the machine-dependent files to allocate such a register (if
753 necessary). */
ad126521 754#define PIC_OFFSET_TABLE_REGNUM 12
8c5ca3b9
DE
755
756/* Define this macro if the register defined by PIC_OFFSET_TABLE_REGNUM is
757 clobbered by calls. Do not define this macro if PIC_OFFSET_TABLE_REGNUM
758 is not defined. */
759/* This register is call-saved on the M32R. */
760/*#define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED*/
761
8c5ca3b9
DE
762/* A C expression that is nonzero if X is a legitimate immediate
763 operand on the target machine when generating position independent code.
764 You can assume that X satisfies CONSTANT_P, so you need not
765 check this. You can also assume `flag_pic' is true, so you need not
766 check it either. You need not define this macro if all constants
767 (including SYMBOL_REF) can be immediate operands when generating
768 position independent code. */
ad126521 769#define LEGITIMATE_PIC_OPERAND_P(X) m32r_legitimate_pic_operand_p (X)
8c5ca3b9
DE
770\f
771/* Control the assembler format that we output. */
772
8c5ca3b9
DE
773/* A C string constant describing how to begin a comment in the target
774 assembler language. The compiler assumes that the comment will
775 end at the end of the line. */
776#define ASM_COMMENT_START ";"
777
778/* Output to assembler file text saying following lines
779 may contain character constants, extra white space, comments, etc. */
780#define ASM_APP_ON ""
781
782/* Output to assembler file text saying following lines
783 no longer contain unusual constructs. */
784#define ASM_APP_OFF ""
785
506a61b1
KG
786/* Globalizing directive for a label. */
787#define GLOBAL_ASM_OP "\t.global\t"
8c5ca3b9 788
93a27b7b
ZW
789/* We do not use DBX_LINES_FUNCTION_RELATIVE or
790 dbxout_stab_value_internal_label_diff here because
791 we need to use .debugsym for the line label. */
5b8ae21f 792
3e487b21 793#define DBX_OUTPUT_SOURCE_LINE(file, line, counter) \
56e2e762
NC
794 do \
795 { \
6a728a2d
SB
796 const char * begin_label = \
797 XSTR (XEXP (DECL_RTL (current_function_decl), 0), 0); \
93a27b7b
ZW
798 char label[64]; \
799 ASM_GENERATE_INTERNAL_LABEL (label, "LM", counter); \
800 \
801 dbxout_begin_stabn_sline (line); \
802 assemble_name (file, label); \
803 putc ('-', file); \
804 assemble_name (file, begin_label); \
805 fputs ("\n\t.debugsym ", file); \
806 assemble_name (file, label); \
807 putc ('\n', file); \
e2cb732f
ZW
808 counter += 1; \
809 } \
56e2e762 810 while (0)
5b8ae21f 811
8c5ca3b9
DE
812/* How to refer to registers in assembler output.
813 This sequence is indexed by compiler's hard-register-number (see above). */
56e2e762
NC
814#ifndef SUBTARGET_REGISTER_NAMES
815#define SUBTARGET_REGISTER_NAMES
816#endif
817
818#define REGISTER_NAMES \
8c5ca3b9
DE
819{ \
820 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", \
821 "r8", "r9", "r10", "r11", "r12", "fp", "lr", "sp", \
56e2e762
NC
822 "ap", "cbit", "a0" \
823 SUBTARGET_REGISTER_NAMES \
8c5ca3b9
DE
824}
825
826/* If defined, a C initializer for an array of structures containing
827 a name and a register number. This macro defines additional names
828 for hard registers, thus allowing the `asm' option in declarations
829 to refer to registers using alternate names. */
56e2e762
NC
830#ifndef SUBTARGET_ADDITIONAL_REGISTER_NAMES
831#define SUBTARGET_ADDITIONAL_REGISTER_NAMES
832#endif
833
834#define ADDITIONAL_REGISTER_NAMES \
8c5ca3b9
DE
835{ \
836 /*{ "gp", GP_REGNUM },*/ \
837 { "r13", FRAME_POINTER_REGNUM }, \
838 { "r14", RETURN_ADDR_REGNUM }, \
839 { "r15", STACK_POINTER_REGNUM }, \
56e2e762 840 SUBTARGET_ADDITIONAL_REGISTER_NAMES \
8c5ca3b9
DE
841}
842
8c5ca3b9
DE
843/* If defined, C string expressions to be used for the `%R', `%L',
844 `%U', and `%I' options of `asm_fprintf' (see `final.c'). These
845 are useful when a single `md' file must support multiple assembler
846 formats. In that case, the various `tm.h' files can define these
847 macros differently. */
ad126521
KI
848#define REGISTER_PREFIX ""
849#define LOCAL_LABEL_PREFIX ".L"
850#define USER_LABEL_PREFIX ""
851#define IMMEDIATE_PREFIX "#"
8c5ca3b9
DE
852
853/* This is how to output an element of a case-vector that is absolute. */
56e2e762
NC
854#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
855 do \
856 { \
857 char label[30]; \
858 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
859 fprintf (FILE, "\t.word\t"); \
860 assemble_name (FILE, label); \
861 fprintf (FILE, "\n"); \
862 } \
863 while (0)
8c5ca3b9
DE
864
865/* This is how to output an element of a case-vector that is relative. */
56e2e762
NC
866#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL)\
867 do \
868 { \
869 char label[30]; \
870 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
871 fprintf (FILE, "\t.word\t"); \
872 assemble_name (FILE, label); \
873 fprintf (FILE, "-"); \
874 ASM_GENERATE_INTERNAL_LABEL (label, "L", REL); \
875 assemble_name (FILE, label); \
ad126521 876 fprintf (FILE, "\n"); \
56e2e762
NC
877 } \
878 while (0)
8c5ca3b9 879
fc470718
R
880/* The desired alignment for the location counter at the beginning
881 of a loop. */
8c5ca3b9
DE
882/* On the M32R, align loops to 32 byte boundaries (cache line size)
883 if -malign-loops. */
fc470718 884#define LOOP_ALIGN(LABEL) (TARGET_ALIGN_LOOPS ? 5 : 0)
8c5ca3b9 885
56e2e762
NC
886/* Define this to be the maximum number of insns to move around when moving
887 a loop test from the top of a loop to the bottom
888 and seeing whether to duplicate it. The default is thirty.
889
890 Loop unrolling currently doesn't like this optimization, so
891 disable doing if we are unrolling loops and saving space. */
892#define LOOP_TEST_THRESHOLD (optimize_size \
893 && !flag_unroll_loops \
894 && !flag_unroll_all_loops ? 2 : 30)
895
8c5ca3b9
DE
896/* This is how to output an assembler line
897 that says to advance the location counter
898 to a multiple of 2**LOG bytes. */
899/* .balign is used to avoid confusion. */
56e2e762
NC
900#define ASM_OUTPUT_ALIGN(FILE,LOG) \
901 do \
902 { \
903 if ((LOG) != 0) \
904 fprintf (FILE, "\t.balign %d\n", 1 << (LOG)); \
905 } \
906 while (0)
8c5ca3b9
DE
907
908/* Like `ASM_OUTPUT_COMMON' except takes the required alignment as a
909 separate, explicit argument. If you define this macro, it is used in
910 place of `ASM_OUTPUT_COMMON', and gives you more flexibility in
911 handling the required alignment of the variable. The alignment is
912 specified as the number of bits. */
913
6e7b07a7 914#define SCOMMON_ASM_OP "\t.scomm\t"
8c5ca3b9 915
56e2e762
NC
916#undef ASM_OUTPUT_ALIGNED_COMMON
917#define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGN) \
918 do \
8c5ca3b9 919 { \
56e2e762 920 if (! TARGET_SDATA_NONE \
fa37ed29
JM
921 && (SIZE) > 0 \
922 && (SIZE) <= (unsigned HOST_WIDE_INT) g_switch_value) \
016c8440 923 fprintf ((FILE), "%s", SCOMMON_ASM_OP); \
56e2e762 924 else \
016c8440 925 fprintf ((FILE), "%s", COMMON_ASM_OP); \
8c5ca3b9 926 assemble_name ((FILE), (NAME)); \
58e15542 927 fprintf ((FILE), ",%u,%u\n", (int)(SIZE), (ALIGN) / BITS_PER_UNIT);\
8c5ca3b9 928 } \
56e2e762 929 while (0)
8c5ca3b9 930
cb1f9d03
KI
931#define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
932 do \
933 { \
934 if (! TARGET_SDATA_NONE \
fa37ed29
JM
935 && (SIZE) > 0 \
936 && (SIZE) <= (unsigned HOST_WIDE_INT) g_switch_value) \
d6b5193b 937 switch_to_section (get_named_section (NULL, ".sbss", 0)); \
cb1f9d03 938 else \
d6b5193b 939 switch_to_section (bss_section); \
cb1f9d03
KI
940 ASM_OUTPUT_ALIGN (FILE, floor_log2 (ALIGN / BITS_PER_UNIT)); \
941 last_assemble_variable_decl = DECL; \
942 ASM_DECLARE_OBJECT_NAME (FILE, NAME, DECL); \
943 ASM_OUTPUT_SKIP (FILE, SIZE ? SIZE : 1); \
944 } \
56e2e762 945 while (0)
8c5ca3b9
DE
946\f
947/* Debugging information. */
948
949/* Generate DBX and DWARF debugging information. */
ad126521 950#define DBX_DEBUGGING_INFO 1
23532de9 951#define DWARF2_DEBUGGING_INFO 1
8c5ca3b9 952
25941194 953/* Use DWARF2 debugging info by default. */
56e2e762 954#undef PREFERRED_DEBUGGING_TYPE
25941194 955#define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
8c5ca3b9 956
8c5ca3b9
DE
957/* Turn off splitting of long stabs. */
958#define DBX_CONTIN_LENGTH 0
959\f
960/* Miscellaneous. */
961
962/* Specify the machine mode that this machine uses
963 for the index in the tablejump instruction. */
ad126521 964#define CASE_VECTOR_MODE (flag_pic ? SImode : Pmode)
8c5ca3b9 965
8c5ca3b9
DE
966/* Define if operations between registers always perform the operation
967 on the full register even if a narrower mode is specified. */
9e11bfef 968#define WORD_REGISTER_OPERATIONS 1
8c5ca3b9
DE
969
970/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
971 will either zero-extend or sign-extend. The value of this macro should
972 be the code that says which one of the two operations is implicitly
f822d252 973 done, UNKNOWN if none. */
8c5ca3b9
DE
974#define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
975
ad126521
KI
976/* Max number of bytes we can move from memory
977 to memory in one reasonably fast instruction. */
8c5ca3b9
DE
978#define MOVE_MAX 4
979
980/* Define this to be nonzero if shift instructions ignore all but the low-order
981 few bits. */
982#define SHIFT_COUNT_TRUNCATED 1
983
984/* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
985 is done just by pretending it is already truncated. */
986#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
987
8c5ca3b9
DE
988/* Specify the machine mode that pointers have.
989 After generation of rtl, the compiler makes no further distinction
990 between pointers and any other objects of this machine mode. */
85f65093 991/* ??? The M32R doesn't have full 32-bit pointers, but making this PSImode has
f3b569ca 992 its own problems (you have to add extendpsisi2 and truncsipsi2).
8c5ca3b9
DE
993 Try to avoid it. */
994#define Pmode SImode
995
996/* A function address in a call instruction. */
997#define FUNCTION_MODE SImode
8c5ca3b9 998\f
71cc389b 999/* M32R function types. */
2b7972b0
MM
1000enum m32r_function_type
1001{
8c5ca3b9
DE
1002 M32R_FUNCTION_UNKNOWN, M32R_FUNCTION_NORMAL, M32R_FUNCTION_INTERRUPT
1003};
56e2e762
NC
1004
1005#define M32R_INTERRUPT_P(TYPE) ((TYPE) == M32R_FUNCTION_INTERRUPT)
2b7972b0 1006
22a14e0d
KH
1007/* The maximum number of bytes to copy using pairs of load/store instructions.
1008 If a block is larger than this then a loop will be generated to copy
1009 MAX_MOVE_BYTES chunks at a time. The value of 32 is a semi-arbitrary choice.
1010 A customer uses Dhrystome as their benchmark, and Dhrystone has a 31 byte
1011 string copy in it. */
1012#define MAX_MOVE_BYTES 32