]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/nds32/nds32.h
[NDS32] Remove unused variables.
[thirdparty/gcc.git] / gcc / config / nds32 / nds32.h
CommitLineData
9304f876 1/* Definitions of target machine of Andes NDS32 cpu for GNU compiler
23a5b65a 2 Copyright (C) 2012-2014 Free Software Foundation, Inc.
9304f876
CJW
3 Contributed by Andes Technology Corporation.
4
5 This file is part of GCC.
6
7 GCC is free software; you can redistribute it and/or modify it
8 under the terms of the GNU General Public License as published
9 by the Free Software Foundation; either version 3, or (at your
10 option) any later version.
11
12 GCC is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING3. If not see
19 <http://www.gnu.org/licenses/>. */
20
21
22/* ------------------------------------------------------------------------ */
23
24/* The following are auxiliary macros or structure declarations
25 that are used all over the nds32.c and nds32.h. */
26
27
28/* Computing the Length of an Insn. */
29#define ADJUST_INSN_LENGTH(INSN, LENGTH) \
30 (LENGTH = nds32_adjust_insn_length (INSN, LENGTH))
31
32/* Check instruction LS-37-FP-implied form.
33 Note: actually its immediate range is imm9u
34 since it is used for lwi37/swi37 instructions. */
35#define NDS32_LS_37_FP_P(rt, ra, imm) \
36 (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
37 && REGNO (ra) == FP_REGNUM \
38 && satisfies_constraint_Iu09 (imm))
39
40/* Check instruction LS-37-SP-implied form.
41 Note: actually its immediate range is imm9u
42 since it is used for lwi37/swi37 instructions. */
43#define NDS32_LS_37_SP_P(rt, ra, imm) \
44 (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
45 && REGNO (ra) == SP_REGNUM \
46 && satisfies_constraint_Iu09 (imm))
47
48
49/* Check load/store instruction form : Rt3, Ra3, imm3u. */
50#define NDS32_LS_333_P(rt, ra, imm, mode) nds32_ls_333_p (rt, ra, imm, mode)
51
52/* Check load/store instruction form : Rt4, Ra5, const_int_0.
53 Note: no need to check ra because Ra5 means it covers all registers. */
54#define NDS32_LS_450_P(rt, ra, imm) \
55 ((imm == const0_rtx) \
56 && (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
57 || REGNO_REG_CLASS (REGNO (rt)) == MIDDLE_REGS))
58
59/* Check instruction RRI-333-form. */
60#define NDS32_RRI_333_P(rt, ra, imm) \
61 (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
62 && REGNO_REG_CLASS (REGNO (ra)) == LOW_REGS \
63 && satisfies_constraint_Iu03 (imm))
64
65/* Check instruction RI-45-form. */
66#define NDS32_RI_45_P(rt, ra, imm) \
67 (REGNO (rt) == REGNO (ra) \
68 && (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
69 || REGNO_REG_CLASS (REGNO (rt)) == MIDDLE_REGS) \
70 && satisfies_constraint_Iu05 (imm))
71
72
73/* Check instruction RR-33-form. */
74#define NDS32_RR_33_P(rt, ra) \
75 (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
76 && REGNO_REG_CLASS (REGNO (ra)) == LOW_REGS)
77
78/* Check instruction RRR-333-form. */
79#define NDS32_RRR_333_P(rt, ra, rb) \
80 (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
81 && REGNO_REG_CLASS (REGNO (ra)) == LOW_REGS \
82 && REGNO_REG_CLASS (REGNO (rb)) == LOW_REGS)
83
84/* Check instruction RR-45-form.
85 Note: no need to check rb because Rb5 means it covers all registers. */
86#define NDS32_RR_45_P(rt, ra, rb) \
87 (REGNO (rt) == REGNO (ra) \
88 && (REGNO_REG_CLASS (REGNO (rt)) == LOW_REGS \
89 || REGNO_REG_CLASS (REGNO (rt)) == MIDDLE_REGS))
90
91/* Classifies address type to distinguish 16-bit/32-bit format. */
92enum nds32_16bit_address_type
93{
94 /* [reg]: 45 format address. */
95 ADDRESS_REG,
96 /* [lo_reg + imm3u]: 333 format address. */
97 ADDRESS_LO_REG_IMM3U,
98 /* post_inc [lo_reg + imm3u]: 333 format address. */
99 ADDRESS_POST_INC_LO_REG_IMM3U,
100 /* [$fp + imm7u]: fp imply address. */
101 ADDRESS_FP_IMM7U,
102 /* [$sp + imm7u]: sp imply address. */
103 ADDRESS_SP_IMM7U,
104 /* Other address format. */
105 ADDRESS_NOT_16BIT_FORMAT
106};
107
108
109/* ------------------------------------------------------------------------ */
110
111/* Define maximum numbers of registers for passing arguments. */
112#define NDS32_MAX_REGS_FOR_ARGS 6
113
114/* Define the register number for first argument. */
115#define NDS32_GPR_ARG_FIRST_REGNUM 0
116
117/* Define the register number for return value. */
118#define NDS32_GPR_RET_FIRST_REGNUM 0
119
120
121/* Define double word alignment bits. */
122#define NDS32_DOUBLE_WORD_ALIGNMENT 64
123
124/* Define alignment checking macros for convenience. */
125#define NDS32_HALF_WORD_ALIGN_P(value) (((value) & 0x01) == 0)
126#define NDS32_SINGLE_WORD_ALIGN_P(value) (((value) & 0x03) == 0)
127#define NDS32_DOUBLE_WORD_ALIGN_P(value) (((value) & 0x07) == 0)
128
634bdae9
CJW
129/* Get alignment according to mode or type information.
130 When 'type' is nonnull, there is no need to look at 'mode'. */
131#define NDS32_MODE_TYPE_ALIGN(mode, type) \
132 (type ? TYPE_ALIGN (type) : GET_MODE_ALIGNMENT (mode))
133
9304f876
CJW
134/* Round X up to the nearest double word. */
135#define NDS32_ROUND_UP_DOUBLE_WORD(value) (((value) + 7) & ~7)
136
137
138/* This macro is used to calculate the numbers of registers for
139 containing 'size' bytes of the argument.
140 The size of a register is a word in nds32 target.
141 So we use UNITS_PER_WORD to do the calculation. */
142#define NDS32_NEED_N_REGS_FOR_ARG(mode, type) \
143 ((mode == BLKmode) \
144 ? ((int_size_in_bytes (type) + UNITS_PER_WORD - 1) / UNITS_PER_WORD) \
145 : ((GET_MODE_SIZE (mode) + UNITS_PER_WORD - 1) / UNITS_PER_WORD))
146
147/* This macro is used to return the register number for passing argument.
148 We need to obey the following rules:
149 1. If it is required MORE THAN one register,
634bdae9
CJW
150 we need to further check if it really needs to be
151 aligned on double words.
152 a) If double word alignment is necessary,
153 the register number must be even value.
154 b) Otherwise, the register number can be odd or even value.
9304f876
CJW
155 2. If it is required ONLY one register,
156 the register number can be odd or even value. */
634bdae9
CJW
157#define NDS32_AVAILABLE_REGNUM_FOR_ARG(reg_offset, mode, type) \
158 ((NDS32_NEED_N_REGS_FOR_ARG (mode, type) > 1) \
159 ? ((NDS32_MODE_TYPE_ALIGN (mode, type) > PARM_BOUNDARY) \
160 ? (((reg_offset) + NDS32_GPR_ARG_FIRST_REGNUM + 1) & ~1) \
161 : ((reg_offset) + NDS32_GPR_ARG_FIRST_REGNUM)) \
9304f876
CJW
162 : ((reg_offset) + NDS32_GPR_ARG_FIRST_REGNUM))
163
164/* This macro is to check if there are still available registers
165 for passing argument. */
166#define NDS32_ARG_PASS_IN_REG_P(reg_offset, mode, type) \
167 (((reg_offset) < NDS32_MAX_REGS_FOR_ARGS) \
168 && ((reg_offset) + NDS32_NEED_N_REGS_FOR_ARG (mode, type) \
169 <= NDS32_MAX_REGS_FOR_ARGS))
170
171/* This macro is to check if the register is required to be saved on stack.
172 If call_used_regs[regno] == 0, regno is the callee-saved register.
173 If df_regs_ever_live_p(regno) == true, it is used in the current function.
174 As long as the register satisfies both criteria above,
175 it is required to be saved. */
176#define NDS32_REQUIRED_CALLEE_SAVED_P(regno) \
177 ((!call_used_regs[regno]) && (df_regs_ever_live_p (regno)))
178
179/* ------------------------------------------------------------------------ */
180
181/* A C structure for machine-specific, per-function data.
182 This is added to the cfun structure. */
183struct GTY(()) machine_function
184{
185 /* Number of bytes allocated on the stack for variadic args
186 if we want to push them into stack as pretend arguments by ourself. */
187 int va_args_size;
188 /* Number of bytes reserved on the stack for
189 local and temporary variables. */
190 int local_size;
191 /* Number of bytes allocated on the stack for outgoing arguments. */
192 int out_args_size;
193
194 /* Number of bytes on the stack for saving $fp. */
195 int fp_size;
196 /* Number of bytes on the stack for saving $gp. */
197 int gp_size;
198 /* Number of bytes on the stack for saving $lp. */
199 int lp_size;
200
201 /* Number of bytes on the stack for saving callee-saved registers. */
202 int callee_saved_regs_size;
203 /* The padding bytes in callee-saved area may be required. */
204 int callee_saved_area_padding_bytes;
205
9304f876
CJW
206 /* The first required callee-saved register. */
207 int callee_saved_regs_first_regno;
208 /* The last required callee-saved register. */
209 int callee_saved_regs_last_regno;
210
dd1536a7
CJW
211 /* The padding bytes in varargs area may be required. */
212 int va_args_area_padding_bytes;
213
214 /* The first required register that should be saved on stack for va_args. */
215 int va_args_first_regno;
216 /* The last required register that should be saved on stack for va_args. */
217 int va_args_last_regno;
218
9304f876
CJW
219 /* Indicate that whether this function needs
220 prologue/epilogue code generation. */
221 int naked_p;
222 /* Indicate that whether this function
223 uses fp_as_gp optimization. */
224 int fp_as_gp_p;
225};
226
227/* A C structure that contains the arguments information. */
228typedef struct
229{
230 unsigned int reg_offset;
231} nds32_cumulative_args;
232
233/* ------------------------------------------------------------------------ */
234
235/* The following we define C-ISR related stuff.
236 In nds32 architecture, we have 73 vectors for interrupt/exception.
237 For each vector (except for vector 0, which is used for reset behavior),
238 we allow users to set its register saving scheme and interrupt level. */
239
240/* There are 73 vectors in nds32 architecture.
241 0 for reset handler,
242 1-8 for exception handler,
243 and 9-72 for interrupt handler.
244 We use an array, which is defined in nds32.c, to record
245 essential information for each vector. */
246#define NDS32_N_ISR_VECTORS 73
247
248/* Define possible isr category. */
249enum nds32_isr_category
250{
251 NDS32_ISR_NONE,
252 NDS32_ISR_INTERRUPT,
253 NDS32_ISR_EXCEPTION,
254 NDS32_ISR_RESET
255};
256
257/* Define isr register saving scheme. */
258enum nds32_isr_save_reg
259{
260 NDS32_SAVE_ALL,
261 NDS32_PARTIAL_SAVE
262};
263
264/* Define isr nested type. */
265enum nds32_isr_nested_type
266{
267 NDS32_NESTED,
268 NDS32_NOT_NESTED,
269 NDS32_NESTED_READY
270};
271
272/* Define structure to record isr information.
273 The isr vector array 'isr_vectors[]' with this structure
274 is defined in nds32.c. */
275struct nds32_isr_info
276{
277 /* The field to identify isr category.
278 It should be set to NDS32_ISR_NONE by default.
279 If user specifies a function as isr by using attribute,
280 this field will be set accordingly. */
281 enum nds32_isr_category category;
282
283 /* A string for the applied function name.
284 It should be set to empty string by default. */
285 char func_name[100];
286
287 /* The register saving scheme.
288 It should be set to NDS32_PARTIAL_SAVE by default
289 unless user specifies attribute to change it. */
290 enum nds32_isr_save_reg save_reg;
291
292 /* The nested type.
293 It should be set to NDS32_NOT_NESTED by default
294 unless user specifies attribute to change it. */
295 enum nds32_isr_nested_type nested_type;
296
297 /* Total vectors.
298 The total vectors = interrupt + exception numbers + reset.
299 It should be set to 0 by default.
300 This field is ONLY used in NDS32_ISR_RESET category. */
301 unsigned int total_n_vectors;
302
303 /* A string for nmi handler name.
304 It should be set to empty string by default.
305 This field is ONLY used in NDS32_ISR_RESET category. */
306 char nmi_name[100];
307
308 /* A string for warm handler name.
309 It should be set to empty string by default.
310 This field is ONLY used in NDS32_ISR_RESET category. */
311 char warm_name[100];
312};
313
314/* ------------------------------------------------------------------------ */
315
316/* Define code for all nds32 builtins. */
317enum nds32_builtins
318{
319 NDS32_BUILTIN_ISYNC,
320 NDS32_BUILTIN_ISB,
321 NDS32_BUILTIN_MFSR,
322 NDS32_BUILTIN_MFUSR,
323 NDS32_BUILTIN_MTSR,
324 NDS32_BUILTIN_MTUSR,
325 NDS32_BUILTIN_SETGIE_EN,
326 NDS32_BUILTIN_SETGIE_DIS
327};
328
329/* ------------------------------------------------------------------------ */
330
331#define TARGET_ISA_V2 (nds32_arch_option == ARCH_V2)
332#define TARGET_ISA_V3 (nds32_arch_option == ARCH_V3)
333#define TARGET_ISA_V3M (nds32_arch_option == ARCH_V3M)
334
335/* ------------------------------------------------------------------------ */
336\f
337/* Controlling the Compilation Driver. */
338
339#define OPTION_DEFAULT_SPECS \
340 {"arch", "%{!march=*:-march=%(VALUE)}" }
341
342#define CC1_SPEC \
343 ""
344
345#define ASM_SPEC \
346 " %{mbig-endian:-EB} %{mlittle-endian:-EL}"
347
348/* If user issues -mrelax, -mforce-fp-as-gp, or -mex9,
349 we need to pass '--relax' to linker.
350 Besides, for -mex9, we need to further pass '--mex9'. */
351#define LINK_SPEC \
352 " %{mbig-endian:-EB} %{mlittle-endian:-EL}" \
353 " %{mrelax|mforce-fp-as-gp|mex9:--relax}" \
354 " %{mex9:--mex9}"
355
356#define LIB_SPEC \
357 " -lc -lgloss"
358
359/* The option -mno-ctor-dtor can disable constructor/destructor feature
360 by applying different crt stuff. In the convention, crt0.o is the
361 startup file without constructor/destructor;
362 crt1.o, crti.o, crtbegin.o, crtend.o, and crtn.o are the
363 startup files with constructor/destructor.
364 Note that crt0.o, crt1.o, crti.o, and crtn.o are provided
365 by newlib/mculib/glibc/ublic, while crtbegin.o and crtend.o are
366 currently provided by GCC for nds32 target.
367
368 For nds32 target so far:
369 If -mno-ctor-dtor, we are going to link
370 "crt0.o [user objects]".
371 If general cases, we are going to link
372 "crt1.o crtbegin1.o [user objects] crtend1.o". */
373#define STARTFILE_SPEC \
374 " %{!mno-ctor-dtor:crt1.o%s;:crt0.o%s}" \
375 " %{!mno-ctor-dtor:crtbegin1.o%s}"
376#define ENDFILE_SPEC \
377 " %{!mno-ctor-dtor:crtend1.o%s}"
378
379/* The TARGET_BIG_ENDIAN_DEFAULT is defined if we configure gcc
380 with --target=nds32be-* setting.
381 Check gcc/config.gcc for more information.
382 In addition, currently we only have elf toolchain,
383 where mgp-direct is always the default. */
384#ifdef TARGET_BIG_ENDIAN_DEFAULT
385#define MULTILIB_DEFAULTS { "mbig-endian", "mgp-direct" }
386#else
387#define MULTILIB_DEFAULTS { "mlittle-endian", "mgp-direct" }
388#endif
389
390\f
391/* Run-time Target Specification. */
392
393#define TARGET_CPU_CPP_BUILTINS() \
394 do \
395 { \
396 builtin_define ("__nds32__"); \
397 \
398 if (TARGET_ISA_V2) \
399 builtin_define ("__NDS32_ISA_V2__"); \
400 if (TARGET_ISA_V3) \
401 builtin_define ("__NDS32_ISA_V3__"); \
402 if (TARGET_ISA_V3M) \
403 builtin_define ("__NDS32_ISA_V3M__"); \
404 \
405 if (TARGET_BIG_ENDIAN) \
406 builtin_define ("__big_endian__"); \
407 if (TARGET_REDUCED_REGS) \
408 builtin_define ("__NDS32_REDUCED_REGS__"); \
409 if (TARGET_CMOV) \
410 builtin_define ("__NDS32_CMOV__"); \
411 if (TARGET_PERF_EXT) \
412 builtin_define ("__NDS32_PERF_EXT__"); \
413 if (TARGET_16_BIT) \
414 builtin_define ("__NDS32_16_BIT__"); \
415 if (TARGET_GP_DIRECT) \
416 builtin_define ("__NDS32_GP_DIRECT__"); \
417 \
418 builtin_assert ("cpu=nds32"); \
419 builtin_assert ("machine=nds32"); \
420 } while (0)
421
422\f
423/* Defining Data Structures for Per-function Information. */
424
425/* This macro is called once per function,
426 before generation of any RTL has begun. */
427#define INIT_EXPANDERS nds32_init_expanders ()
428
429\f
430/* Storage Layout. */
431
432#define BITS_BIG_ENDIAN 0
433
434#define BYTES_BIG_ENDIAN (TARGET_BIG_ENDIAN)
435
436#define WORDS_BIG_ENDIAN (TARGET_BIG_ENDIAN)
437
438#define UNITS_PER_WORD 4
439
440#define PROMOTE_MODE(m, unsignedp, type) \
441 if (GET_MODE_CLASS (m) == MODE_INT && GET_MODE_SIZE (m) < UNITS_PER_WORD) \
442 { \
443 (m) = SImode; \
444 }
445
446#define PARM_BOUNDARY 32
447
448#define STACK_BOUNDARY 64
449
450#define FUNCTION_BOUNDARY 32
451
452#define BIGGEST_ALIGNMENT 64
453
454#define EMPTY_FIELD_BOUNDARY 32
455
456#define STRUCTURE_SIZE_BOUNDARY 8
457
458#define STRICT_ALIGNMENT 1
459
460#define PCC_BITFIELD_TYPE_MATTERS 1
461
462\f
463/* Layout of Source Language Data Types. */
464
465#define INT_TYPE_SIZE 32
466#define SHORT_TYPE_SIZE 16
467#define LONG_TYPE_SIZE 32
468#define LONG_LONG_TYPE_SIZE 64
469
470#define FLOAT_TYPE_SIZE 32
471#define DOUBLE_TYPE_SIZE 64
472#define LONG_DOUBLE_TYPE_SIZE 64
473
474#define DEFAULT_SIGNED_CHAR 1
475
476#define SIZE_TYPE "long unsigned int"
477#define PTRDIFF_TYPE "long int"
478#define WCHAR_TYPE "short unsigned int"
479#define WCHAR_TYPE_SIZE 16
480
481\f
482/* Register Usage. */
483
484/* Number of actual hardware registers.
485 The hardware registers are assigned numbers for the compiler
486 from 0 to just below FIRST_PSEUDO_REGISTER.
487 All registers that the compiler knows about must be given numbers,
488 even those that are not normally considered general registers. */
489#define FIRST_PSEUDO_REGISTER 34
490
491/* An initializer that says which registers are used for fixed
492 purposes all throughout the compiled code and are therefore
493 not available for general allocation.
494
495 $r28 : $fp
496 $r29 : $gp
497 $r30 : $lp
498 $r31 : $sp
499
500 caller-save registers: $r0 ~ $r5, $r16 ~ $r23
501 callee-save registers: $r6 ~ $r10, $r11 ~ $r14
502
503 reserved for assembler : $r15
504 reserved for other use : $r24, $r25, $r26, $r27 */
505#define FIXED_REGISTERS \
506{ /* r0 r1 r2 r3 r4 r5 r6 r7 */ \
507 0, 0, 0, 0, 0, 0, 0, 0, \
508 /* r8 r9 r10 r11 r12 r13 r14 r15 */ \
509 0, 0, 0, 0, 0, 0, 0, 1, \
510 /* r16 r17 r18 r19 r20 r21 r22 r23 */ \
511 0, 0, 0, 0, 0, 0, 0, 0, \
512 /* r24 r25 r26 r27 r28 r29 r30 r31 */ \
513 1, 1, 1, 1, 0, 1, 0, 1, \
514 /* ARG_POINTER:32 */ \
515 1, \
516 /* FRAME_POINTER:33 */ \
517 1 \
518}
519
520/* Identifies the registers that are not available for
521 general allocation of values that must live across
522 function calls -- so they are caller-save registers.
523
524 0 : callee-save registers
525 1 : caller-save registers */
526#define CALL_USED_REGISTERS \
527{ /* r0 r1 r2 r3 r4 r5 r6 r7 */ \
528 1, 1, 1, 1, 1, 1, 0, 0, \
529 /* r8 r9 r10 r11 r12 r13 r14 r15 */ \
530 0, 0, 0, 0, 0, 0, 0, 1, \
531 /* r16 r17 r18 r19 r20 r21 r22 r23 */ \
532 1, 1, 1, 1, 1, 1, 1, 1, \
533 /* r24 r25 r26 r27 r28 r29 r30 r31 */ \
534 1, 1, 1, 1, 0, 1, 0, 1, \
535 /* ARG_POINTER:32 */ \
536 1, \
537 /* FRAME_POINTER:33 */ \
538 1 \
539}
540
541/* In nds32 target, we have three levels of registers:
542 LOW_COST_REGS : $r0 ~ $r7
543 MIDDLE_COST_REGS : $r8 ~ $r11, $r16 ~ $r19
544 HIGH_COST_REGS : $r12 ~ $r14, $r20 ~ $r31 */
545#define REG_ALLOC_ORDER \
546{ \
547 0, 1, 2, 3, 4, 5, 6, 7, \
548 8, 9, 10, 11, 16, 17, 18, 19, \
549 12, 13, 14, 15, 20, 21, 22, 23, \
550 24, 25, 26, 27, 28, 29, 30, 31, \
551 32, \
552 33 \
553}
554
555/* Tell IRA to use the order we define rather than messing it up with its
556 own cost calculations. */
96092404 557#define HONOR_REG_ALLOC_ORDER optimize_size
9304f876
CJW
558
559/* The number of consecutive hard regs needed starting at
560 reg "regno" for holding a value of mode "mode". */
561#define HARD_REGNO_NREGS(regno, mode) nds32_hard_regno_nregs (regno, mode)
562
563/* Value is 1 if hard register "regno" can hold a value
564 of machine-mode "mode". */
565#define HARD_REGNO_MODE_OK(regno, mode) nds32_hard_regno_mode_ok (regno, mode)
566
567/* A C expression that is nonzero if a value of mode1
568 is accessible in mode2 without copying.
569 Define this macro to return nonzero in as many cases as possible
570 since doing so will allow GCC to perform better register allocation.
571 We can use general registers to tie QI/HI/SI modes together. */
572#define MODES_TIEABLE_P(mode1, mode2) \
573 (GET_MODE_CLASS (mode1) == MODE_INT \
574 && GET_MODE_CLASS (mode2) == MODE_INT \
575 && GET_MODE_SIZE (mode1) <= UNITS_PER_WORD \
576 && GET_MODE_SIZE (mode2) <= UNITS_PER_WORD)
577
578\f
579/* Register Classes. */
580
581/* In nds32 target, we have three levels of registers:
582 Low cost regsiters : $r0 ~ $r7
583 Middle cost registers : $r8 ~ $r11, $r16 ~ $r19
584 High cost registers : $r12 ~ $r14, $r20 ~ $r31
585
586 In practice, we have MIDDLE_REGS cover LOW_REGS register class contents
587 so that it provides more chance to use low cost registers. */
588enum reg_class
589{
590 NO_REGS,
591 R15_TA_REG,
592 STACK_REG,
593 LOW_REGS,
594 MIDDLE_REGS,
595 HIGH_REGS,
596 GENERAL_REGS,
597 FRAME_REGS,
598 ALL_REGS,
599 LIM_REG_CLASSES
600};
601
602#define N_REG_CLASSES (int) LIM_REG_CLASSES
603
604#define REG_CLASS_NAMES \
605{ \
606 "NO_REGS", \
607 "R15_TA_REG", \
608 "STACK_REG", \
609 "LOW_REGS", \
610 "MIDDLE_REGS", \
611 "HIGH_REGS", \
612 "GENERAL_REGS", \
613 "FRAME_REGS", \
614 "ALL_REGS" \
615}
616
617#define REG_CLASS_CONTENTS \
618{ \
619 {0x00000000, 0x00000000}, /* NO_REGS : */ \
620 {0x00008000, 0x00000000}, /* R15_TA_REG : 15 */ \
621 {0x80000000, 0x00000000}, /* STACK_REG : 31 */ \
622 {0x000000ff, 0x00000000}, /* LOW_REGS : 0-7 */ \
623 {0x000f0fff, 0x00000000}, /* MIDDLE_REGS : 0-11, 16-19 */ \
624 {0xfff07000, 0x00000000}, /* HIGH_REGS : 12-14, 20-31 */ \
625 {0xffffffff, 0x00000000}, /* GENERAL_REGS: 0-31 */ \
626 {0x00000000, 0x00000003}, /* FRAME_REGS : 32, 33 */ \
627 {0xffffffff, 0x00000003} /* ALL_REGS : 0-31, 32, 33 */ \
628}
629
630#define REGNO_REG_CLASS(regno) nds32_regno_reg_class (regno)
631
632#define BASE_REG_CLASS GENERAL_REGS
633#define INDEX_REG_CLASS GENERAL_REGS
634
635/* Return nonzero if it is suitable for use as a
636 base register in operand addresses.
637 So far, we return nonzero only if "num" is a hard reg
638 of the suitable class or a pseudo register which is
639 allocated to a suitable hard reg. */
640#define REGNO_OK_FOR_BASE_P(num) \
641 ((num) < 32 || (unsigned) reg_renumber[num] < 32)
642
643/* Return nonzero if it is suitable for use as a
644 index register in operand addresses.
645 So far, we return nonzero only if "num" is a hard reg
646 of the suitable class or a pseudo register which is
647 allocated to a suitable hard reg.
648 The difference between an index register and a base register is that
649 the index register may be scaled. */
650#define REGNO_OK_FOR_INDEX_P(num) \
651 ((num) < 32 || (unsigned) reg_renumber[num] < 32)
652
653\f
654/* Obsolete Macros for Defining Constraints. */
655
656\f
657/* Stack Layout and Calling Conventions. */
658
659#define STACK_GROWS_DOWNWARD
660
661#define FRAME_GROWS_DOWNWARD 1
662
663#define STARTING_FRAME_OFFSET 0
664
665#define STACK_POINTER_OFFSET 0
666
667#define FIRST_PARM_OFFSET(fundecl) 0
668
669#define RETURN_ADDR_RTX(count, frameaddr) \
670 nds32_return_addr_rtx (count, frameaddr)
671
672/* A C expression whose value is RTL representing the location
673 of the incoming return address at the beginning of any function
674 before the prologue.
675 If this RTL is REG, you should also define
676 DWARF_FRAME_RETURN_COLUMN to DWARF_FRAME_REGNUM (REGNO). */
677#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LP_REGNUM)
678#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LP_REGNUM)
679
680#define STACK_POINTER_REGNUM SP_REGNUM
681
682#define FRAME_POINTER_REGNUM 33
683
684#define HARD_FRAME_POINTER_REGNUM FP_REGNUM
685
686#define ARG_POINTER_REGNUM 32
687
688#define STATIC_CHAIN_REGNUM 16
689
690#define ELIMINABLE_REGS \
691{ { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
692 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM }, \
693 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
694 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM } }
695
696#define INITIAL_ELIMINATION_OFFSET(from_reg, to_reg, offset_var) \
697 (offset_var) = nds32_initial_elimination_offset (from_reg, to_reg)
698
699#define ACCUMULATE_OUTGOING_ARGS 1
700
701#define OUTGOING_REG_PARM_STACK_SPACE(fntype) 1
702
703#define CUMULATIVE_ARGS nds32_cumulative_args
704
705#define INIT_CUMULATIVE_ARGS(cum, fntype, libname, fndecl, n_named_args) \
706 nds32_init_cumulative_args (&cum, fntype, libname, fndecl, n_named_args)
707
708/* The REGNO is an unsigned integer but NDS32_GPR_ARG_FIRST_REGNUM may be 0.
709 We better cast REGNO into signed integer so that we can avoid
710 'comparison of unsigned expression >= 0 is always true' warning. */
711#define FUNCTION_ARG_REGNO_P(regno) \
712 (((int) regno - NDS32_GPR_ARG_FIRST_REGNUM >= 0) \
713 && ((int) regno - NDS32_GPR_ARG_FIRST_REGNUM < NDS32_MAX_REGS_FOR_ARGS))
714
715#define DEFAULT_PCC_STRUCT_RETURN 0
716
717/* EXIT_IGNORE_STACK should be nonzero if, when returning
718 from a function, the stack pointer does not matter.
719 The value is tested only in functions that have frame pointers.
720 In nds32 target, the function epilogue recovers the
721 stack pointer from the frame. */
722#define EXIT_IGNORE_STACK 1
723
724#define FUNCTION_PROFILER(file, labelno) \
725 fprintf (file, "/* profiler %d */", (labelno))
726
727\f
728/* Implementing the Varargs Macros. */
729
730\f
731/* Trampolines for Nested Functions. */
732
733/* Giving A-function and B-function,
734 if B-function wants to call A-function's nested function,
735 we need to fill trampoline code into A-function's stack
736 so that B-function can execute the code in stack to indirectly
737 jump to (like 'trampoline' action) desired nested function.
738
739 The trampoline code for nds32 target must contains following parts:
740
741 1. instructions (4 * 4 = 16 bytes):
742 get $pc first
743 load chain_value to static chain register via $pc
744 load nested function address to $r15 via $pc
745 jump to desired nested function via $r15
746 2. data (4 * 2 = 8 bytes):
747 chain_value
748 nested function address
749
750 Please check nds32.c implementation for more information. */
751#define TRAMPOLINE_SIZE 24
752
753/* Because all instructions/data in trampoline template are 4-byte size,
754 we set trampoline alignment 8*4=32 bits. */
755#define TRAMPOLINE_ALIGNMENT 32
756
757\f
758/* Implicit Calls to Library Routines. */
759
760\f
761/* Addressing Modes. */
762
763/* We can use "LWI.bi Rt, [Ra], 4" to support post increment. */
764#define HAVE_POST_INCREMENT 1
765/* We can use "LWI.bi Rt, [Ra], -4" to support post decrement. */
766#define HAVE_POST_DECREMENT 1
767
768/* We have "LWI.bi Rt, [Ra], imm" instruction form. */
769#define HAVE_POST_MODIFY_DISP 1
770/* We have "LW.bi Rt, [Ra], Rb" instruction form. */
771#define HAVE_POST_MODIFY_REG 1
772
773#define CONSTANT_ADDRESS_P(x) (CONSTANT_P (x) && GET_CODE (x) != CONST_DOUBLE)
774
775#define MAX_REGS_PER_ADDRESS 2
776
777\f
778/* Anchored Addresses. */
779
780\f
781/* Condition Code Status. */
782
783\f
784/* Describing Relative Costs of Operations. */
785
786/* A C expression for the cost of a branch instruction.
787 A value of 1 is the default;
788 other values are interpreted relative to that. */
789#define BRANCH_COST(speed_p, predictable_p) ((speed_p) ? 2 : 0)
790
791#define SLOW_BYTE_ACCESS 1
792
793#define NO_FUNCTION_CSE
794
795\f
796/* Adjusting the Instruction Scheduler. */
797
798\f
799/* Dividing the Output into Sections (Texts, Data, . . . ). */
800
801#define TEXT_SECTION_ASM_OP "\t.text"
802#define DATA_SECTION_ASM_OP "\t.data"
803
804/* Currently, nds32 assembler does NOT handle '.bss' pseudo-op.
805 So we use '.section .bss' alternatively. */
806#define BSS_SECTION_ASM_OP "\t.section\t.bss"
807
808/* Define this macro to be an expression with a nonzero value if jump tables
809 (for tablejump insns) should be output in the text section,
810 along with the assembler instructions.
811 Otherwise, the readonly data section is used. */
812#define JUMP_TABLES_IN_TEXT_SECTION 1
813
814\f
815/* Position Independent Code. */
816
64a08b7f
CJW
817#define PIC_OFFSET_TABLE_REGNUM GP_REGNUM
818
9304f876
CJW
819\f
820/* Defining the Output Assembler Language. */
821
822#define ASM_COMMENT_START "!"
823
824#define ASM_APP_ON "! #APP"
825
826#define ASM_APP_OFF "! #NO_APP\n"
827
828#define ASM_OUTPUT_LABELREF(stream, name) \
829 asm_fprintf (stream, "%U%s", (*targetm.strip_name_encoding) (name))
830
831#define ASM_OUTPUT_SYMBOL_REF(stream, sym) \
832 assemble_name (stream, XSTR (sym, 0))
833
834#define ASM_OUTPUT_LABEL_REF(stream, buf) \
835 assemble_name (stream, buf)
836
837#define LOCAL_LABEL_PREFIX "."
838
839#define REGISTER_NAMES \
840{ \
841 "$r0", "$r1", "$r2", "$r3", "$r4", "$r5", "$r6", "$r7", \
842 "$r8", "$r9", "$r10", "$r11", "$r12", "$r13", "$r14", "$ta", \
843 "$r16", "$r17", "$r18", "$r19", "$r20", "$r21", "$r22", "$r23", \
844 "$r24", "$r25", "$r26", "$r27", "$fp", "$gp", "$lp", "$sp", \
845 "$AP", \
846 "$SFP" \
847}
848
849/* Output normal jump table entry. */
850#define ASM_OUTPUT_ADDR_VEC_ELT(stream, value) \
851 asm_fprintf (stream, "\t.word\t%LL%d\n", value)
852
853/* Output pc relative jump table entry. */
854#define ASM_OUTPUT_ADDR_DIFF_ELT(stream, body, value, rel) \
855 do \
856 { \
857 switch (GET_MODE (body)) \
858 { \
859 case QImode: \
860 asm_fprintf (stream, "\t.byte\t.L%d-.L%d\n", value, rel); \
861 break; \
862 case HImode: \
863 asm_fprintf (stream, "\t.short\t.L%d-.L%d\n", value, rel); \
864 break; \
865 case SImode: \
866 asm_fprintf (stream, "\t.word\t.L%d-.L%d\n", value, rel); \
867 break; \
868 default: \
869 gcc_unreachable(); \
870 } \
871 } while (0)
872
873/* We have to undef it first because elfos.h formerly define it
874 check gcc/config.gcc and gcc/config/elfos.h for more information. */
875#undef ASM_OUTPUT_CASE_LABEL
876#define ASM_OUTPUT_CASE_LABEL(stream, prefix, num, table) \
877 do \
878 { \
879 asm_fprintf (stream, "\t! Jump Table Begin\n"); \
880 (*targetm.asm_out.internal_label) (stream, prefix, num); \
881 } while (0)
882
883#define ASM_OUTPUT_CASE_END(stream, num, table) \
884 do \
885 { \
886 /* Because our jump table is in text section, \
887 we need to make sure 2-byte alignment after \
888 the jump table for instructions fetch. */ \
889 if (GET_MODE (PATTERN (table)) == QImode) \
890 ASM_OUTPUT_ALIGN (stream, 1); \
891 asm_fprintf (stream, "\t! Jump Table End\n"); \
892 } while (0)
893
894/* This macro is not documented yet.
895 But we do need it to make jump table vector aligned. */
896#define ADDR_VEC_ALIGN(JUMPTABLE) 2
897
898#define DWARF2_UNWIND_INFO 1
899
900#define JUMP_ALIGN(x) \
901 (align_jumps_log ? align_jumps_log : nds32_target_alignment (x))
902
903#define LOOP_ALIGN(x) \
904 (align_loops_log ? align_loops_log : nds32_target_alignment (x))
905
906#define LABEL_ALIGN(x) \
907 (align_labels_log ? align_labels_log : nds32_target_alignment (x))
908
909#define ASM_OUTPUT_ALIGN(stream, power) \
910 fprintf (stream, "\t.align\t%d\n", power)
911
912\f
913/* Controlling Debugging Information Format. */
914
915#define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
916
917#define DWARF2_DEBUGGING_INFO 1
918
919#define DWARF2_ASM_LINE_DEBUG_INFO 1
920
921\f
922/* Cross Compilation and Floating Point. */
923
924\f
925/* Mode Switching Instructions. */
926
927\f
928/* Defining target-specific uses of __attribute__. */
929
930\f
931/* Emulating TLS. */
932
933\f
934/* Defining coprocessor specifics for MIPS targets. */
935
936\f
937/* Parameters for Precompiled Header Validity Checking. */
938
939\f
940/* C++ ABI parameters. */
941
942\f
943/* Adding support for named address spaces. */
944
945\f
946/* Miscellaneous Parameters. */
947
948/* This is the machine mode that elements of a jump-table should have. */
949#define CASE_VECTOR_MODE Pmode
950
951/* Return the preferred mode for and addr_diff_vec when the mininum
952 and maximum offset are known. */
953#define CASE_VECTOR_SHORTEN_MODE(min_offset, max_offset, body) \
954 ((min_offset < 0 || max_offset >= 0x2000 ) ? SImode \
955 : (max_offset >= 100) ? HImode \
956 : QImode)
957
958/* Generate pc relative jump table when -fpic or -Os. */
959#define CASE_VECTOR_PC_RELATIVE (flag_pic || optimize_size)
960
961/* Define this macro if operations between registers with integral mode
962 smaller than a word are always performed on the entire register. */
963#define WORD_REGISTER_OPERATIONS
964
965/* A C expression indicating when insns that read memory in mem_mode,
966 an integral mode narrower than a word, set the bits outside of mem_mode
967 to be either the sign-extension or the zero-extension of the data read. */
968#define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
969
970/* The maximum number of bytes that a single instruction can move quickly
971 between memory and registers or between two memory locations. */
972#define MOVE_MAX 4
973
974/* A C expression that is nonzero if on this machine the number of bits
975 actually used for the count of a shift operation is equal to the number
976 of bits needed to represent the size of the object being shifted. */
977#define SHIFT_COUNT_TRUNCATED 1
978
979/* A C expression which is nonzero if on this machine it is safe to "convert"
980 an integer of 'inprec' bits to one of 'outprec' bits by merely operating
981 on it as if it had only 'outprec' bits. */
982#define TRULY_NOOP_TRUNCATION(outprec, inprec) 1
983
984/* A C expression describing the value returned by a comparison operator with
985 an integral mode and stored by a store-flag instruction ('cstoremode4')
986 when the condition is true. */
987#define STORE_FLAG_VALUE 1
988
989/* An alias for the machine mode for pointers. */
990#define Pmode SImode
991
992/* An alias for the machine mode used for memory references to functions
993 being called, in call RTL expressions. */
994#define FUNCTION_MODE SImode
995
996/* ------------------------------------------------------------------------ */