]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/riscv/riscv-protos.h
rs6000, Add missing overloaded bcd builtin tests, documentation
[thirdparty/gcc.git] / gcc / config / riscv / riscv-protos.h
CommitLineData
09cae750 1/* Definition of RISC-V target for GNU compiler.
83ffe9cd 2 Copyright (C) 2011-2023 Free Software Foundation, Inc.
09cae750
PD
3 Contributed by Andrew Waterman (andrew@sifive.com).
4 Based on MIPS target for GNU compiler.
5
6This file is part of GCC.
7
8GCC is free software; you can redistribute it and/or modify
9it under the terms of the GNU General Public License as published by
10the Free Software Foundation; either version 3, or (at your option)
11any later version.
12
13GCC is distributed in the hope that it will be useful,
14but WITHOUT ANY WARRANTY; without even the implied warranty of
15MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16GNU General Public License for more details.
17
18You should have received a copy of the GNU General Public License
19along with GCC; see the file COPYING3. If not see
20<http://www.gnu.org/licenses/>. */
21
22#ifndef GCC_RISCV_PROTOS_H
23#define GCC_RISCV_PROTOS_H
24
942ab49b
PN
25#include "memmodel.h"
26
09cae750
PD
27/* Symbol types we understand. The order of this list must match that of
28 the unspec enum in riscv.md, subsequent to UNSPEC_ADDRESS_FIRST. */
29enum riscv_symbol_type {
30 SYMBOL_ABSOLUTE,
31 SYMBOL_PCREL,
32 SYMBOL_GOT_DISP,
33 SYMBOL_TLS,
34 SYMBOL_TLS_LE,
35 SYMBOL_TLS_IE,
36 SYMBOL_TLS_GD
37};
38#define NUM_SYMBOL_TYPES (SYMBOL_TLS_GD + 1)
39
96ad6ab2
CM
40/* Classifies an address.
41
42 ADDRESS_REG
43 A natural register + offset address. The register satisfies
44 riscv_valid_base_register_p and the offset is a const_arith_operand.
45
46 ADDRESS_LO_SUM
47 A LO_SUM rtx. The first operand is a valid base register and
48 the second operand is a symbolic address.
49
50 ADDRESS_CONST_INT
51 A signed 16-bit constant address.
52
53 ADDRESS_SYMBOLIC:
54 A constant symbolic address. */
55enum riscv_address_type {
56 ADDRESS_REG,
57 ADDRESS_LO_SUM,
58 ADDRESS_CONST_INT,
59 ADDRESS_SYMBOLIC
60};
61
62/* Information about an address described by riscv_address_type.
63
64 ADDRESS_CONST_INT
65 No fields are used.
66
67 ADDRESS_REG
68 REG is the base register and OFFSET is the constant offset.
69
70 ADDRESS_LO_SUM
71 REG and OFFSET are the operands to the LO_SUM and SYMBOL_TYPE
72 is the type of symbol it references.
73
74 ADDRESS_SYMBOLIC
75 SYMBOL_TYPE is the type of symbol that the address references. */
76struct riscv_address_info {
77 enum riscv_address_type type;
78 rtx reg;
79 rtx offset;
80 enum riscv_symbol_type symbol_type;
81};
82
e53b6e56 83/* Routines implemented in riscv.cc. */
09cae750
PD
84extern enum riscv_symbol_type riscv_classify_symbolic_expression (rtx);
85extern bool riscv_symbolic_constant_p (rtx, enum riscv_symbol_type *);
30699b99 86extern int riscv_float_const_rtx_index_for_fli (rtx);
b8506a8a 87extern int riscv_regno_mode_ok_for_base_p (int, machine_mode, bool);
42360427
CM
88extern enum reg_class riscv_index_reg_class ();
89extern int riscv_regno_ok_for_index_p (int);
b8506a8a 90extern int riscv_address_insns (rtx, machine_mode, bool);
09cae750
PD
91extern int riscv_const_insns (rtx);
92extern int riscv_split_const_insns (rtx);
93extern int riscv_load_store_insns (rtx, rtx_insn *);
94extern rtx riscv_emit_move (rtx, rtx);
05302544 95extern bool riscv_split_symbol (rtx, rtx, machine_mode, rtx *);
09cae750
PD
96extern bool riscv_split_symbol_type (enum riscv_symbol_type);
97extern rtx riscv_unspec_address (rtx, enum riscv_symbol_type);
05302544 98extern void riscv_move_integer (rtx, rtx, HOST_WIDE_INT, machine_mode);
b8506a8a 99extern bool riscv_legitimize_move (machine_mode, rtx, rtx);
09cae750
PD
100extern rtx riscv_subword (rtx, bool);
101extern bool riscv_split_64bit_move_p (rtx, rtx);
102extern void riscv_split_doubleword_move (rtx, rtx);
103extern const char *riscv_output_move (rtx, rtx);
8cad5b14 104extern const char *riscv_output_return ();
4abcc500
LD
105extern void riscv_declare_function_name (FILE *, const char *, tree);
106extern void riscv_asm_output_alias (FILE *, const tree, const tree);
107extern void riscv_asm_output_external (FILE *, const tree, const char *);
3d1d3132
FG
108extern bool
109riscv_zcmp_valid_stack_adj_bytes_p (HOST_WIDE_INT, int);
02fcaf41 110
09cae750 111#ifdef RTX_CODE
8ae83274 112extern void riscv_expand_int_scc (rtx, enum rtx_code, rtx, rtx, bool *invert_ptr = 0);
09cae750
PD
113extern void riscv_expand_float_scc (rtx, enum rtx_code, rtx, rtx);
114extern void riscv_expand_conditional_branch (rtx, enum rtx_code, rtx, rtx);
99bfdb07 115extern rtx riscv_emit_binary (enum rtx_code code, rtx dest, rtx x, rtx y);
09cae750 116#endif
8e7ffe12 117extern bool riscv_expand_conditional_move (rtx, rtx, rtx, rtx);
09cae750
PD
118extern rtx riscv_legitimize_call_address (rtx);
119extern void riscv_set_return_address (rtx, rtx);
09cae750 120extern rtx riscv_return_addr (int, rtx);
3496ca4e 121extern poly_int64 riscv_initial_elimination_offset (int, int);
09cae750 122extern void riscv_expand_prologue (void);
fd1e52dc 123extern void riscv_expand_epilogue (int);
d0ebdd9f 124extern bool riscv_epilogue_uses (unsigned int);
09cae750 125extern bool riscv_can_use_return_insn (void);
6ed01e6b 126extern rtx riscv_function_value (const_tree, const_tree, enum machine_mode);
88108b27 127extern bool riscv_store_data_bypass_p (rtx_insn *, rtx_insn *);
d0e0c130
KC
128extern rtx riscv_gen_gpr_save_insn (struct riscv_frame_info *);
129extern bool riscv_gpr_save_operation_p (rtx);
b4feb49c 130extern void riscv_reinit (void);
f556cd8b 131extern poly_uint64 riscv_regmode_natural_size (machine_mode);
7e924ba3 132extern bool riscv_v_ext_vector_mode_p (machine_mode);
12847288 133extern bool riscv_v_ext_tuple_mode_p (machine_mode);
33b153ff 134extern bool riscv_v_ext_vls_mode_p (machine_mode);
6ae5565e 135extern int riscv_get_v_regno_alignment (machine_mode);
787ac959 136extern bool riscv_shamt_matches_mask_p (int, HOST_WIDE_INT);
f797260a
PN
137extern void riscv_subword_address (rtx, rtx *, rtx *, rtx *, rtx *);
138extern void riscv_lshift_subword (machine_mode, rtx, rtx, rtx *);
942ab49b 139extern enum memmodel riscv_union_memmodels (enum memmodel, enum memmodel);
09cae750 140
e53b6e56 141/* Routines implemented in riscv-c.cc. */
09cae750 142void riscv_cpu_cpp_builtins (cpp_reader *);
7d935cdd 143void riscv_register_pragmas (void);
09cae750 144
e53b6e56 145/* Routines implemented in riscv-builtins.cc. */
09cae750 146extern void riscv_atomic_assign_expand_fenv (tree *, tree *, tree *);
60bd33bc 147extern bool riscv_gimple_fold_builtin (gimple_stmt_iterator *);
b8506a8a 148extern rtx riscv_expand_builtin (tree, rtx, rtx, machine_mode, int);
09cae750
PD
149extern tree riscv_builtin_decl (unsigned int, bool);
150extern void riscv_init_builtins (void);
151
e53b6e56 152/* Routines implemented in riscv-common.cc. */
f908b69c 153extern std::string riscv_arch_str (bool version_p = true);
b4feb49c 154extern void riscv_parse_arch_string (const char *, struct gcc_options *, location_t);
8e966210 155
e0a5b313
KC
156extern bool riscv_hard_regno_rename_ok (unsigned, unsigned);
157
de6320a8 158rtl_opt_pass * make_pass_shorten_memrefs (gcc::context *ctxt);
e37bc2cf 159rtl_opt_pass * make_pass_avlprop (gcc::context *ctxt);
9243c3d1 160rtl_opt_pass * make_pass_vsetvl (gcc::context *ctxt);
de6320a8 161
32874560
CM
162/* Routines implemented in riscv-string.c. */
163extern bool riscv_expand_block_move (rtx, rtx, rtx);
164
72eb8335
KC
165/* Information about one CPU we know about. */
166struct riscv_cpu_info {
167 /* This CPU's canonical name. */
168 const char *name;
169
170 /* Default arch for this CPU, could be NULL if no default arch. */
171 const char *arch;
172
173 /* Which automaton to use for tuning. */
174 const char *tune;
175};
176
177extern const riscv_cpu_info *riscv_find_cpu (const char *);
178
b4feb49c 179/* Routines implemented in riscv-selftests.cc. */
180#if CHECKING_P
181namespace selftest {
3b6d44f4 182void riscv_run_selftests (void);
b4feb49c 183} // namespace selftest
184#endif
185
7d935cdd 186namespace riscv_vector {
fa144175 187#define RVV_VLMAX gen_rtx_REG (Pmode, X0_REGNUM)
272e119d 188#define RVV_VUNDEF(MODE) \
7caa1ae5
JZZ
189 gen_rtx_UNSPEC (MODE, gen_rtvec (1, gen_rtx_REG (SImode, X0_REGNUM)), \
190 UNSPEC_VUNDEF)
b3176bdc 191
79ab19bc
LD
192/* These flags describe how to pass the operands to a rvv insn pattern.
193 e.g.:
194 If a insn has this flags:
195 HAS_DEST_P | HAS_MASK_P | USE_VUNDEF_MERGE_P
196 | TU_POLICY_P | BINARY_OP_P | FRM_DYN_P
197 that means:
198 operands[0] is the dest operand
199 operands[1] is the mask operand
200 operands[2] is the merge operand
201 operands[3] and operands[4] is the two operand to do the operation.
202 operands[5] is the vl operand
203 operands[6] is the tail policy operand
204 operands[7] is the mask policy operands
205 operands[8] is the rounding mode operands
206
207 Then you can call `emit_vlmax_insn (flags, icode, ops)` to emit a insn.
208 and ops[0] is the dest operand (operands[0]), ops[1] is the mask
209 operand (operands[1]), ops[2] and ops[3] is the two
210 operands (operands[3], operands[4]) to do the operation. Other operands
211 will be created by emit_vlmax_insn according to the flags information.
212*/
213enum insn_flags : unsigned int
51fd69ec 214{
79ab19bc
LD
215 /* flags for dest, mask, merge operands. */
216 /* Means INSN has dest operand. False for STORE insn. */
217 HAS_DEST_P = 1 << 0,
218 /* Means INSN has mask operand. */
219 HAS_MASK_P = 1 << 1,
220 /* Means using ALL_TRUES for mask operand. */
221 USE_ALL_TRUES_MASK_P = 1 << 2,
222 /* Means using ONE_TRUE for mask operand. */
223 USE_ONE_TRUE_MASK_P = 1 << 3,
224 /* Means INSN has merge operand. */
225 HAS_MERGE_P = 1 << 4,
226 /* Means using VUNDEF for merge operand. */
227 USE_VUNDEF_MERGE_P = 1 << 5,
228
229 /* flags for tail policy and mask plicy operands. */
230 /* Means the tail policy is TAIL_UNDISTURBED. */
231 TU_POLICY_P = 1 << 6,
232 /* Means the tail policy is default (return by get_prefer_tail_policy). */
233 TDEFAULT_POLICY_P = 1 << 7,
234 /* Means the mask policy is MASK_UNDISTURBED. */
235 MU_POLICY_P = 1 << 8,
236 /* Means the mask policy is default (return by get_prefer_mask_policy). */
237 MDEFAULT_POLICY_P = 1 << 9,
238
239 /* flags for the number operands to do the operation. */
240 /* Means INSN need zero operand to do the operation. e.g. vid.v */
241 NULLARY_OP_P = 1 << 10,
242 /* Means INSN need one operand to do the operation. */
243 UNARY_OP_P = 1 << 11,
244 /* Means INSN need two operands to do the operation. */
245 BINARY_OP_P = 1 << 12,
246 /* Means INSN need two operands to do the operation. */
247 TERNARY_OP_P = 1 << 13,
248
dd6e5d29
LD
249 /* flags for get vtype mode from the index number. default from dest operand. */
250 VTYPE_MODE_FROM_OP1_P = 1 << 14,
79ab19bc
LD
251
252 /* flags for the floating-point rounding mode. */
253 /* Means INSN has FRM operand and the value is FRM_DYN. */
254 FRM_DYN_P = 1 << 15,
8bf5636e
PL
255
256 /* Means INSN has FRM operand and the value is FRM_RUP. */
257 FRM_RUP_P = 1 << 16,
83441e75
PL
258
259 /* Means INSN has FRM operand and the value is FRM_RDN. */
260 FRM_RDN_P = 1 << 17,
d324984f
PL
261
262 /* Means INSN has FRM operand and the value is FRM_RMM. */
263 FRM_RMM_P = 1 << 18,
fcbbf158
PL
264
265 /* Means INSN has FRM operand and the value is FRM_RNE. */
266 FRM_RNE_P = 1 << 19,
51fd69ec 267};
79ab19bc
LD
268
269enum insn_type : unsigned int
270{
271 /* some flags macros. */
272 /* For non-mask insn with tama. */
273 __NORMAL_OP = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | HAS_MERGE_P
274 | USE_VUNDEF_MERGE_P | TDEFAULT_POLICY_P | MDEFAULT_POLICY_P,
275 /* For non-mask insn with ta, without mask policy operand. */
276 __NORMAL_OP_TA = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | HAS_MERGE_P
277 | USE_VUNDEF_MERGE_P | TDEFAULT_POLICY_P,
278 /* For non-mask insn with ta, without mask operand and mask policy operand. */
279 __NORMAL_OP_TA2
280 = HAS_DEST_P | HAS_MERGE_P | USE_VUNDEF_MERGE_P | TDEFAULT_POLICY_P,
281 /* For non-mask insn with ma, without tail policy operand. */
282 __NORMAL_OP_MA = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | HAS_MERGE_P
283 | USE_VUNDEF_MERGE_P | MDEFAULT_POLICY_P,
284 /* For mask insn with tama. */
285 __MASK_OP_TAMA = HAS_DEST_P | HAS_MASK_P | HAS_MERGE_P | USE_VUNDEF_MERGE_P
286 | TDEFAULT_POLICY_P | MDEFAULT_POLICY_P,
287 /* For mask insn with tamu. */
288 __MASK_OP_TAMU
289 = HAS_DEST_P | HAS_MASK_P | HAS_MERGE_P | TDEFAULT_POLICY_P | MU_POLICY_P,
290 /* For mask insn with tuma. */
291 __MASK_OP_TUMA = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | HAS_MERGE_P
292 | TU_POLICY_P | MDEFAULT_POLICY_P,
293 /* For mask insn with mu. */
294 __MASK_OP_MU = HAS_DEST_P | HAS_MASK_P | HAS_MERGE_P | MU_POLICY_P,
295 /* For mask insn with ta, without mask policy operand. */
296 __MASK_OP_TA = HAS_DEST_P | HAS_MASK_P | HAS_MERGE_P | USE_VUNDEF_MERGE_P
297 | TDEFAULT_POLICY_P,
298
299 /* Nullary operator. e.g. vid.v */
300 NULLARY_OP = __NORMAL_OP | NULLARY_OP_P,
301
302 /* Unary operator. */
303 UNARY_OP = __NORMAL_OP | UNARY_OP_P,
304 UNARY_OP_TAMA = __MASK_OP_TAMA | UNARY_OP_P,
305 UNARY_OP_TAMU = __MASK_OP_TAMU | UNARY_OP_P,
306 UNARY_OP_FRM_DYN = UNARY_OP | FRM_DYN_P,
2cc4f58a 307 UNARY_OP_FRM_RMM = UNARY_OP | FRM_RMM_P,
51f7bfaa 308 UNARY_OP_FRM_RUP = UNARY_OP | FRM_RUP_P,
8f52040e 309 UNARY_OP_FRM_RDN = UNARY_OP | FRM_RDN_P,
85858c71
PL
310 UNARY_OP_TAMA_FRM_DYN = UNARY_OP_TAMA | FRM_DYN_P,
311 UNARY_OP_TAMA_FRM_RUP = UNARY_OP_TAMA | FRM_RUP_P,
312 UNARY_OP_TAMA_FRM_RDN = UNARY_OP_TAMA | FRM_RDN_P,
313 UNARY_OP_TAMA_FRM_RMM = UNARY_OP_TAMA | FRM_RMM_P,
314 UNARY_OP_TAMA_FRM_RNE = UNARY_OP_TAMA | FRM_RNE_P,
e2023d2d 315 UNARY_OP_TAMU_FRM_DYN = UNARY_OP_TAMU | FRM_DYN_P,
8bf5636e 316 UNARY_OP_TAMU_FRM_RUP = UNARY_OP_TAMU | FRM_RUP_P,
83441e75 317 UNARY_OP_TAMU_FRM_RDN = UNARY_OP_TAMU | FRM_RDN_P,
d324984f 318 UNARY_OP_TAMU_FRM_RMM = UNARY_OP_TAMU | FRM_RMM_P,
fcbbf158 319 UNARY_OP_TAMU_FRM_RNE = UNARY_OP_TAMU | FRM_RNE_P,
79ab19bc
LD
320
321 /* Binary operator. */
322 BINARY_OP = __NORMAL_OP | BINARY_OP_P,
323 BINARY_OP_TAMA = __MASK_OP_TAMA | BINARY_OP_P,
324 BINARY_OP_TAMU = __MASK_OP_TAMU | BINARY_OP_P,
325 BINARY_OP_TUMA = __MASK_OP_TUMA | BINARY_OP_P,
326 BINARY_OP_FRM_DYN = BINARY_OP | FRM_DYN_P,
327
328 /* Ternary operator. Always have real merge operand. */
329 TERNARY_OP = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | HAS_MERGE_P
330 | TDEFAULT_POLICY_P | MDEFAULT_POLICY_P | TERNARY_OP_P,
331 TERNARY_OP_FRM_DYN = TERNARY_OP | FRM_DYN_P,
332
333 /* For vwmacc, no merge operand. */
334 WIDEN_TERNARY_OP = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P
335 | TDEFAULT_POLICY_P | MDEFAULT_POLICY_P | TERNARY_OP_P,
336 WIDEN_TERNARY_OP_FRM_DYN = WIDEN_TERNARY_OP | FRM_DYN_P,
337
338 /* For vmerge, no mask operand, no mask policy operand. */
339 MERGE_OP = __NORMAL_OP_TA2 | TERNARY_OP_P,
340
341 /* For vm<compare>, no tail policy operand. */
342 COMPARE_OP = __NORMAL_OP_MA | TERNARY_OP_P,
343 COMPARE_OP_MU = __MASK_OP_MU | TERNARY_OP_P,
344
345 /* For scatter insn: no dest operand, no merge operand, no tail and mask
346 policy operands. */
347 SCATTER_OP_M = HAS_MASK_P | TERNARY_OP_P,
348
349 /* For vcpop.m, no merge operand, no tail and mask policy operands. */
350 CPOP_OP = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | UNARY_OP_P
dd6e5d29 351 | VTYPE_MODE_FROM_OP1_P,
79ab19bc
LD
352
353 /* For mask instrunctions, no tail and mask policy operands. */
354 UNARY_MASK_OP = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | HAS_MERGE_P
355 | USE_VUNDEF_MERGE_P | UNARY_OP_P,
356 BINARY_MASK_OP = HAS_DEST_P | HAS_MASK_P | USE_ALL_TRUES_MASK_P | HAS_MERGE_P
357 | USE_VUNDEF_MERGE_P | BINARY_OP_P,
358
359 /* For vcompress.vm */
360 COMPRESS_OP = __NORMAL_OP_TA2 | BINARY_OP_P,
361 /* has merge operand but use ta. */
362 COMPRESS_OP_MERGE
363 = HAS_DEST_P | HAS_MERGE_P | TDEFAULT_POLICY_P | BINARY_OP_P,
364
365 /* For vreduce, no mask policy operand. */
dd6e5d29 366 REDUCE_OP = __NORMAL_OP_TA | BINARY_OP_P | VTYPE_MODE_FROM_OP1_P,
5bc8c83d 367 REDUCE_OP_M = __MASK_OP_TA | BINARY_OP_P | VTYPE_MODE_FROM_OP1_P,
dd6e5d29 368 REDUCE_OP_FRM_DYN = REDUCE_OP | FRM_DYN_P | VTYPE_MODE_FROM_OP1_P,
79ab19bc 369 REDUCE_OP_M_FRM_DYN
dd6e5d29 370 = __MASK_OP_TA | BINARY_OP_P | FRM_DYN_P | VTYPE_MODE_FROM_OP1_P,
79ab19bc
LD
371
372 /* For vmv.s.x/vfmv.s.f. */
373 SCALAR_MOVE_OP = HAS_DEST_P | HAS_MASK_P | USE_ONE_TRUE_MASK_P | HAS_MERGE_P
374 | USE_VUNDEF_MERGE_P | TDEFAULT_POLICY_P | MDEFAULT_POLICY_P
375 | UNARY_OP_P,
28f16f6d
PL
376
377 SCALAR_MOVE_MERGED_OP = HAS_DEST_P | HAS_MASK_P | USE_ONE_TRUE_MASK_P
378 | HAS_MERGE_P | TDEFAULT_POLICY_P | MDEFAULT_POLICY_P
379 | UNARY_OP_P,
79ab19bc
LD
380};
381
3b16afeb
JZZ
382enum vlmul_type
383{
384 LMUL_1 = 0,
385 LMUL_2 = 1,
386 LMUL_4 = 2,
387 LMUL_8 = 3,
388 LMUL_RESERVED = 4,
389 LMUL_F8 = 5,
390 LMUL_F4 = 6,
391 LMUL_F2 = 7,
ec99ffab 392 NUM_LMUL = 8
3b16afeb 393};
9243c3d1 394
e99cdab8
LD
395/* The RISC-V vsetvli pass uses "known vlmax" operations for optimization.
396 Whether or not an instruction actually is a vlmax operation is not
397 recognizable from the length operand alone but the avl_type operand
398 is used instead. In general, there are two cases:
399
400 - Emit a vlmax operation by calling emit_vlmax_insn[_lra]. Here we emit
401 a vsetvli with vlmax configuration and set the avl_type to VLMAX for
402 VLA modes or VLS for VLS modes.
403 - Emit an operation that uses the existing (last-set) length and
404 set the avl_type to NONVLMAX.
405
406 Sometimes we also need to set the VLMAX or VLS avl_type to an operation that
407 already uses a given length register. This can happen during or after
408 register allocation when we are not allowed to create a new register.
409 For that case we also allow to set the avl_type to VLMAX or VLS.
410*/
9243c3d1
JZZ
411enum avl_type
412{
e99cdab8
LD
413 NONVLMAX = 0,
414 VLMAX = 1,
415 VLS = 2,
9243c3d1 416};
7d935cdd 417/* Routines implemented in riscv-vector-builtins.cc. */
3b6d44f4
JZZ
418void init_builtins (void);
419const char *mangle_builtin_type (const_tree);
509c10a6 420tree lookup_vector_type_attribute (const_tree);
94a4b932 421bool builtin_type_p (const_tree);
7d935cdd 422#ifdef GCC_TARGET_H
3b6d44f4 423bool verify_type_context (location_t, type_context_kind, const_tree, bool);
631e86b7
JZ
424bool expand_vec_perm_const (machine_mode, machine_mode, rtx, rtx, rtx,
425 const vec_perm_indices &);
7d935cdd 426#endif
3b6d44f4
JZZ
427void handle_pragma_vector (void);
428tree builtin_decl (unsigned, bool);
60bd33bc 429gimple *gimple_fold_builtin (unsigned int, gimple_stmt_iterator *, gcall *);
3b6d44f4 430rtx expand_builtin (unsigned int, tree, rtx);
7caa1ae5
JZZ
431bool check_builtin_call (location_t, vec<location_t>, unsigned int,
432 tree, unsigned int, tree *);
3b6d44f4 433bool const_vec_all_same_in_range_p (rtx, HOST_WIDE_INT, HOST_WIDE_INT);
f416a3fd 434bool legitimize_move (rtx, rtx *);
cd0c433e 435void emit_vlmax_vsetvl (machine_mode, rtx);
40fc8e3d 436void emit_hard_vlmax_vsetvl (machine_mode, rtx);
79ab19bc
LD
437void emit_vlmax_insn (unsigned, unsigned, rtx *);
438void emit_nonvlmax_insn (unsigned, unsigned, rtx *, rtx);
439void emit_vlmax_insn_lra (unsigned, unsigned, rtx *, rtx);
3b6d44f4 440enum vlmul_type get_vlmul (machine_mode);
b3176bdc 441rtx get_vlmax_rtx (machine_mode);
3b6d44f4 442unsigned int get_ratio (machine_mode);
12847288
JZZ
443unsigned int get_nf (machine_mode);
444machine_mode get_subpart_mode (machine_mode);
3b6d44f4
JZZ
445int get_ta (rtx);
446int get_ma (rtx);
447int get_avl_type (rtx);
448unsigned int calculate_ratio (unsigned int, enum vlmul_type);
f556cd8b
JZZ
449enum tail_policy
450{
451 TAIL_UNDISTURBED = 0,
452 TAIL_AGNOSTIC = 1,
9243c3d1 453 TAIL_ANY = 2,
f556cd8b
JZZ
454};
455
456enum mask_policy
457{
458 MASK_UNDISTURBED = 0,
459 MASK_AGNOSTIC = 1,
9243c3d1 460 MASK_ANY = 2,
f556cd8b 461};
8390a2af 462
e69d050f
LD
463/* Return true if VALUE is agnostic or any policy. */
464#define IS_AGNOSTIC(VALUE) (bool) (VALUE & 0x1 || (VALUE >> 1 & 0x1))
465
9243c3d1
JZZ
466enum tail_policy get_prefer_tail_policy ();
467enum mask_policy get_prefer_mask_policy ();
a143c3f7 468rtx get_avl_type_rtx (enum avl_type);
6c9bcb6c 469opt_machine_mode get_vector_mode (scalar_mode, poly_uint64);
12847288 470opt_machine_mode get_tuple_mode (machine_mode, unsigned int);
3b6d44f4
JZZ
471bool simm5_p (rtx);
472bool neg_simm5_p (rtx);
a035d133 473#ifdef RTX_CODE
3b6d44f4 474bool has_vi_variant_p (rtx_code, rtx);
e0600a02
JZ
475void expand_vec_cmp (rtx, rtx_code, rtx, rtx);
476bool expand_vec_cmp_float (rtx, rtx_code, rtx, rtx, bool);
4d1c8b04
LD
477void expand_cond_len_unop (unsigned, rtx *);
478void expand_cond_len_binop (unsigned, rtx *);
e6413b5d 479void expand_reduction (unsigned, unsigned, rtx *, rtx);
8bf5636e 480void expand_vec_ceil (rtx, rtx, machine_mode, machine_mode);
83441e75 481void expand_vec_floor (rtx, rtx, machine_mode, machine_mode);
e2023d2d 482void expand_vec_nearbyint (rtx, rtx, machine_mode, machine_mode);
e4cf5f54 483void expand_vec_rint (rtx, rtx, machine_mode, machine_mode);
d324984f 484void expand_vec_round (rtx, rtx, machine_mode, machine_mode);
1c4ca595 485void expand_vec_trunc (rtx, rtx, machine_mode, machine_mode);
fcbbf158 486void expand_vec_roundeven (rtx, rtx, machine_mode, machine_mode);
d1e55666 487void expand_vec_lrint (rtx, rtx, machine_mode, machine_mode);
2cc4f58a 488void expand_vec_lround (rtx, rtx, machine_mode, machine_mode);
51f7bfaa 489void expand_vec_lceil (rtx, rtx, machine_mode, machine_mode);
8f52040e 490void expand_vec_lfloor (rtx, rtx, machine_mode, machine_mode);
a035d133 491#endif
51fd69ec 492bool sew64_scalar_helper (rtx *, rtx *, rtx, machine_mode,
eb1cdb3e 493 bool, void (*)(rtx *, rtx), enum avl_type);
ec99ffab 494rtx gen_scalar_move_mask (machine_mode);
9c032218 495rtx gen_no_side_effects_vsetvl_rtx (machine_mode, rtx, rtx);
1bff101b
JZZ
496
497/* RVV vector register sizes.
498 TODO: Currently, we only add RVV_32/RVV_64/RVV_128, we may need to
499 support other values in the future. */
500enum vlen_enum
501{
502 RVV_32 = 32,
503 RVV_64 = 64,
504 RVV_65536 = 65536
505};
506bool slide1_sew64_helper (int, machine_mode, machine_mode,
507 machine_mode, rtx *);
db4f7a9b 508rtx gen_avl_for_scalar_move (rtx);
51fd69ec 509void expand_tuple_move (rtx *);
9464e72b 510bool expand_block_move (rtx, rtx, rtx);
2d76f2b4 511machine_mode preferred_simd_mode (scalar_mode);
1349f530 512machine_mode get_mask_mode (machine_mode);
003f388c 513void expand_vec_series (rtx, rtx, rtx);
1c1a9d8e 514void expand_vec_init (rtx, rtx);
2418cdfc 515void expand_vec_perm (rtx, rtx, rtx, rtx);
55dcf277 516void expand_select_vl (rtx *);
d42d199e 517void expand_load_store (rtx *, bool);
f048af2a 518void expand_gather_scatter (rtx *, bool);
0d2673e9 519void expand_cond_len_ternop (unsigned, rtx *);
95d2ce05 520void prepare_ternary_operands (rtx *);
fe578886 521void expand_lanes_load_store (rtx *, bool);
e7545cad 522void expand_fold_extract_last (rtx *);
8a87ba0b
JZ
523void expand_cond_unop (unsigned, rtx *);
524void expand_cond_binop (unsigned, rtx *);
525void expand_cond_ternop (unsigned, rtx *);
82bbbb73 526void expand_popcount (rtx *);
9c032218 527void expand_rawmemchr (machine_mode, rtx, rtx, rtx);
47ffabaf 528
5ed88078 529/* Rounding mode bitfield for fixed point VXRM. */
47ffabaf 530enum fixed_point_rounding_mode
5ed88078
JZ
531{
532 VXRM_RNU,
533 VXRM_RNE,
534 VXRM_RDN,
535 VXRM_ROD
536};
47ffabaf 537
7f4644f8
PL
538/* Rounding mode bitfield for floating point FRM. The value of enum comes
539 from the below link.
540 https://github.com/riscv/riscv-isa-manual/blob/main/src/f-st-ext.adoc#floating-point-control-and-status-register
541 */
47ffabaf 542enum floating_point_rounding_mode
8cd140d3 543{
7f4644f8
PL
544 FRM_RNE = 0, /* Aka 0b000. */
545 FRM_RTZ = 1, /* Aka 0b001. */
546 FRM_RDN = 2, /* Aka 0b010. */
547 FRM_RUP = 3, /* Aka 0b011. */
548 FRM_RMM = 4, /* Aka 0b100. */
549 FRM_DYN = 7, /* Aka 0b111. */
4d1e97f5
PL
550 FRM_STATIC_MIN = FRM_RNE,
551 FRM_STATIC_MAX = FRM_RMM,
4cede0de
PL
552 FRM_DYN_EXIT = 8,
553 FRM_DYN_CALL = 9,
554 FRM_NONE = 10,
8cd140d3 555};
25907509 556
4cede0de 557enum floating_point_rounding_mode get_frm_mode (rtx);
25907509
RD
558opt_machine_mode vectorize_related_mode (machine_mode, scalar_mode,
559 poly_uint64);
560unsigned int autovectorize_vector_modes (vec<machine_mode> *, bool);
d05aac04
JZ
561bool cmp_lmul_le_one (machine_mode);
562bool cmp_lmul_gt_one (machine_mode);
f6c5e247 563bool gather_scatter_valid_offset_mode_p (machine_mode);
66c26e5c 564bool vls_mode_valid_p (machine_mode);
5e714992 565bool vlmax_avl_type_p (rtx_insn *);
8064e7e2
JZ
566bool has_vl_op (rtx_insn *);
567bool tail_agnostic_p (rtx_insn *);
568void validate_change_or_fail (rtx, rtx *, rtx, bool);
569bool nonvlmax_avl_type_p (rtx_insn *);
570bool vlmax_avl_p (rtx);
571uint8_t get_sew (rtx_insn *);
572enum vlmul_type get_vlmul (rtx_insn *);
573int count_regno_occurrences (rtx_insn *, unsigned int);
7d935cdd
JZZ
574}
575
cbd50570
JZZ
576/* We classify builtin types into two classes:
577 1. General builtin class which is defined in riscv_builtins.
578 2. Vector builtin class which is a special builtin architecture
579 that implement intrinsic short into "pragma". */
580enum riscv_builtin_class
581{
582 RISCV_BUILTIN_GENERAL,
583 RISCV_BUILTIN_VECTOR
584};
585
586const unsigned int RISCV_BUILTIN_SHIFT = 1;
587
588/* Mask that selects the riscv_builtin_class part of a function code. */
589const unsigned int RISCV_BUILTIN_CLASS = (1 << RISCV_BUILTIN_SHIFT) - 1;
590
df48285b 591/* Routines implemented in riscv-string.cc. */
949f1ccf 592extern bool riscv_expand_strcmp (rtx, rtx, rtx, rtx, rtx);
df48285b
CM
593extern bool riscv_expand_strlen (rtx, rtx, rtx, rtx);
594
02fcaf41
CM
595/* Routines implemented in thead.cc. */
596extern bool th_mempair_operands_p (rtx[4], bool, machine_mode);
597extern void th_mempair_order_operands (rtx[4], bool, machine_mode);
598extern void th_mempair_prepare_save_restore_operands (rtx[4], bool,
599 machine_mode,
600 int, HOST_WIDE_INT,
601 int, HOST_WIDE_INT);
602extern void th_mempair_save_restore_regs (rtx[4], bool, machine_mode);
603#ifdef RTX_CODE
604extern const char*
605th_mempair_output_move (rtx[4], bool, machine_mode, RTX_CODE);
606#endif
607
065be0ff 608extern bool riscv_use_divmod_expander (void);
1d4d302a
YW
609void riscv_init_cumulative_args (CUMULATIVE_ARGS *, tree, rtx, tree, int);
610
09cae750 611#endif /* ! GCC_RISCV_PROTOS_H */