]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/v850/v850.h
Turn HARD_REGNO_NREGS into a target hook
[thirdparty/gcc.git] / gcc / config / v850 / v850.h
CommitLineData
956d6950 1/* Definitions of target machine for GNU compiler. NEC V850 series
cbe34bb5 2 Copyright (C) 1996-2017 Free Software Foundation, Inc.
ae180d84
JL
3 Contributed by Jeff Law (law@cygnus.com).
4
301ee2f3 5 This file is part of GCC.
ae180d84 6
301ee2f3 7 GCC is free software; you can redistribute it and/or modify
8376061d 8 it under the terms of the GNU General Public License as published by
2f83c7d6 9 the Free Software Foundation; either version 3, or (at your option)
8376061d 10 any later version.
ae180d84 11
301ee2f3 12 GCC is distributed in the hope that it will be useful,
8376061d
CM
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
ae180d84 16
ca48e5ef
GJL
17 Under Section 7 of GPL version 3, you are granted additional
18 permissions described in the GCC Runtime Library Exception, version
19 3.1, as published by the Free Software Foundation.
20
21 You should have received a copy of the GNU General Public License and
22 a copy of the GCC Runtime Library Exception along with this program;
23 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
2f83c7d6 24 <http://www.gnu.org/licenses/>. */
ae180d84 25
8b97c5f8
ZW
26#ifndef GCC_V850_H
27#define GCC_V850_H
28
223a9d64
N
29extern GTY(()) rtx v850_compare_op0;
30extern GTY(()) rtx v850_compare_op1;
31
ae180d84 32#undef LIB_SPEC
223a9d64
N
33#define LIB_SPEC "%{!shared:%{!symbolic:--start-group -lc -lgcc --end-group}}"
34
ae180d84
JL
35#undef ENDFILE_SPEC
36#undef LINK_SPEC
37#undef STARTFILE_SPEC
7a846a6c 38#undef ASM_SPEC
ae180d84 39
7a846a6c 40#define TARGET_CPU_generic 1
b4378319 41#define TARGET_CPU_v850e 2
223a9d64
N
42#define TARGET_CPU_v850e1 3
43#define TARGET_CPU_v850e2 4
44#define TARGET_CPU_v850e2v3 5
dbdbd982 45#define TARGET_CPU_v850e3v5 6
74aca74b 46
7a846a6c
NC
47#ifndef TARGET_CPU_DEFAULT
48#define TARGET_CPU_DEFAULT TARGET_CPU_generic
74aca74b 49#endif
ae180d84 50
7a846a6c
NC
51#define MASK_DEFAULT MASK_V850
52#define SUBTARGET_ASM_SPEC "%{!mv*:-mv850}"
53#define SUBTARGET_CPP_SPEC "%{!mv*:-D__v850__}"
7a846a6c 54
b4378319
NC
55/* Choose which processor will be the default.
56 We must pass a -mv850xx option to the assembler if no explicit -mv* option
57 is given, because the assembler's processor default may not be correct. */
58#if TARGET_CPU_DEFAULT == TARGET_CPU_v850e
59#undef MASK_DEFAULT
60#define MASK_DEFAULT MASK_V850E
61#undef SUBTARGET_ASM_SPEC
62#define SUBTARGET_ASM_SPEC "%{!mv*:-mv850e}"
63#undef SUBTARGET_CPP_SPEC
64#define SUBTARGET_CPP_SPEC "%{!mv*:-D__v850e__}"
b4378319 65#endif
7a846a6c 66
232830b7
NC
67#if TARGET_CPU_DEFAULT == TARGET_CPU_v850e1
68#undef MASK_DEFAULT
223a9d64
N
69#define MASK_DEFAULT MASK_V850E /* No practical difference. */
70#undef SUBTARGET_ASM_SPEC
71#define SUBTARGET_ASM_SPEC "%{!mv*:-mv850e1}"
72#undef SUBTARGET_CPP_SPEC
73#define SUBTARGET_CPP_SPEC "%{!mv*:-D__v850e1__} %{mv850e1:-D__v850e1__}"
223a9d64
N
74#endif
75
76#if TARGET_CPU_DEFAULT == TARGET_CPU_v850e2
77#undef MASK_DEFAULT
78#define MASK_DEFAULT MASK_V850E2
79#undef SUBTARGET_ASM_SPEC
80#define SUBTARGET_ASM_SPEC "%{!mv*:-mv850e2}"
81#undef SUBTARGET_CPP_SPEC
82#define SUBTARGET_CPP_SPEC "%{!mv*:-D__v850e2__} %{mv850e2:-D__v850e2__}"
223a9d64
N
83#endif
84
85#if TARGET_CPU_DEFAULT == TARGET_CPU_v850e2v3
86#undef MASK_DEFAULT
87#define MASK_DEFAULT MASK_V850E2V3
232830b7 88#undef SUBTARGET_ASM_SPEC
223a9d64 89#define SUBTARGET_ASM_SPEC "%{!mv*:-mv850e2v3}"
232830b7 90#undef SUBTARGET_CPP_SPEC
223a9d64 91#define SUBTARGET_CPP_SPEC "%{!mv*:-D__v850e2v3__} %{mv850e2v3:-D__v850e2v3__}"
232830b7
NC
92#endif
93
dbdbd982
NC
94#if TARGET_CPU_DEFAULT == TARGET_CPU_v850e3v5
95#undef MASK_DEFAULT
96#define MASK_DEFAULT MASK_V850E3V5
97#undef SUBTARGET_ASM_SPEC
98#define SUBTARGET_ASM_SPEC "%{!mv*:-mv850e3v5}"
99#undef SUBTARGET_CPP_SPEC
100#define SUBTARGET_CPP_SPEC "%{!mv*:-D__v850e3v5__} %{mv850e3v5:-D__v850e3v5__}"
101#undef TARGET_VERSION
102#define TARGET_VERSION fprintf (stderr, " (Renesas V850E3V5)");
103#endif
104
105#define TARGET_V850E3V5_UP ((TARGET_V850E3V5))
106#define TARGET_V850E2V3_UP ((TARGET_V850E2V3) || TARGET_V850E3V5_UP)
107#define TARGET_V850E2_UP ((TARGET_V850E2) || TARGET_V850E2V3_UP)
108#define TARGET_V850E_UP ((TARGET_V850E) || TARGET_V850E2_UP)
109#define TARGET_ALL ((TARGET_V850) || TARGET_V850E_UP)
223a9d64 110
b84d824d
NC
111#define ASM_SPEC "%{m850es:-mv850e1}%{!mv850es:%{mv*:-mv%*}} \
112%{mrelax:-mrelax} \
113%{m8byte-align:-m8byte-align} \
ff544f6b
NC
114%{msoft-float:-msoft-float} \
115%{mhard-float:-mhard-float} \
b84d824d
NC
116%{mgcc-abi:-mgcc-abi}"
117
118#define LINK_SPEC "%{mgcc-abi:-m v850}"
119
a40d79d7 120#define CPP_SPEC "\
dbdbd982 121 %{mv850e3v5:-D__v850e3v5__} \
a40d79d7
NC
122 %{mv850e2v3:-D__v850e2v3__} \
123 %{mv850e2:-D__v850e2__} \
124 %{mv850es:-D__v850e1__} \
125 %{mv850e1:-D__v850e1__} \
7cce15d4 126 %{mv850e:-D__v850e__} \
a40d79d7 127 %{mv850:-D__v850__} \
dbdbd982
NC
128 %(subtarget_cpp_spec) \
129 %{mep:-D__EP__}"
7a846a6c
NC
130
131#define EXTRA_SPECS \
132 { "subtarget_asm_spec", SUBTARGET_ASM_SPEC }, \
133 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }
134
b84d824d
NC
135
136/* Macro to decide when FPU instructions can be used. */
dbdbd982 137#define TARGET_USE_FPU (TARGET_V850E2V3_UP && ! TARGET_SOFT_FLOAT)
b84d824d
NC
138
139#define TARGET_CPU_CPP_BUILTINS() \
140 do \
141 { \
142 builtin_define( "__v851__" ); \
143 builtin_define( "__v850" ); \
144 builtin_define( "__v850__" ); \
145 builtin_assert( "machine=v850" ); \
146 builtin_assert( "cpu=v850" ); \
147 if (TARGET_EP) \
148 builtin_define ("__EP__"); \
149 if (TARGET_GCC_ABI) \
150 builtin_define ("__V850_GCC_ABI__"); \
151 else \
152 builtin_define ("__V850_RH850_ABI__"); \
153 if (! TARGET_DISABLE_CALLT) \
154 builtin_define ("__V850_CALLT__"); \
155 if (TARGET_8BYTE_ALIGN) \
156 builtin_define ("__V850_8BYTE_ALIGN__");\
157 builtin_define (TARGET_USE_FPU ? \
158 "__FPU_OK__" : "__NO_FPU__");\
159 } \
160 while(0)
ae180d84 161
dbdbd982 162#define MASK_CPU (MASK_V850 | MASK_V850E | MASK_V850E1 | MASK_V850E2 | MASK_V850E2V3 | MASK_V850E3V5)
ae180d84
JL
163\f
164/* Target machine storage layout */
165
166/* Define this if most significant bit is lowest numbered
167 in instructions that operate on numbered bit-fields.
168 This is not true on the NEC V850. */
169#define BITS_BIG_ENDIAN 0
170
171/* Define this if most significant byte of a word is the lowest numbered. */
172/* This is not true on the NEC V850. */
173#define BYTES_BIG_ENDIAN 0
174
175/* Define this if most significant word of a multiword number is lowest
176 numbered.
177 This is not true on the NEC V850. */
178#define WORDS_BIG_ENDIAN 0
179
ae180d84
JL
180/* Width of a word, in units (bytes). */
181#define UNITS_PER_WORD 4
182
ae180d84
JL
183/* Define this macro if it is advisable to hold scalars in registers
184 in a wider mode than that declared by the program. In such cases,
185 the value is constrained to be within the bounds of the declared
186 type, but kept valid in the wider mode. The signedness of the
187 extension may differ from that of the type.
188
189 Some simple experiments have shown that leaving UNSIGNEDP alone
190 generates the best overall code. */
191
192#define PROMOTE_MODE(MODE,UNSIGNEDP,TYPE) \
193 if (GET_MODE_CLASS (MODE) == MODE_INT \
194 && GET_MODE_SIZE (MODE) < 4) \
195 { (MODE) = SImode; }
196
197/* Allocation boundary (in *bits*) for storing arguments in argument list. */
198#define PARM_BOUNDARY 32
199
22f23985 200/* The stack goes in 32-bit lumps. */
b84d824d 201#define STACK_BOUNDARY BIGGEST_ALIGNMENT
ae180d84
JL
202
203/* Allocation boundary (in *bits*) for the code of a function.
204 16 is the minimum boundary; 32 would give better performance. */
b84d824d 205#define FUNCTION_BOUNDARY (((! TARGET_GCC_ABI) || optimize_size) ? 16 : 32)
ae180d84
JL
206
207/* No data type wants to be aligned rounder than this. */
b84d824d 208#define BIGGEST_ALIGNMENT (TARGET_8BYTE_ALIGN ? 64 : 32)
ae180d84
JL
209
210/* Alignment of field after `int : 0' in a structure. */
211#define EMPTY_FIELD_BOUNDARY 32
212
213/* No structure field wants to be aligned rounder than this. */
b84d824d 214#define BIGGEST_FIELD_ALIGNMENT BIGGEST_ALIGNMENT
ae180d84
JL
215
216/* Define this if move instructions will actually fail to work
217 when given unaligned data. */
223a9d64 218#define STRICT_ALIGNMENT (!TARGET_NO_STRICT_ALIGN)
ae180d84
JL
219
220/* Define this as 1 if `char' should by default be signed; else as 0.
221
d4de0221 222 On the NEC V850, loads do sign extension, so make this default. */
ae180d84 223#define DEFAULT_SIGNED_CHAR 1
fcbf5a00
JM
224
225#undef SIZE_TYPE
226#define SIZE_TYPE "unsigned int"
227
228#undef PTRDIFF_TYPE
229#define PTRDIFF_TYPE "int"
230
231#undef WCHAR_TYPE
232#define WCHAR_TYPE "long int"
233
234#undef WCHAR_TYPE_SIZE
235#define WCHAR_TYPE_SIZE BITS_PER_WORD
ae180d84
JL
236\f
237/* Standard register usage. */
238
239/* Number of actual hardware registers.
240 The hardware registers are assigned numbers for the compiler
241 from 0 to just below FIRST_PSEUDO_REGISTER.
242
243 All registers that the compiler knows about must be given numbers,
244 even those that are not normally considered general registers. */
245
223a9d64 246#define FIRST_PSEUDO_REGISTER 36
ae180d84
JL
247
248/* 1 for registers that have pervasive standard uses
249 and are not available for the register allocator. */
250
251#define FIXED_REGISTERS \
223a9d64 252 { 1, 1, 1, 1, 1, 1, 0, 0, \
ae180d84
JL
253 0, 0, 0, 0, 0, 0, 0, 0, \
254 0, 0, 0, 0, 0, 0, 0, 0, \
255 0, 0, 0, 0, 0, 0, 1, 0, \
223a9d64 256 1, 1, \
ae180d84
JL
257 1, 1}
258
259/* 1 for registers not available across function calls.
260 These must include the FIXED_REGISTERS and also any
261 registers that can be used without being saved.
262 The latter must include the registers where values are returned
263 and the register where structure-value addresses are passed.
264 Aside from that, you can include as many other registers as you
265 like. */
266
267#define CALL_USED_REGISTERS \
223a9d64 268 { 1, 1, 1, 1, 1, 1, 1, 1, \
ae180d84
JL
269 1, 1, 1, 1, 1, 1, 1, 1, \
270 1, 1, 1, 1, 0, 0, 0, 0, \
271 0, 0, 0, 0, 0, 0, 1, 1, \
223a9d64 272 1, 1, \
ae180d84
JL
273 1, 1}
274
275/* List the order in which to allocate registers. Each register must be
276 listed once, even those in FIXED_REGISTERS.
277
278 On the 850, we make the return registers first, then all of the volatile
279 registers, then the saved registers in reverse order to better save the
956d6950 280 registers with an out of line function, and finally the fixed
ae180d84
JL
281 registers. */
282
283#define REG_ALLOC_ORDER \
284{ \
285 10, 11, /* return registers */ \
286 12, 13, 14, 15, 16, 17, 18, 19, /* scratch registers */ \
287 6, 7, 8, 9, 31, /* argument registers */ \
288 29, 28, 27, 26, 25, 24, 23, 22, /* saved registers */ \
289 21, 20, 2, \
223a9d64
N
290 0, 1, 3, 4, 5, 30, 32, 33, /* fixed registers */ \
291 34, 35 \
ae180d84
JL
292}
293
ae180d84
JL
294\f
295/* Define the classes of registers for register constraints in the
296 machine description. Also define ranges of constants.
297
298 One of the classes must always be named ALL_REGS and include all hard regs.
299 If there is more than one class, another class must be named NO_REGS
300 and contain no registers.
301
302 The name GENERAL_REGS must be the name of a class (or an alias for
303 another name such as ALL_REGS). This is the class of registers
304 that is allowed by "g" or "r" in a register constraint.
305 Also, registers outside this class are allocated only when
306 instructions express preferences for them.
307
308 The classes must be numbered in nondecreasing order; that is,
309 a larger-numbered class must never be contained completely
310 in a smaller-numbered class.
311
312 For any two classes, it is very desirable that there be another
313 class that represents their union. */
314
3ce15347
NC
315enum reg_class
316{
b84d824d 317 NO_REGS, EVEN_REGS, GENERAL_REGS, ALL_REGS, LIM_REG_CLASSES
ae180d84
JL
318};
319
320#define N_REG_CLASSES (int) LIM_REG_CLASSES
321
d4de0221 322/* Give names of register classes as strings for dump file. */
ae180d84
JL
323
324#define REG_CLASS_NAMES \
b84d824d 325{ "NO_REGS", "EVEN_REGS", "GENERAL_REGS", "ALL_REGS", "LIM_REGS" }
ae180d84
JL
326
327/* Define which registers fit in which classes.
328 This is an initializer for a vector of HARD_REG_SET
329 of length N_REG_CLASSES. */
330
223a9d64
N
331#define REG_CLASS_CONTENTS \
332{ \
333 { 0x00000000,0x0 }, /* NO_REGS */ \
223a9d64 334 { 0x55555554,0x0 }, /* EVEN_REGS */ \
b84d824d 335 { 0xfffffffe,0x0 }, /* GENERAL_REGS */ \
223a9d64 336 { 0xffffffff,0x0 }, /* ALL_REGS */ \
ae180d84
JL
337}
338
339/* The same information, inverted:
340 Return the class number of the smallest class containing
341 reg number REGNO. This could be a conditional expression
342 or could index an array. */
343
223a9d64 344#define REGNO_REG_CLASS(REGNO) ((REGNO == CC_REGNUM || REGNO == FCC_REGNUM) ? NO_REGS : GENERAL_REGS)
ae180d84
JL
345
346/* The class value for index registers, and the one for base regs. */
347
348#define INDEX_REG_CLASS NO_REGS
349#define BASE_REG_CLASS GENERAL_REGS
350
ae180d84
JL
351/* Macros to check register numbers against specific register classes. */
352
353/* These assume that REGNO is a hard or pseudo reg number.
354 They give nonzero only if REGNO is a hard reg of the suitable class
355 or a pseudo reg currently allocated to a suitable hard reg.
356 Since they use reg_renumber, they are safe only once reg_renumber
aeb9f7cf
SB
357 has been allocated, which happens in reginfo.c during register
358 allocation. */
ae180d84 359
223a9d64
N
360#define REGNO_OK_FOR_BASE_P(regno) \
361 (((regno) < FIRST_PSEUDO_REGISTER \
362 && (regno) != CC_REGNUM \
363 && (regno) != FCC_REGNUM) \
364 || reg_renumber[regno] >= 0)
ae180d84
JL
365
366#define REGNO_OK_FOR_INDEX_P(regno) 0
367
c6150df6 368/* Convenience wrappers around insn_const_int_ok_for_constraint. */
ae180d84 369
c6150df6
NF
370#define CONST_OK_FOR_I(VALUE) \
371 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_I)
372#define CONST_OK_FOR_J(VALUE) \
373 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_J)
374#define CONST_OK_FOR_K(VALUE) \
375 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_K)
376#define CONST_OK_FOR_L(VALUE) \
377 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_L)
378#define CONST_OK_FOR_M(VALUE) \
379 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_M)
380#define CONST_OK_FOR_N(VALUE) \
381 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_N)
382#define CONST_OK_FOR_O(VALUE) \
383 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_O)
dbdbd982
NC
384#define CONST_OK_FOR_W(VALUE) \
385 insn_const_int_ok_for_constraint (VALUE, CONSTRAINT_W)
ae180d84
JL
386\f
387/* Stack layout; function entry, exit and calling. */
388
389/* Define this if pushing a word on the stack
390 makes the stack pointer a smaller address. */
391
62f9f30b 392#define STACK_GROWS_DOWNWARD 1
ae180d84 393
a4d05547 394/* Define this to nonzero if the nominal address of the stack frame
ae180d84
JL
395 is at the high-address end of the local variables;
396 that is, each additional local variable allocated
397 goes at a more negative offset in the frame. */
398
f62c8a5c 399#define FRAME_GROWS_DOWNWARD 1
ae180d84
JL
400
401/* Offset within stack frame to start allocating local variables at.
402 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
403 first local allocated. Otherwise, it is the offset to the BEGINNING
404 of the first local allocated. */
405
406#define STARTING_FRAME_OFFSET 0
407
408/* Offset of first parameter from the argument pointer register value. */
409/* Is equal to the size of the saved fp + pc, even if an fp isn't
410 saved since the value is used before we know. */
411
412#define FIRST_PARM_OFFSET(FNDECL) 0
413
414/* Specify the registers used for certain standard purposes.
415 The values of these macros are register numbers. */
416
417/* Register to use for pushing function arguments. */
223a9d64 418#define STACK_POINTER_REGNUM SP_REGNUM
ae180d84
JL
419
420/* Base register for access to local variables of the function. */
223a9d64 421#define FRAME_POINTER_REGNUM 34
ae180d84 422
29a65e3d 423/* Register containing return address from latest function call. */
223a9d64 424#define LINK_POINTER_REGNUM LP_REGNUM
29a65e3d 425
ae180d84
JL
426/* On some machines the offset between the frame pointer and starting
427 offset of the automatic variables is not known until after register
428 allocation has been done (for example, because the saved registers
429 are between these two locations). On those machines, define
430 `FRAME_POINTER_REGNUM' the number of a special, fixed register to
431 be used internally until the offset is known, and define
432 `HARD_FRAME_POINTER_REGNUM' to be actual the hard register number
433 used for the frame pointer.
434
435 You should define this macro only in the very rare circumstances
436 when it is not possible to calculate the offset between the frame
437 pointer and the automatic variables until after register
438 allocation has been completed. When this macro is defined, you
439 must also indicate in your definition of `ELIMINABLE_REGS' how to
440 eliminate `FRAME_POINTER_REGNUM' into either
441 `HARD_FRAME_POINTER_REGNUM' or `STACK_POINTER_REGNUM'.
442
443 Do not define this macro if it would be the same as
d4de0221 444 `FRAME_POINTER_REGNUM'. */
3ce15347 445#undef HARD_FRAME_POINTER_REGNUM
ae180d84
JL
446#define HARD_FRAME_POINTER_REGNUM 29
447
448/* Base register for access to arguments of the function. */
223a9d64 449#define ARG_POINTER_REGNUM 35
ae180d84
JL
450
451/* Register in which static-chain is passed to a function. */
3ce15347 452#define STATIC_CHAIN_REGNUM 20
ae180d84 453
ae180d84
JL
454/* If defined, this macro specifies a table of register pairs used to
455 eliminate unneeded registers that point into the stack frame. If
456 it is not defined, the only elimination attempted by the compiler
457 is to replace references to the frame pointer with references to
458 the stack pointer.
459
460 The definition of this macro is a list of structure
461 initializations, each of which specifies an original and
462 replacement register.
463
464 On some machines, the position of the argument pointer is not
465 known until the compilation is completed. In such a case, a
466 separate hard register must be used for the argument pointer.
467 This register can be eliminated by replacing it with either the
468 frame pointer or the argument pointer, depending on whether or not
469 the frame pointer has been eliminated.
470
471 In this case, you might specify:
472 #define ELIMINABLE_REGS \
473 {{ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
474 {ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM}, \
475 {FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}}
476
477 Note that the elimination of the argument pointer with the stack
d4de0221 478 pointer is specified first since that is the preferred elimination. */
ae180d84
JL
479
480#define ELIMINABLE_REGS \
481{{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
482 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM }, \
483 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
484 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM }} \
485
53680238
BE
486/* This macro returns the initial difference between the specified pair
487 of registers. */
ae180d84
JL
488
489#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
490{ \
491 if ((FROM) == FRAME_POINTER_REGNUM) \
38173d38 492 (OFFSET) = get_frame_size () + crtl->outgoing_args_size; \
ae180d84
JL
493 else if ((FROM) == ARG_POINTER_REGNUM) \
494 (OFFSET) = compute_frame_size (get_frame_size (), (long *)0); \
495 else \
f2f84cba 496 gcc_unreachable (); \
ae180d84
JL
497}
498
ae180d84 499/* Keep the stack pointer constant throughout the function. */
f73ad30e 500#define ACCUMULATE_OUTGOING_ARGS 1
ae180d84 501
a64761a3 502#define RETURN_ADDR_RTX(COUNT, FP) v850_return_addr (COUNT)
ae180d84
JL
503\f
504/* Define a data type for recording info about an argument list
505 during the scan of that argument list. This data type should
506 hold all necessary information about the function itself
507 and about the args processed so far, enough to enable macros
508 such as FUNCTION_ARG to determine where the next arg should go. */
509
510#define CUMULATIVE_ARGS struct cum_arg
b84d824d 511struct cum_arg { int nbytes; };
ae180d84 512
ae180d84
JL
513/* Initialize a variable CUM of type CUMULATIVE_ARGS
514 for a call to a function whose data type is FNTYPE.
515 For a library call, FNTYPE is 0. */
516
0f6937fe 517#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
b84d824d 518 do { (CUM).nbytes = 0; } while (0)
ae180d84 519
ae180d84
JL
520/* When a parameter is passed in a register, stack space is still
521 allocated for it. */
223a9d64 522#define REG_PARM_STACK_SPACE(DECL) 0
ae180d84 523
ae180d84
JL
524/* 1 if N is a possible register number for function argument passing. */
525
526#define FUNCTION_ARG_REGNO_P(N) (N >= 6 && N <= 9)
527
ae180d84 528#define DEFAULT_PCC_STRUCT_RETURN 0
ae180d84
JL
529
530/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
531 the stack pointer does not matter. The value is tested only in
532 functions that have frame pointers.
533 No definition is equivalent to always zero. */
534
535#define EXIT_IGNORE_STACK 1
536
bc9ec51b
JW
537/* Define this macro as a C expression that is nonzero for registers
538 used by the epilogue or the `return' pattern. */
539
540#define EPILOGUE_USES(REGNO) \
541 (reload_completed && (REGNO) == LINK_POINTER_REGNUM)
542
ae180d84
JL
543/* Output assembler code to FILE to increment profiler label # LABELNO
544 for profiling a function entry. */
545
546#define FUNCTION_PROFILER(FILE, LABELNO) ;
547
ae180d84
JL
548/* Length in units of the trampoline for entering a nested function. */
549
550#define TRAMPOLINE_SIZE 24
551
ae180d84
JL
552/* Addressing modes, and classification of registers for them. */
553
554\f
555/* 1 if X is an rtx for a constant that is a valid address. */
556
1933ec7e
JW
557/* ??? This seems too exclusive. May get better code by accepting more
558 possibilities here, in particular, should accept ZDA_NAME SYMBOL_REFs. */
559
c6150df6 560#define CONSTANT_ADDRESS_P(X) constraint_satisfied_p (X, CONSTRAINT_K)
ae180d84
JL
561
562/* Maximum number of registers that can appear in a valid memory address. */
563
564#define MAX_REGS_PER_ADDRESS 1
ae180d84 565\f
223a9d64
N
566/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
567 return the mode to be used for the comparison.
568
569 For floating-point equality comparisons, CCFPEQmode should be used.
570 VOIDmode should be used in all other cases.
571
572 For integer comparisons against zero, reduce to CCNOmode or CCZmode if
573 possible, to allow for more combinations. */
574
575#define SELECT_CC_MODE(OP, X, Y) v850_select_cc_mode (OP, X, Y)
576
ae180d84
JL
577/* Tell final.c how to eliminate redundant test instructions. */
578
579/* Here we define machine-dependent flags and fields in cc_status
8aeea6e6 580 (see `conditions.h'). No extra ones are needed for the VAX. */
ae180d84
JL
581
582/* Store in cc_status the expressions
583 that the condition codes will describe
584 after execution of an instruction whose pattern is EXP.
585 Do not alter them if the instruction would not alter the cc's. */
586
587#define CC_OVERFLOW_UNUSABLE 0x200
588#define CC_NO_CARRY CC_NO_OVERFLOW
589#define NOTICE_UPDATE_CC(EXP, INSN) notice_update_cc(EXP, INSN)
590
ae180d84
JL
591/* Nonzero if access to memory by bytes or half words is no faster
592 than accessing full words. */
593#define SLOW_BYTE_ACCESS 1
594
ae180d84
JL
595/* According expr.c, a value of around 6 should minimize code size, and
596 for the V850 series, that's our primary concern. */
e04ad03d 597#define MOVE_RATIO(speed) 6
ae180d84
JL
598
599/* Indirect calls are expensive, never turn a direct call
600 into an indirect call. */
1e8552c2 601#define NO_FUNCTION_CSE 1
ae180d84 602
3ce15347
NC
603/* The four different data regions on the v850. */
604typedef enum
605{
606 DATA_AREA_NORMAL,
607 DATA_AREA_SDA,
608 DATA_AREA_TDA,
609 DATA_AREA_ZDA
610} v850_data_area;
611
3ce15347
NC
612#define TEXT_SECTION_ASM_OP "\t.section .text"
613#define DATA_SECTION_ASM_OP "\t.section .data"
614#define BSS_SECTION_ASM_OP "\t.section .bss"
ae180d84 615#define SDATA_SECTION_ASM_OP "\t.section .sdata,\"aw\""
3ce15347 616#define SBSS_SECTION_ASM_OP "\t.section .sbss,\"aw\""
3ce15347 617
471b6f1b
HPN
618#define SCOMMON_ASM_OP "\t.scomm\t"
619#define ZCOMMON_ASM_OP "\t.zcomm\t"
620#define TCOMMON_ASM_OP "\t.tcomm\t"
ae180d84 621
ae180d84
JL
622#define ASM_COMMENT_START "#"
623
624/* Output to assembler file text saying following lines
625 may contain character constants, extra white space, comments, etc. */
626
627#define ASM_APP_ON "#APP\n"
628
629/* Output to assembler file text saying following lines
630 no longer contain unusual constructs. */
631
632#define ASM_APP_OFF "#NO_APP\n"
633
61db4608
NC
634#undef USER_LABEL_PREFIX
635#define USER_LABEL_PREFIX "_"
636
ae180d84 637/* This says how to output the assembler to define a global
6db34dd4 638 uninitialized but not common symbol. */
ae180d84 639
f7620587 640#define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
6db34dd4 641 asm_output_aligned_bss ((FILE), (DECL), (NAME), (SIZE), (ALIGN))
ae180d84 642
3ce15347
NC
643#undef ASM_OUTPUT_ALIGNED_BSS
644#define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
645 v850_output_aligned_bss (FILE, DECL, NAME, SIZE, ALIGN)
646
647/* This says how to output the assembler to define a global
d4de0221 648 uninitialized, common symbol. */
3ce15347
NC
649#undef ASM_OUTPUT_ALIGNED_COMMON
650#undef ASM_OUTPUT_COMMON
651#define ASM_OUTPUT_ALIGNED_DECL_COMMON(FILE, DECL, NAME, SIZE, ALIGN) \
652 v850_output_common (FILE, DECL, NAME, SIZE, ALIGN)
653
654/* This says how to output the assembler to define a local
d4de0221 655 uninitialized symbol. */
3ce15347
NC
656#undef ASM_OUTPUT_ALIGNED_LOCAL
657#undef ASM_OUTPUT_LOCAL
658#define ASM_OUTPUT_ALIGNED_DECL_LOCAL(FILE, DECL, NAME, SIZE, ALIGN) \
659 v850_output_local (FILE, DECL, NAME, SIZE, ALIGN)
660
506a61b1
KG
661/* Globalizing directive for a label. */
662#define GLOBAL_ASM_OP "\t.global "
ae180d84 663
4977bab6 664#define ASM_PN_FORMAT "%s___%lu"
ae180d84
JL
665
666/* This is how we tell the assembler that two symbols have the same value. */
667
668#define ASM_OUTPUT_DEF(FILE,NAME1,NAME2) \
669 do { assemble_name(FILE, NAME1); \
670 fputs(" = ", FILE); \
671 assemble_name(FILE, NAME2); \
672 fputc('\n', FILE); } while (0)
673
674
675/* How to refer to registers in assembler output.
676 This sequence is indexed by compiler's hard-register-number (see above). */
677
223a9d64
N
678#define REGISTER_NAMES \
679{ "r0", "r1", "r2", "sp", "gp", "r5", "r6" , "r7", \
680 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15", \
681 "r16", "r17", "r18", "r19", "r20", "r21", "r22", "r23", \
682 "r24", "r25", "r26", "r27", "r28", "r29", "ep", "r31", \
683 "psw", "fcc", \
ae180d84
JL
684 ".fp", ".ap"}
685
223a9d64
N
686/* Register numbers */
687
688#define ADDITIONAL_REGISTER_NAMES \
689{ { "zero", ZERO_REGNUM }, \
690 { "hp", 2 }, \
691 { "r3", 3 }, \
692 { "r4", 4 }, \
693 { "tp", 5 }, \
694 { "fp", 29 }, \
695 { "r30", 30 }, \
696 { "lp", LP_REGNUM} }
ae180d84 697
ae180d84
JL
698/* This is how to output an element of a case-vector that is absolute. */
699
700#define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
761c70aa
KG
701 fprintf (FILE, "\t%s .L%d\n", \
702 (TARGET_BIG_SWITCH ? ".long" : ".short"), VALUE)
ae180d84
JL
703
704/* This is how to output an element of a case-vector that is relative. */
705
df5c71ac
DD
706/* Disable the shift, which is for the currently disabled "switch"
707 opcode. Se casesi in v850.md. */
223a9d64 708
b4378319
NC
709#define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
710 fprintf (FILE, "\t%s %s.L%d-.L%d%s\n", \
1933ec7e 711 (TARGET_BIG_SWITCH ? ".long" : ".short"), \
dbdbd982 712 (0 && ! TARGET_BIG_SWITCH && (TARGET_V850E_UP) ? "(" : ""), \
b4378319 713 VALUE, REL, \
dbdbd982 714 (0 && ! TARGET_BIG_SWITCH && (TARGET_V850E_UP) ? ")>>1" : ""))
ae180d84 715
674fdc14 716#define ASM_OUTPUT_ALIGN(FILE, LOG) \
ae180d84
JL
717 if ((LOG) != 0) \
718 fprintf (FILE, "\t.align %d\n", (LOG))
719
956d6950 720/* We don't have to worry about dbx compatibility for the v850. */
ae180d84
JL
721#define DEFAULT_GDB_EXTENSIONS 1
722
b84d824d 723/* Use dwarf2 debugging info by default. */
b12b5029 724#undef PREFERRED_DEBUGGING_TYPE
b84d824d
NC
725#define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
726
727#define DWARF2_FRAME_INFO 1
728#define DWARF2_UNWIND_INFO 0
729#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LINK_POINTER_REGNUM)
730#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LINK_POINTER_REGNUM)
b12b5029
NC
731
732#ifndef ASM_GENERATE_INTERNAL_LABEL
733#define ASM_GENERATE_INTERNAL_LABEL(STRING, PREFIX, NUM) \
734 sprintf (STRING, "*.%s%u", PREFIX, (unsigned int)(NUM))
735#endif
ae180d84 736
ae180d84
JL
737/* Specify the machine mode that this machine uses
738 for the index in the tablejump instruction. */
1933ec7e 739#define CASE_VECTOR_MODE (TARGET_BIG_SWITCH ? SImode : HImode)
ae180d84 740
18543a22
ILT
741/* Define as C expression which evaluates to nonzero if the tablejump
742 instruction expects the table to contain offsets from the address of the
743 table.
d4de0221 744 Do not define this if the table should contain absolute addresses. */
18543a22 745#define CASE_VECTOR_PC_RELATIVE 1
1933ec7e
JW
746
747/* The switch instruction requires that the jump table immediately follow
d4de0221 748 it. */
223a9d64 749#define JUMP_TABLES_IN_TEXT_SECTION (!TARGET_JUMP_TABLES_IN_DATA_SECTION)
1933ec7e 750
1933ec7e
JW
751#undef ASM_OUTPUT_BEFORE_CASE_LABEL
752#define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE,PREFIX,NUM,TABLE) \
753 ASM_OUTPUT_ALIGN ((FILE), (TARGET_BIG_SWITCH ? 2 : 1));
ae180d84 754
9e11bfef 755#define WORD_REGISTER_OPERATIONS 1
ae180d84
JL
756
757/* Byte and short loads sign extend the value to a word. */
758#define LOAD_EXTEND_OP(MODE) SIGN_EXTEND
759
ae180d84
JL
760/* Max number of bytes we can move from memory to memory
761 in one reasonably fast instruction. */
762#define MOVE_MAX 4
763
764/* Define if shifts truncate the shift count
765 which implies one can omit a sign-extension or zero-extension
766 of a shift count. */
767#define SHIFT_COUNT_TRUNCATED 1
768
769/* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
770 is done just by pretending it is already truncated. */
771#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
772
ae180d84
JL
773/* Specify the machine mode that pointers have.
774 After generation of rtl, the compiler makes no further distinction
775 between pointers and any other objects of this machine mode. */
776#define Pmode SImode
777
778/* A function address in a call instruction
779 is a byte address (for indexing purposes)
780 so give the MEM rtx a byte's mode. */
781#define FUNCTION_MODE QImode
782
ae180d84 783/* Tell compiler we want to support GHS pragmas */
c58b209a
NB
784#define REGISTER_TARGET_PRAGMAS() do { \
785 c_register_pragma ("ghs", "interrupt", ghs_pragma_interrupt); \
786 c_register_pragma ("ghs", "section", ghs_pragma_section); \
787 c_register_pragma ("ghs", "starttda", ghs_pragma_starttda); \
788 c_register_pragma ("ghs", "startsda", ghs_pragma_startsda); \
789 c_register_pragma ("ghs", "startzda", ghs_pragma_startzda); \
790 c_register_pragma ("ghs", "endtda", ghs_pragma_endtda); \
791 c_register_pragma ("ghs", "endsda", ghs_pragma_endsda); \
792 c_register_pragma ("ghs", "endzda", ghs_pragma_endzda); \
8b97c5f8 793} while (0)
3ce15347
NC
794
795/* enum GHS_SECTION_KIND is an enumeration of the kinds of sections that
796 can appear in the "ghs section" pragma. These names are used to index
797 into the GHS_default_section_names[] and GHS_current_section_names[]
798 that are defined in v850.c, and so the ordering of each must remain
839a4992 799 consistent.
3ce15347
NC
800
801 These arrays give the default and current names for each kind of
802 section defined by the GHS pragmas. The current names can be changed
803 by the "ghs section" pragma. If the current names are null, use
804 the default names. Note that the two arrays have different types.
805
806 For the *normal* section kinds (like .data, .text, etc.) we do not
807 want to explicitly force the name of these sections, but would rather
808 let the linker (or at least the back end) choose the name of the
cd47dfd0 809 section, UNLESS the user has forced a specific name for these section
3ce15347
NC
810 kinds. To accomplish this set the name in ghs_default_section_names
811 to null. */
812
813enum GHS_section_kind
814{
815 GHS_SECTION_KIND_DEFAULT,
816
817 GHS_SECTION_KIND_TEXT,
818 GHS_SECTION_KIND_DATA,
819 GHS_SECTION_KIND_RODATA,
820 GHS_SECTION_KIND_BSS,
821 GHS_SECTION_KIND_SDATA,
822 GHS_SECTION_KIND_ROSDATA,
823 GHS_SECTION_KIND_TDATA,
824 GHS_SECTION_KIND_ZDATA,
825 GHS_SECTION_KIND_ROZDATA,
826
827 COUNT_OF_GHS_SECTION_KINDS /* must be last */
828};
ae180d84 829
c3edd394
NC
830/* The following code is for handling pragmas supported by the
831 v850 compiler produced by Green Hills Software. This is at
832 the specific request of a customer. */
833
834typedef struct data_area_stack_element
835{
836 struct data_area_stack_element * prev;
837 v850_data_area data_area; /* Current default data area. */
838} data_area_stack_element;
839
840/* Track the current data area set by the
841 data area pragma (which can be nested). */
842extern data_area_stack_element * data_area_stack;
843
844/* Names of the various data areas used on the v850. */
cd47dfd0
NC
845extern const char * GHS_default_section_names [(int) COUNT_OF_GHS_SECTION_KINDS];
846extern const char * GHS_current_section_names [(int) COUNT_OF_GHS_SECTION_KINDS];
c3edd394 847
38e01259 848/* The assembler op to start the file. */
ae180d84
JL
849
850#define FILE_ASM_OP "\t.file\n"
851
ae180d84
JL
852/* Implement ZDA, TDA, and SDA */
853
854#define EP_REGNUM 30 /* ep register number */
855
50d1ff6a
RH
856#define SYMBOL_FLAG_ZDA (SYMBOL_FLAG_MACH_DEP << 0)
857#define SYMBOL_FLAG_TDA (SYMBOL_FLAG_MACH_DEP << 1)
858#define SYMBOL_FLAG_SDA (SYMBOL_FLAG_MACH_DEP << 2)
859#define SYMBOL_REF_ZDA_P(X) ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_ZDA) != 0)
860#define SYMBOL_REF_TDA_P(X) ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_TDA) != 0)
861#define SYMBOL_REF_SDA_P(X) ((SYMBOL_REF_FLAGS (X) & SYMBOL_FLAG_SDA) != 0)
ae180d84 862
d6b5193b
RS
863#define TARGET_ASM_INIT_SECTIONS v850_asm_init_sections
864
122603fa
N
865/* Define this so that the cc1plus will not think that system header files
866 need an implicit 'extern "C" { ... }' assumed. This breaks testing C++
867 in a build directory where the libstdc++ header files are found via a
868 -isystem <path-to-build-dir>. */
869#define NO_IMPLICIT_EXTERN_C
223a9d64 870
dbdbd982
NC
871#define ADJUST_INSN_LENGTH(INSN, LENGTH) \
872 ((LENGTH) = v850_adjust_insn_length ((INSN), (LENGTH)))
873
122603fa 874#endif /* ! GCC_V850_H */