]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/final.c
avr-mcus.def: Remove atmega26hvg...
[thirdparty/gcc.git] / gcc / final.c
CommitLineData
3cf2715d 1/* Convert RTL to assembler code and output it, for GNU compiler.
23a5b65a 2 Copyright (C) 1987-2014 Free Software Foundation, Inc.
3cf2715d 3
1322177d 4This file is part of GCC.
3cf2715d 5
1322177d
LB
6GCC is free software; you can redistribute it and/or modify it under
7the terms of the GNU General Public License as published by the Free
9dcd6f09 8Software Foundation; either version 3, or (at your option) any later
1322177d 9version.
3cf2715d 10
1322177d
LB
11GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12WARRANTY; without even the implied warranty of MERCHANTABILITY or
13FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14for more details.
3cf2715d
DE
15
16You should have received a copy of the GNU General Public License
9dcd6f09
NC
17along with GCC; see the file COPYING3. If not see
18<http://www.gnu.org/licenses/>. */
3cf2715d 19
3cf2715d
DE
20/* This is the final pass of the compiler.
21 It looks at the rtl code for a function and outputs assembler code.
22
23 Call `final_start_function' to output the assembler code for function entry,
24 `final' to output assembler code for some RTL code,
25 `final_end_function' to output assembler code for function exit.
26 If a function is compiled in several pieces, each piece is
27 output separately with `final'.
28
29 Some optimizations are also done at this level.
30 Move instructions that were made unnecessary by good register allocation
31 are detected and omitted from the output. (Though most of these
32 are removed by the last jump pass.)
33
34 Instructions to set the condition codes are omitted when it can be
35 seen that the condition codes already had the desired values.
36
37 In some cases it is sufficient if the inherited condition codes
38 have related values, but this may require the following insn
39 (the one that tests the condition codes) to be modified.
40
41 The code for the function prologue and epilogue are generated
08c148a8
NB
42 directly in assembler by the target functions function_prologue and
43 function_epilogue. Those instructions never exist as rtl. */
3cf2715d
DE
44
45#include "config.h"
670ee920 46#include "system.h"
4977bab6
ZW
47#include "coretypes.h"
48#include "tm.h"
3cf2715d
DE
49
50#include "tree.h"
d8a2d370 51#include "varasm.h"
27c07cc5 52#include "hard-reg-set.h"
3cf2715d 53#include "rtl.h"
6baf1cc8 54#include "tm_p.h"
3cf2715d
DE
55#include "regs.h"
56#include "insn-config.h"
3cf2715d 57#include "insn-attr.h"
3cf2715d
DE
58#include "recog.h"
59#include "conditions.h"
60#include "flags.h"
3cf2715d 61#include "output.h"
3d195391 62#include "except.h"
49ad7cfa 63#include "function.h"
0cbd9993
MLI
64#include "rtl-error.h"
65#include "toplev.h" /* exact_log2, floor_log2 */
d6f4ec51 66#include "reload.h"
ab87f8c8 67#include "intl.h"
be1bb652 68#include "basic-block.h"
08c148a8 69#include "target.h"
ad0c4c36 70#include "targhooks.h"
a5a42b92 71#include "debug.h"
49d801d3 72#include "expr.h"
ef330312 73#include "tree-pass.h"
ef330312 74#include "cgraph.h"
442b4905 75#include "tree-ssa.h"
ef330312 76#include "coverage.h"
6fb5fa3c 77#include "df.h"
c8aea42c 78#include "ggc.h"
edbed3d3
JH
79#include "cfgloop.h"
80#include "params.h"
6f4185d7 81#include "tree-pretty-print.h" /* for dump_function_header */
ef1b3fda 82#include "asan.h"
807e902e 83#include "wide-int-print.h"
3cf2715d 84
440aabf8
NB
85#ifdef XCOFF_DEBUGGING_INFO
86#include "xcoffout.h" /* Needed for external data
87 declarations for e.g. AIX 4.x. */
88#endif
89
76ead72b 90#include "dwarf2out.h"
76ead72b 91
6a08f7b3
DP
92#ifdef DBX_DEBUGGING_INFO
93#include "dbxout.h"
94#endif
95
ce82daed
DB
96#ifdef SDB_DEBUGGING_INFO
97#include "sdbout.h"
98#endif
99
906668bb
BS
100/* Most ports that aren't using cc0 don't need to define CC_STATUS_INIT.
101 So define a null default for it to save conditionalization later. */
3cf2715d
DE
102#ifndef CC_STATUS_INIT
103#define CC_STATUS_INIT
104#endif
105
3cf2715d
DE
106/* Is the given character a logical line separator for the assembler? */
107#ifndef IS_ASM_LOGICAL_LINE_SEPARATOR
980d8882 108#define IS_ASM_LOGICAL_LINE_SEPARATOR(C, STR) ((C) == ';')
3cf2715d
DE
109#endif
110
75197b37
BS
111#ifndef JUMP_TABLES_IN_TEXT_SECTION
112#define JUMP_TABLES_IN_TEXT_SECTION 0
113#endif
114
589fe865 115/* Bitflags used by final_scan_insn. */
70aacc97
JJ
116#define SEEN_NOTE 1
117#define SEEN_EMITTED 2
589fe865 118
3cf2715d 119/* Last insn processed by final_scan_insn. */
b1a9f6a0
RH
120static rtx debug_insn;
121rtx current_output_insn;
3cf2715d
DE
122
123/* Line number of last NOTE. */
124static int last_linenum;
125
6c52e687
CC
126/* Last discriminator written to assembly. */
127static int last_discriminator;
128
129/* Discriminator of current block. */
130static int discriminator;
131
eac40081
RK
132/* Highest line number in current block. */
133static int high_block_linenum;
134
135/* Likewise for function. */
136static int high_function_linenum;
137
3cf2715d 138/* Filename of last NOTE. */
3cce094d 139static const char *last_filename;
3cf2715d 140
d752cfdb
JJ
141/* Override filename and line number. */
142static const char *override_filename;
143static int override_linenum;
144
b8176fe4
EB
145/* Whether to force emission of a line note before the next insn. */
146static bool force_source_line = false;
b0efb46b 147
5f2f0edd 148extern const int length_unit_log; /* This is defined in insn-attrtab.c. */
fc470718 149
3cf2715d 150/* Nonzero while outputting an `asm' with operands.
535a42b1 151 This means that inconsistencies are the user's fault, so don't die.
3cf2715d 152 The precise value is the insn being output, to pass to error_for_asm. */
c8b94768 153rtx this_is_asm_operands;
3cf2715d
DE
154
155/* Number of operands of this insn, for an `asm' with operands. */
22bf4422 156static unsigned int insn_noperands;
3cf2715d
DE
157
158/* Compare optimization flag. */
159
160static rtx last_ignored_compare = 0;
161
3cf2715d
DE
162/* Assign a unique number to each insn that is output.
163 This can be used to generate unique local labels. */
164
165static int insn_counter = 0;
166
167#ifdef HAVE_cc0
168/* This variable contains machine-dependent flags (defined in tm.h)
169 set and examined by output routines
170 that describe how to interpret the condition codes properly. */
171
172CC_STATUS cc_status;
173
174/* During output of an insn, this contains a copy of cc_status
175 from before the insn. */
176
177CC_STATUS cc_prev_status;
178#endif
179
18c038b9 180/* Number of unmatched NOTE_INSN_BLOCK_BEG notes we have seen. */
3cf2715d
DE
181
182static int block_depth;
183
184/* Nonzero if have enabled APP processing of our assembler output. */
185
186static int app_on;
187
188/* If we are outputting an insn sequence, this contains the sequence rtx.
189 Zero otherwise. */
190
191rtx final_sequence;
192
193#ifdef ASSEMBLER_DIALECT
194
195/* Number of the assembler dialect to use, starting at 0. */
196static int dialect_number;
197#endif
198
afe48e06
RH
199/* Nonnull if the insn currently being emitted was a COND_EXEC pattern. */
200rtx current_insn_predicate;
afe48e06 201
6ca5d1f6
JJ
202/* True if printing into -fdump-final-insns= dump. */
203bool final_insns_dump_p;
204
ddd84654
JJ
205/* True if profile_function should be called, but hasn't been called yet. */
206static bool need_profile_function;
207
6cf9ac28 208static int asm_insn_count (rtx);
6cf9ac28
AJ
209static void profile_function (FILE *);
210static void profile_after_prologue (FILE *);
ed5ef2e4 211static bool notice_source_line (rtx, bool *);
6fb5fa3c 212static rtx walk_alter_subreg (rtx *, bool *);
6cf9ac28
AJ
213static void output_asm_name (void);
214static void output_alternate_entry_point (FILE *, rtx);
215static tree get_mem_expr_from_op (rtx, int *);
216static void output_asm_operand_names (rtx *, int *, int);
e9a25f70 217#ifdef LEAF_REGISTERS
6cf9ac28 218static void leaf_renumber_regs (rtx);
e9a25f70
JL
219#endif
220#ifdef HAVE_cc0
6cf9ac28 221static int alter_cond (rtx);
e9a25f70 222#endif
ca3075bd 223#ifndef ADDR_VEC_ALIGN
6cf9ac28 224static int final_addr_vec_align (rtx);
ca3075bd 225#endif
6cf9ac28 226static int align_fuzz (rtx, rtx, int, unsigned);
27c07cc5 227static void collect_fn_hard_reg_usage (void);
26e288ba 228static tree get_call_fndecl (rtx);
3cf2715d
DE
229\f
230/* Initialize data in final at the beginning of a compilation. */
231
232void
6cf9ac28 233init_final (const char *filename ATTRIBUTE_UNUSED)
3cf2715d 234{
3cf2715d 235 app_on = 0;
3cf2715d
DE
236 final_sequence = 0;
237
238#ifdef ASSEMBLER_DIALECT
239 dialect_number = ASSEMBLER_DIALECT;
240#endif
241}
242
08c148a8 243/* Default target function prologue and epilogue assembler output.
b9f22704 244
08c148a8
NB
245 If not overridden for epilogue code, then the function body itself
246 contains return instructions wherever needed. */
247void
6cf9ac28
AJ
248default_function_pro_epilogue (FILE *file ATTRIBUTE_UNUSED,
249 HOST_WIDE_INT size ATTRIBUTE_UNUSED)
08c148a8
NB
250{
251}
252
14d11d40
IS
253void
254default_function_switched_text_sections (FILE *file ATTRIBUTE_UNUSED,
255 tree decl ATTRIBUTE_UNUSED,
256 bool new_is_cold ATTRIBUTE_UNUSED)
257{
258}
259
b4c25db2
NB
260/* Default target hook that outputs nothing to a stream. */
261void
6cf9ac28 262no_asm_to_stream (FILE *file ATTRIBUTE_UNUSED)
b4c25db2
NB
263{
264}
265
3cf2715d
DE
266/* Enable APP processing of subsequent output.
267 Used before the output from an `asm' statement. */
268
269void
6cf9ac28 270app_enable (void)
3cf2715d
DE
271{
272 if (! app_on)
273 {
51723711 274 fputs (ASM_APP_ON, asm_out_file);
3cf2715d
DE
275 app_on = 1;
276 }
277}
278
279/* Disable APP processing of subsequent output.
280 Called from varasm.c before most kinds of output. */
281
282void
6cf9ac28 283app_disable (void)
3cf2715d
DE
284{
285 if (app_on)
286 {
51723711 287 fputs (ASM_APP_OFF, asm_out_file);
3cf2715d
DE
288 app_on = 0;
289 }
290}
291\f
f5d927c0 292/* Return the number of slots filled in the current
3cf2715d
DE
293 delayed branch sequence (we don't count the insn needing the
294 delay slot). Zero if not in a delayed branch sequence. */
295
296#ifdef DELAY_SLOTS
297int
6cf9ac28 298dbr_sequence_length (void)
3cf2715d
DE
299{
300 if (final_sequence != 0)
301 return XVECLEN (final_sequence, 0) - 1;
302 else
303 return 0;
304}
305#endif
306\f
307/* The next two pages contain routines used to compute the length of an insn
308 and to shorten branches. */
309
310/* Arrays for insn lengths, and addresses. The latter is referenced by
311 `insn_current_length'. */
312
addd7df6 313static int *insn_lengths;
9d98a694 314
9771b263 315vec<int> insn_addresses_;
3cf2715d 316
ea3cbda5
R
317/* Max uid for which the above arrays are valid. */
318static int insn_lengths_max_uid;
319
3cf2715d
DE
320/* Address of insn being processed. Used by `insn_current_length'. */
321int insn_current_address;
322
fc470718
R
323/* Address of insn being processed in previous iteration. */
324int insn_last_address;
325
d6a7951f 326/* known invariant alignment of insn being processed. */
fc470718
R
327int insn_current_align;
328
95707627
R
329/* After shorten_branches, for any insn, uid_align[INSN_UID (insn)]
330 gives the next following alignment insn that increases the known
331 alignment, or NULL_RTX if there is no such insn.
332 For any alignment obtained this way, we can again index uid_align with
333 its uid to obtain the next following align that in turn increases the
334 alignment, till we reach NULL_RTX; the sequence obtained this way
335 for each insn we'll call the alignment chain of this insn in the following
336 comments. */
337
f5d927c0
KH
338struct label_alignment
339{
9e423e6d
JW
340 short alignment;
341 short max_skip;
342};
343
344static rtx *uid_align;
345static int *uid_shuid;
346static struct label_alignment *label_align;
95707627 347
3cf2715d
DE
348/* Indicate that branch shortening hasn't yet been done. */
349
350void
6cf9ac28 351init_insn_lengths (void)
3cf2715d 352{
95707627
R
353 if (uid_shuid)
354 {
355 free (uid_shuid);
356 uid_shuid = 0;
357 }
358 if (insn_lengths)
359 {
360 free (insn_lengths);
361 insn_lengths = 0;
ea3cbda5 362 insn_lengths_max_uid = 0;
95707627 363 }
d327457f
JR
364 if (HAVE_ATTR_length)
365 INSN_ADDRESSES_FREE ();
95707627
R
366 if (uid_align)
367 {
368 free (uid_align);
369 uid_align = 0;
370 }
3cf2715d
DE
371}
372
373/* Obtain the current length of an insn. If branch shortening has been done,
6fc0bb99 374 get its actual length. Otherwise, use FALLBACK_FN to calculate the
070a7956 375 length. */
4df199d1 376static int
d327457f 377get_attr_length_1 (rtx insn, int (*fallback_fn) (rtx))
3cf2715d 378{
3cf2715d
DE
379 rtx body;
380 int i;
381 int length = 0;
382
d327457f
JR
383 if (!HAVE_ATTR_length)
384 return 0;
385
ea3cbda5 386 if (insn_lengths_max_uid > INSN_UID (insn))
3cf2715d
DE
387 return insn_lengths[INSN_UID (insn)];
388 else
389 switch (GET_CODE (insn))
390 {
391 case NOTE:
392 case BARRIER:
393 case CODE_LABEL:
b5b8b0ac 394 case DEBUG_INSN:
3cf2715d
DE
395 return 0;
396
397 case CALL_INSN:
3cf2715d 398 case JUMP_INSN:
39718607 399 length = fallback_fn (insn);
3cf2715d
DE
400 break;
401
402 case INSN:
403 body = PATTERN (insn);
404 if (GET_CODE (body) == USE || GET_CODE (body) == CLOBBER)
405 return 0;
406
407 else if (GET_CODE (body) == ASM_INPUT || asm_noperands (body) >= 0)
070a7956 408 length = asm_insn_count (body) * fallback_fn (insn);
3cf2715d
DE
409 else if (GET_CODE (body) == SEQUENCE)
410 for (i = 0; i < XVECLEN (body, 0); i++)
47d268d0 411 length += get_attr_length_1 (XVECEXP (body, 0, i), fallback_fn);
3cf2715d 412 else
070a7956 413 length = fallback_fn (insn);
e9a25f70
JL
414 break;
415
416 default:
417 break;
3cf2715d
DE
418 }
419
420#ifdef ADJUST_INSN_LENGTH
421 ADJUST_INSN_LENGTH (insn, length);
422#endif
423 return length;
3cf2715d 424}
070a7956
R
425
426/* Obtain the current length of an insn. If branch shortening has been done,
427 get its actual length. Otherwise, get its maximum length. */
428int
429get_attr_length (rtx insn)
430{
431 return get_attr_length_1 (insn, insn_default_length);
432}
433
434/* Obtain the current length of an insn. If branch shortening has been done,
435 get its actual length. Otherwise, get its minimum length. */
436int
437get_attr_min_length (rtx insn)
438{
439 return get_attr_length_1 (insn, insn_min_length);
440}
3cf2715d 441\f
fc470718
R
442/* Code to handle alignment inside shorten_branches. */
443
444/* Here is an explanation how the algorithm in align_fuzz can give
445 proper results:
446
447 Call a sequence of instructions beginning with alignment point X
448 and continuing until the next alignment point `block X'. When `X'
f5d927c0 449 is used in an expression, it means the alignment value of the
fc470718 450 alignment point.
f5d927c0 451
fc470718
R
452 Call the distance between the start of the first insn of block X, and
453 the end of the last insn of block X `IX', for the `inner size of X'.
454 This is clearly the sum of the instruction lengths.
f5d927c0 455
fc470718
R
456 Likewise with the next alignment-delimited block following X, which we
457 shall call block Y.
f5d927c0 458
fc470718
R
459 Call the distance between the start of the first insn of block X, and
460 the start of the first insn of block Y `OX', for the `outer size of X'.
f5d927c0 461
fc470718 462 The estimated padding is then OX - IX.
f5d927c0 463
fc470718 464 OX can be safely estimated as
f5d927c0 465
fc470718
R
466 if (X >= Y)
467 OX = round_up(IX, Y)
468 else
469 OX = round_up(IX, X) + Y - X
f5d927c0 470
fc470718
R
471 Clearly est(IX) >= real(IX), because that only depends on the
472 instruction lengths, and those being overestimated is a given.
f5d927c0 473
fc470718
R
474 Clearly round_up(foo, Z) >= round_up(bar, Z) if foo >= bar, so
475 we needn't worry about that when thinking about OX.
f5d927c0 476
fc470718
R
477 When X >= Y, the alignment provided by Y adds no uncertainty factor
478 for branch ranges starting before X, so we can just round what we have.
479 But when X < Y, we don't know anything about the, so to speak,
480 `middle bits', so we have to assume the worst when aligning up from an
481 address mod X to one mod Y, which is Y - X. */
482
483#ifndef LABEL_ALIGN
efa3896a 484#define LABEL_ALIGN(LABEL) align_labels_log
fc470718
R
485#endif
486
487#ifndef LOOP_ALIGN
efa3896a 488#define LOOP_ALIGN(LABEL) align_loops_log
fc470718
R
489#endif
490
491#ifndef LABEL_ALIGN_AFTER_BARRIER
340f7e7c 492#define LABEL_ALIGN_AFTER_BARRIER(LABEL) 0
fc470718
R
493#endif
494
247a370b
JH
495#ifndef JUMP_ALIGN
496#define JUMP_ALIGN(LABEL) align_jumps_log
497#endif
498
ad0c4c36
DD
499int
500default_label_align_after_barrier_max_skip (rtx insn ATTRIBUTE_UNUSED)
501{
502 return 0;
503}
504
505int
506default_loop_align_max_skip (rtx insn ATTRIBUTE_UNUSED)
507{
508 return align_loops_max_skip;
509}
510
511int
512default_label_align_max_skip (rtx insn ATTRIBUTE_UNUSED)
513{
514 return align_labels_max_skip;
515}
516
517int
518default_jump_align_max_skip (rtx insn ATTRIBUTE_UNUSED)
519{
520 return align_jumps_max_skip;
521}
9e423e6d 522
fc470718 523#ifndef ADDR_VEC_ALIGN
ca3075bd 524static int
6cf9ac28 525final_addr_vec_align (rtx addr_vec)
fc470718 526{
2a841588 527 int align = GET_MODE_SIZE (GET_MODE (PATTERN (addr_vec)));
fc470718
R
528
529 if (align > BIGGEST_ALIGNMENT / BITS_PER_UNIT)
530 align = BIGGEST_ALIGNMENT / BITS_PER_UNIT;
2a841588 531 return exact_log2 (align);
fc470718
R
532
533}
f5d927c0 534
fc470718
R
535#define ADDR_VEC_ALIGN(ADDR_VEC) final_addr_vec_align (ADDR_VEC)
536#endif
537
538#ifndef INSN_LENGTH_ALIGNMENT
539#define INSN_LENGTH_ALIGNMENT(INSN) length_unit_log
540#endif
541
fc470718
R
542#define INSN_SHUID(INSN) (uid_shuid[INSN_UID (INSN)])
543
de7987a6 544static int min_labelno, max_labelno;
fc470718
R
545
546#define LABEL_TO_ALIGNMENT(LABEL) \
9e423e6d
JW
547 (label_align[CODE_LABEL_NUMBER (LABEL) - min_labelno].alignment)
548
549#define LABEL_TO_MAX_SKIP(LABEL) \
550 (label_align[CODE_LABEL_NUMBER (LABEL) - min_labelno].max_skip)
fc470718
R
551
552/* For the benefit of port specific code do this also as a function. */
f5d927c0 553
fc470718 554int
6cf9ac28 555label_to_alignment (rtx label)
fc470718 556{
40a8f07a
JJ
557 if (CODE_LABEL_NUMBER (label) <= max_labelno)
558 return LABEL_TO_ALIGNMENT (label);
559 return 0;
560}
561
562int
563label_to_max_skip (rtx label)
564{
565 if (CODE_LABEL_NUMBER (label) <= max_labelno)
566 return LABEL_TO_MAX_SKIP (label);
567 return 0;
fc470718
R
568}
569
fc470718
R
570/* The differences in addresses
571 between a branch and its target might grow or shrink depending on
572 the alignment the start insn of the range (the branch for a forward
573 branch or the label for a backward branch) starts out on; if these
574 differences are used naively, they can even oscillate infinitely.
575 We therefore want to compute a 'worst case' address difference that
576 is independent of the alignment the start insn of the range end
577 up on, and that is at least as large as the actual difference.
578 The function align_fuzz calculates the amount we have to add to the
579 naively computed difference, by traversing the part of the alignment
580 chain of the start insn of the range that is in front of the end insn
581 of the range, and considering for each alignment the maximum amount
582 that it might contribute to a size increase.
583
584 For casesi tables, we also want to know worst case minimum amounts of
585 address difference, in case a machine description wants to introduce
586 some common offset that is added to all offsets in a table.
d6a7951f 587 For this purpose, align_fuzz with a growth argument of 0 computes the
fc470718
R
588 appropriate adjustment. */
589
fc470718
R
590/* Compute the maximum delta by which the difference of the addresses of
591 START and END might grow / shrink due to a different address for start
592 which changes the size of alignment insns between START and END.
593 KNOWN_ALIGN_LOG is the alignment known for START.
594 GROWTH should be ~0 if the objective is to compute potential code size
595 increase, and 0 if the objective is to compute potential shrink.
596 The return value is undefined for any other value of GROWTH. */
f5d927c0 597
ca3075bd 598static int
6cf9ac28 599align_fuzz (rtx start, rtx end, int known_align_log, unsigned int growth)
fc470718
R
600{
601 int uid = INSN_UID (start);
602 rtx align_label;
603 int known_align = 1 << known_align_log;
604 int end_shuid = INSN_SHUID (end);
605 int fuzz = 0;
606
607 for (align_label = uid_align[uid]; align_label; align_label = uid_align[uid])
608 {
609 int align_addr, new_align;
610
611 uid = INSN_UID (align_label);
9d98a694 612 align_addr = INSN_ADDRESSES (uid) - insn_lengths[uid];
fc470718
R
613 if (uid_shuid[uid] > end_shuid)
614 break;
615 known_align_log = LABEL_TO_ALIGNMENT (align_label);
616 new_align = 1 << known_align_log;
617 if (new_align < known_align)
618 continue;
619 fuzz += (-align_addr ^ growth) & (new_align - known_align);
620 known_align = new_align;
621 }
622 return fuzz;
623}
624
625/* Compute a worst-case reference address of a branch so that it
626 can be safely used in the presence of aligned labels. Since the
627 size of the branch itself is unknown, the size of the branch is
628 not included in the range. I.e. for a forward branch, the reference
629 address is the end address of the branch as known from the previous
630 branch shortening pass, minus a value to account for possible size
631 increase due to alignment. For a backward branch, it is the start
632 address of the branch as known from the current pass, plus a value
633 to account for possible size increase due to alignment.
634 NB.: Therefore, the maximum offset allowed for backward branches needs
635 to exclude the branch size. */
f5d927c0 636
fc470718 637int
6cf9ac28 638insn_current_reference_address (rtx branch)
fc470718 639{
5527bf14
RH
640 rtx dest, seq;
641 int seq_uid;
642
643 if (! INSN_ADDRESSES_SET_P ())
644 return 0;
645
646 seq = NEXT_INSN (PREV_INSN (branch));
647 seq_uid = INSN_UID (seq);
4b4bf941 648 if (!JUMP_P (branch))
fc470718
R
649 /* This can happen for example on the PA; the objective is to know the
650 offset to address something in front of the start of the function.
651 Thus, we can treat it like a backward branch.
652 We assume here that FUNCTION_BOUNDARY / BITS_PER_UNIT is larger than
653 any alignment we'd encounter, so we skip the call to align_fuzz. */
654 return insn_current_address;
655 dest = JUMP_LABEL (branch);
5527bf14 656
b9f22704 657 /* BRANCH has no proper alignment chain set, so use SEQ.
afc6898e
BS
658 BRANCH also has no INSN_SHUID. */
659 if (INSN_SHUID (seq) < INSN_SHUID (dest))
fc470718 660 {
f5d927c0 661 /* Forward branch. */
fc470718 662 return (insn_last_address + insn_lengths[seq_uid]
26024475 663 - align_fuzz (seq, dest, length_unit_log, ~0));
fc470718
R
664 }
665 else
666 {
f5d927c0 667 /* Backward branch. */
fc470718 668 return (insn_current_address
923f7cf9 669 + align_fuzz (dest, seq, length_unit_log, ~0));
fc470718
R
670 }
671}
fc470718 672\f
65727068
KH
673/* Compute branch alignments based on frequency information in the
674 CFG. */
675
e855c69d 676unsigned int
6cf9ac28 677compute_alignments (void)
247a370b 678{
247a370b 679 int log, max_skip, max_log;
e0082a72 680 basic_block bb;
edbed3d3
JH
681 int freq_max = 0;
682 int freq_threshold = 0;
247a370b
JH
683
684 if (label_align)
685 {
686 free (label_align);
687 label_align = 0;
688 }
689
690 max_labelno = max_label_num ();
691 min_labelno = get_first_label_num ();
5ed6ace5 692 label_align = XCNEWVEC (struct label_alignment, max_labelno - min_labelno + 1);
247a370b
JH
693
694 /* If not optimizing or optimizing for size, don't assign any alignments. */
efd8f750 695 if (! optimize || optimize_function_for_size_p (cfun))
c2924966 696 return 0;
247a370b 697
edbed3d3
JH
698 if (dump_file)
699 {
532aafad 700 dump_reg_info (dump_file);
edbed3d3
JH
701 dump_flow_info (dump_file, TDF_DETAILS);
702 flow_loops_dump (dump_file, NULL, 1);
edbed3d3 703 }
58082ff6 704 loop_optimizer_init (AVOID_CFG_MODIFICATIONS);
11cd3bed 705 FOR_EACH_BB_FN (bb, cfun)
edbed3d3
JH
706 if (bb->frequency > freq_max)
707 freq_max = bb->frequency;
708 freq_threshold = freq_max / PARAM_VALUE (PARAM_ALIGN_THRESHOLD);
709
710 if (dump_file)
c3284718 711 fprintf (dump_file, "freq_max: %i\n",freq_max);
11cd3bed 712 FOR_EACH_BB_FN (bb, cfun)
247a370b 713 {
a813c111 714 rtx label = BB_HEAD (bb);
247a370b
JH
715 int fallthru_frequency = 0, branch_frequency = 0, has_fallthru = 0;
716 edge e;
628f6a4e 717 edge_iterator ei;
247a370b 718
4b4bf941 719 if (!LABEL_P (label)
8bcf15f6 720 || optimize_bb_for_size_p (bb))
edbed3d3
JH
721 {
722 if (dump_file)
c3284718
RS
723 fprintf (dump_file,
724 "BB %4i freq %4i loop %2i loop_depth %2i skipped.\n",
725 bb->index, bb->frequency, bb->loop_father->num,
726 bb_loop_depth (bb));
edbed3d3
JH
727 continue;
728 }
247a370b 729 max_log = LABEL_ALIGN (label);
ad0c4c36 730 max_skip = targetm.asm_out.label_align_max_skip (label);
247a370b 731
628f6a4e 732 FOR_EACH_EDGE (e, ei, bb->preds)
247a370b
JH
733 {
734 if (e->flags & EDGE_FALLTHRU)
735 has_fallthru = 1, fallthru_frequency += EDGE_FREQUENCY (e);
736 else
737 branch_frequency += EDGE_FREQUENCY (e);
738 }
edbed3d3
JH
739 if (dump_file)
740 {
c3284718
RS
741 fprintf (dump_file, "BB %4i freq %4i loop %2i loop_depth"
742 " %2i fall %4i branch %4i",
743 bb->index, bb->frequency, bb->loop_father->num,
744 bb_loop_depth (bb),
745 fallthru_frequency, branch_frequency);
edbed3d3
JH
746 if (!bb->loop_father->inner && bb->loop_father->num)
747 fprintf (dump_file, " inner_loop");
748 if (bb->loop_father->header == bb)
749 fprintf (dump_file, " loop_header");
750 fprintf (dump_file, "\n");
751 }
247a370b 752
f63d1bf7 753 /* There are two purposes to align block with no fallthru incoming edge:
247a370b 754 1) to avoid fetch stalls when branch destination is near cache boundary
d6a7951f 755 2) to improve cache efficiency in case the previous block is not executed
247a370b
JH
756 (so it does not need to be in the cache).
757
758 We to catch first case, we align frequently executed blocks.
759 To catch the second, we align blocks that are executed more frequently
eaec9b3d 760 than the predecessor and the predecessor is likely to not be executed
247a370b
JH
761 when function is called. */
762
763 if (!has_fallthru
edbed3d3 764 && (branch_frequency > freq_threshold
f6366fc7
ZD
765 || (bb->frequency > bb->prev_bb->frequency * 10
766 && (bb->prev_bb->frequency
fefa31b5 767 <= ENTRY_BLOCK_PTR_FOR_FN (cfun)->frequency / 2))))
247a370b
JH
768 {
769 log = JUMP_ALIGN (label);
edbed3d3 770 if (dump_file)
c3284718 771 fprintf (dump_file, " jump alignment added.\n");
247a370b
JH
772 if (max_log < log)
773 {
774 max_log = log;
ad0c4c36 775 max_skip = targetm.asm_out.jump_align_max_skip (label);
247a370b
JH
776 }
777 }
778 /* In case block is frequent and reached mostly by non-fallthru edge,
09da1532 779 align it. It is most likely a first block of loop. */
247a370b 780 if (has_fallthru
82b9c015
EB
781 && !(single_succ_p (bb)
782 && single_succ (bb) == EXIT_BLOCK_PTR_FOR_FN (cfun))
efd8f750 783 && optimize_bb_for_speed_p (bb)
edbed3d3
JH
784 && branch_frequency + fallthru_frequency > freq_threshold
785 && (branch_frequency
786 > fallthru_frequency * PARAM_VALUE (PARAM_ALIGN_LOOP_ITERATIONS)))
247a370b
JH
787 {
788 log = LOOP_ALIGN (label);
edbed3d3 789 if (dump_file)
c3284718 790 fprintf (dump_file, " internal loop alignment added.\n");
247a370b
JH
791 if (max_log < log)
792 {
793 max_log = log;
ad0c4c36 794 max_skip = targetm.asm_out.loop_align_max_skip (label);
247a370b
JH
795 }
796 }
797 LABEL_TO_ALIGNMENT (label) = max_log;
798 LABEL_TO_MAX_SKIP (label) = max_skip;
799 }
edbed3d3 800
58082ff6
PH
801 loop_optimizer_finalize ();
802 free_dominance_info (CDI_DOMINATORS);
c2924966 803 return 0;
247a370b 804}
ef330312 805
5cf6635b
EB
806/* Grow the LABEL_ALIGN array after new labels are created. */
807
808static void
809grow_label_align (void)
810{
811 int old = max_labelno;
812 int n_labels;
813 int n_old_labels;
814
815 max_labelno = max_label_num ();
816
817 n_labels = max_labelno - min_labelno + 1;
818 n_old_labels = old - min_labelno + 1;
819
820 label_align = XRESIZEVEC (struct label_alignment, label_align, n_labels);
821
822 /* Range of labels grows monotonically in the function. Failing here
823 means that the initialization of array got lost. */
824 gcc_assert (n_old_labels <= n_labels);
825
826 memset (label_align + n_old_labels, 0,
827 (n_labels - n_old_labels) * sizeof (struct label_alignment));
828}
829
830/* Update the already computed alignment information. LABEL_PAIRS is a vector
831 made up of pairs of labels for which the alignment information of the first
832 element will be copied from that of the second element. */
833
834void
835update_alignments (vec<rtx> &label_pairs)
836{
837 unsigned int i = 0;
33fd5699 838 rtx iter, label = NULL_RTX;
5cf6635b
EB
839
840 if (max_labelno != max_label_num ())
841 grow_label_align ();
842
843 FOR_EACH_VEC_ELT (label_pairs, i, iter)
844 if (i & 1)
845 {
846 LABEL_TO_ALIGNMENT (label) = LABEL_TO_ALIGNMENT (iter);
847 LABEL_TO_MAX_SKIP (label) = LABEL_TO_MAX_SKIP (iter);
848 }
849 else
850 label = iter;
851}
852
27a4cd48
DM
853namespace {
854
855const pass_data pass_data_compute_alignments =
ef330312 856{
27a4cd48
DM
857 RTL_PASS, /* type */
858 "alignments", /* name */
859 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
860 TV_NONE, /* tv_id */
861 0, /* properties_required */
862 0, /* properties_provided */
863 0, /* properties_destroyed */
864 0, /* todo_flags_start */
3bea341f 865 0, /* todo_flags_finish */
ef330312
PB
866};
867
27a4cd48
DM
868class pass_compute_alignments : public rtl_opt_pass
869{
870public:
c3284718
RS
871 pass_compute_alignments (gcc::context *ctxt)
872 : rtl_opt_pass (pass_data_compute_alignments, ctxt)
27a4cd48
DM
873 {}
874
875 /* opt_pass methods: */
be55bfe6 876 virtual unsigned int execute (function *) { return compute_alignments (); }
27a4cd48
DM
877
878}; // class pass_compute_alignments
879
880} // anon namespace
881
882rtl_opt_pass *
883make_pass_compute_alignments (gcc::context *ctxt)
884{
885 return new pass_compute_alignments (ctxt);
886}
887
247a370b 888\f
3cf2715d
DE
889/* Make a pass over all insns and compute their actual lengths by shortening
890 any branches of variable length if possible. */
891
fc470718
R
892/* shorten_branches might be called multiple times: for example, the SH
893 port splits out-of-range conditional branches in MACHINE_DEPENDENT_REORG.
894 In order to do this, it needs proper length information, which it obtains
895 by calling shorten_branches. This cannot be collapsed with
d6a7951f 896 shorten_branches itself into a single pass unless we also want to integrate
fc470718
R
897 reorg.c, since the branch splitting exposes new instructions with delay
898 slots. */
899
3cf2715d 900void
d327457f 901shorten_branches (rtx first)
3cf2715d 902{
3cf2715d 903 rtx insn;
fc470718
R
904 int max_uid;
905 int i;
fc470718 906 int max_log;
9e423e6d 907 int max_skip;
fc470718
R
908#define MAX_CODE_ALIGN 16
909 rtx seq;
3cf2715d 910 int something_changed = 1;
3cf2715d
DE
911 char *varying_length;
912 rtx body;
913 int uid;
fc470718 914 rtx align_tab[MAX_CODE_ALIGN];
3cf2715d 915
3446405d
JH
916 /* Compute maximum UID and allocate label_align / uid_shuid. */
917 max_uid = get_max_uid ();
d9b6874b 918
471854f8 919 /* Free uid_shuid before reallocating it. */
07a1f795 920 free (uid_shuid);
b0efb46b 921
5ed6ace5 922 uid_shuid = XNEWVEC (int, max_uid);
25e22dc0 923
247a370b 924 if (max_labelno != max_label_num ())
5cf6635b 925 grow_label_align ();
247a370b 926
fc470718
R
927 /* Initialize label_align and set up uid_shuid to be strictly
928 monotonically rising with insn order. */
e2faec75
R
929 /* We use max_log here to keep track of the maximum alignment we want to
930 impose on the next CODE_LABEL (or the current one if we are processing
931 the CODE_LABEL itself). */
f5d927c0 932
9e423e6d
JW
933 max_log = 0;
934 max_skip = 0;
935
936 for (insn = get_insns (), i = 1; insn; insn = NEXT_INSN (insn))
fc470718
R
937 {
938 int log;
939
940 INSN_SHUID (insn) = i++;
2c3c49de 941 if (INSN_P (insn))
80838531 942 continue;
b0efb46b 943
80838531 944 if (LABEL_P (insn))
fc470718
R
945 {
946 rtx next;
0676c393 947 bool next_is_jumptable;
ff81832f 948
247a370b
JH
949 /* Merge in alignments computed by compute_alignments. */
950 log = LABEL_TO_ALIGNMENT (insn);
951 if (max_log < log)
952 {
953 max_log = log;
954 max_skip = LABEL_TO_MAX_SKIP (insn);
955 }
fc470718 956
0676c393
MM
957 next = next_nonnote_insn (insn);
958 next_is_jumptable = next && JUMP_TABLE_DATA_P (next);
959 if (!next_is_jumptable)
9e423e6d 960 {
0676c393
MM
961 log = LABEL_ALIGN (insn);
962 if (max_log < log)
963 {
964 max_log = log;
ad0c4c36 965 max_skip = targetm.asm_out.label_align_max_skip (insn);
0676c393 966 }
9e423e6d 967 }
75197b37
BS
968 /* ADDR_VECs only take room if read-only data goes into the text
969 section. */
0676c393
MM
970 if ((JUMP_TABLES_IN_TEXT_SECTION
971 || readonly_data_section == text_section)
972 && next_is_jumptable)
973 {
974 log = ADDR_VEC_ALIGN (next);
975 if (max_log < log)
976 {
977 max_log = log;
ad0c4c36 978 max_skip = targetm.asm_out.label_align_max_skip (insn);
0676c393
MM
979 }
980 }
fc470718 981 LABEL_TO_ALIGNMENT (insn) = max_log;
9e423e6d 982 LABEL_TO_MAX_SKIP (insn) = max_skip;
fc470718 983 max_log = 0;
9e423e6d 984 max_skip = 0;
fc470718 985 }
4b4bf941 986 else if (BARRIER_P (insn))
fc470718
R
987 {
988 rtx label;
989
2c3c49de 990 for (label = insn; label && ! INSN_P (label);
fc470718 991 label = NEXT_INSN (label))
4b4bf941 992 if (LABEL_P (label))
fc470718
R
993 {
994 log = LABEL_ALIGN_AFTER_BARRIER (insn);
995 if (max_log < log)
9e423e6d
JW
996 {
997 max_log = log;
ad0c4c36 998 max_skip = targetm.asm_out.label_align_after_barrier_max_skip (label);
9e423e6d 999 }
fc470718
R
1000 break;
1001 }
1002 }
fc470718 1003 }
d327457f
JR
1004 if (!HAVE_ATTR_length)
1005 return;
fc470718
R
1006
1007 /* Allocate the rest of the arrays. */
5ed6ace5 1008 insn_lengths = XNEWVEC (int, max_uid);
ea3cbda5 1009 insn_lengths_max_uid = max_uid;
af035616
R
1010 /* Syntax errors can lead to labels being outside of the main insn stream.
1011 Initialize insn_addresses, so that we get reproducible results. */
9d98a694 1012 INSN_ADDRESSES_ALLOC (max_uid);
fc470718 1013
5ed6ace5 1014 varying_length = XCNEWVEC (char, max_uid);
fc470718
R
1015
1016 /* Initialize uid_align. We scan instructions
1017 from end to start, and keep in align_tab[n] the last seen insn
1018 that does an alignment of at least n+1, i.e. the successor
1019 in the alignment chain for an insn that does / has a known
1020 alignment of n. */
5ed6ace5 1021 uid_align = XCNEWVEC (rtx, max_uid);
fc470718 1022
f5d927c0 1023 for (i = MAX_CODE_ALIGN; --i >= 0;)
fc470718
R
1024 align_tab[i] = NULL_RTX;
1025 seq = get_last_insn ();
33f7f353 1026 for (; seq; seq = PREV_INSN (seq))
fc470718
R
1027 {
1028 int uid = INSN_UID (seq);
1029 int log;
4b4bf941 1030 log = (LABEL_P (seq) ? LABEL_TO_ALIGNMENT (seq) : 0);
fc470718 1031 uid_align[uid] = align_tab[0];
fc470718
R
1032 if (log)
1033 {
1034 /* Found an alignment label. */
1035 uid_align[uid] = align_tab[log];
1036 for (i = log - 1; i >= 0; i--)
1037 align_tab[i] = seq;
1038 }
33f7f353 1039 }
f6df08e6
JR
1040
1041 /* When optimizing, we start assuming minimum length, and keep increasing
1042 lengths as we find the need for this, till nothing changes.
1043 When not optimizing, we start assuming maximum lengths, and
1044 do a single pass to update the lengths. */
1045 bool increasing = optimize != 0;
1046
33f7f353
JR
1047#ifdef CASE_VECTOR_SHORTEN_MODE
1048 if (optimize)
1049 {
1050 /* Look for ADDR_DIFF_VECs, and initialize their minimum and maximum
1051 label fields. */
1052
1053 int min_shuid = INSN_SHUID (get_insns ()) - 1;
1054 int max_shuid = INSN_SHUID (get_last_insn ()) + 1;
1055 int rel;
1056
1057 for (insn = first; insn != 0; insn = NEXT_INSN (insn))
fc470718 1058 {
33f7f353
JR
1059 rtx min_lab = NULL_RTX, max_lab = NULL_RTX, pat;
1060 int len, i, min, max, insn_shuid;
1061 int min_align;
1062 addr_diff_vec_flags flags;
1063
34f0d87a 1064 if (! JUMP_TABLE_DATA_P (insn)
33f7f353
JR
1065 || GET_CODE (PATTERN (insn)) != ADDR_DIFF_VEC)
1066 continue;
1067 pat = PATTERN (insn);
1068 len = XVECLEN (pat, 1);
0bccc606 1069 gcc_assert (len > 0);
33f7f353
JR
1070 min_align = MAX_CODE_ALIGN;
1071 for (min = max_shuid, max = min_shuid, i = len - 1; i >= 0; i--)
1072 {
1073 rtx lab = XEXP (XVECEXP (pat, 1, i), 0);
1074 int shuid = INSN_SHUID (lab);
1075 if (shuid < min)
1076 {
1077 min = shuid;
1078 min_lab = lab;
1079 }
1080 if (shuid > max)
1081 {
1082 max = shuid;
1083 max_lab = lab;
1084 }
1085 if (min_align > LABEL_TO_ALIGNMENT (lab))
1086 min_align = LABEL_TO_ALIGNMENT (lab);
1087 }
4c33cb26
R
1088 XEXP (pat, 2) = gen_rtx_LABEL_REF (Pmode, min_lab);
1089 XEXP (pat, 3) = gen_rtx_LABEL_REF (Pmode, max_lab);
33f7f353
JR
1090 insn_shuid = INSN_SHUID (insn);
1091 rel = INSN_SHUID (XEXP (XEXP (pat, 0), 0));
5921f276 1092 memset (&flags, 0, sizeof (flags));
33f7f353
JR
1093 flags.min_align = min_align;
1094 flags.base_after_vec = rel > insn_shuid;
1095 flags.min_after_vec = min > insn_shuid;
1096 flags.max_after_vec = max > insn_shuid;
1097 flags.min_after_base = min > rel;
1098 flags.max_after_base = max > rel;
1099 ADDR_DIFF_VEC_FLAGS (pat) = flags;
f6df08e6
JR
1100
1101 if (increasing)
1102 PUT_MODE (pat, CASE_VECTOR_SHORTEN_MODE (0, 0, pat));
fc470718
R
1103 }
1104 }
33f7f353 1105#endif /* CASE_VECTOR_SHORTEN_MODE */
3cf2715d 1106
3cf2715d 1107 /* Compute initial lengths, addresses, and varying flags for each insn. */
f6df08e6
JR
1108 int (*length_fun) (rtx) = increasing ? insn_min_length : insn_default_length;
1109
b816f339 1110 for (insn_current_address = 0, insn = first;
3cf2715d
DE
1111 insn != 0;
1112 insn_current_address += insn_lengths[uid], insn = NEXT_INSN (insn))
1113 {
1114 uid = INSN_UID (insn);
fc470718 1115
3cf2715d 1116 insn_lengths[uid] = 0;
fc470718 1117
4b4bf941 1118 if (LABEL_P (insn))
fc470718
R
1119 {
1120 int log = LABEL_TO_ALIGNMENT (insn);
1121 if (log)
1122 {
1123 int align = 1 << log;
ecb06768 1124 int new_address = (insn_current_address + align - 1) & -align;
fc470718 1125 insn_lengths[uid] = new_address - insn_current_address;
fc470718
R
1126 }
1127 }
1128
5a09edba 1129 INSN_ADDRESSES (uid) = insn_current_address + insn_lengths[uid];
f5d927c0 1130
4b4bf941 1131 if (NOTE_P (insn) || BARRIER_P (insn)
c3284718 1132 || LABEL_P (insn) || DEBUG_INSN_P (insn))
3cf2715d 1133 continue;
04da53bd
R
1134 if (INSN_DELETED_P (insn))
1135 continue;
3cf2715d
DE
1136
1137 body = PATTERN (insn);
34f0d87a 1138 if (JUMP_TABLE_DATA_P (insn))
5a32a90c
JR
1139 {
1140 /* This only takes room if read-only data goes into the text
1141 section. */
d6b5193b
RS
1142 if (JUMP_TABLES_IN_TEXT_SECTION
1143 || readonly_data_section == text_section)
75197b37
BS
1144 insn_lengths[uid] = (XVECLEN (body,
1145 GET_CODE (body) == ADDR_DIFF_VEC)
1146 * GET_MODE_SIZE (GET_MODE (body)));
5a32a90c 1147 /* Alignment is handled by ADDR_VEC_ALIGN. */
5a32a90c 1148 }
a30caf5c 1149 else if (GET_CODE (body) == ASM_INPUT || asm_noperands (body) >= 0)
3cf2715d
DE
1150 insn_lengths[uid] = asm_insn_count (body) * insn_default_length (insn);
1151 else if (GET_CODE (body) == SEQUENCE)
1152 {
1153 int i;
1154 int const_delay_slots;
1155#ifdef DELAY_SLOTS
1156 const_delay_slots = const_num_delay_slots (XVECEXP (body, 0, 0));
1157#else
1158 const_delay_slots = 0;
1159#endif
f6df08e6
JR
1160 int (*inner_length_fun) (rtx)
1161 = const_delay_slots ? length_fun : insn_default_length;
3cf2715d
DE
1162 /* Inside a delay slot sequence, we do not do any branch shortening
1163 if the shortening could change the number of delay slots
0f41302f 1164 of the branch. */
3cf2715d
DE
1165 for (i = 0; i < XVECLEN (body, 0); i++)
1166 {
1167 rtx inner_insn = XVECEXP (body, 0, i);
1168 int inner_uid = INSN_UID (inner_insn);
1169 int inner_length;
1170
a30caf5c
DC
1171 if (GET_CODE (body) == ASM_INPUT
1172 || asm_noperands (PATTERN (XVECEXP (body, 0, i))) >= 0)
3cf2715d
DE
1173 inner_length = (asm_insn_count (PATTERN (inner_insn))
1174 * insn_default_length (inner_insn));
1175 else
f6df08e6 1176 inner_length = inner_length_fun (inner_insn);
f5d927c0 1177
3cf2715d
DE
1178 insn_lengths[inner_uid] = inner_length;
1179 if (const_delay_slots)
1180 {
1181 if ((varying_length[inner_uid]
1182 = insn_variable_length_p (inner_insn)) != 0)
1183 varying_length[uid] = 1;
9d98a694
AO
1184 INSN_ADDRESSES (inner_uid) = (insn_current_address
1185 + insn_lengths[uid]);
3cf2715d
DE
1186 }
1187 else
1188 varying_length[inner_uid] = 0;
1189 insn_lengths[uid] += inner_length;
1190 }
1191 }
1192 else if (GET_CODE (body) != USE && GET_CODE (body) != CLOBBER)
1193 {
f6df08e6 1194 insn_lengths[uid] = length_fun (insn);
3cf2715d
DE
1195 varying_length[uid] = insn_variable_length_p (insn);
1196 }
1197
1198 /* If needed, do any adjustment. */
1199#ifdef ADJUST_INSN_LENGTH
1200 ADJUST_INSN_LENGTH (insn, insn_lengths[uid]);
04b6000c 1201 if (insn_lengths[uid] < 0)
c725bd79 1202 fatal_insn ("negative insn length", insn);
3cf2715d
DE
1203#endif
1204 }
1205
1206 /* Now loop over all the insns finding varying length insns. For each,
1207 get the current insn length. If it has changed, reflect the change.
1208 When nothing changes for a full pass, we are done. */
1209
1210 while (something_changed)
1211 {
1212 something_changed = 0;
fc470718 1213 insn_current_align = MAX_CODE_ALIGN - 1;
b816f339 1214 for (insn_current_address = 0, insn = first;
3cf2715d
DE
1215 insn != 0;
1216 insn = NEXT_INSN (insn))
1217 {
1218 int new_length;
b729186a 1219#ifdef ADJUST_INSN_LENGTH
3cf2715d 1220 int tmp_length;
b729186a 1221#endif
fc470718 1222 int length_align;
3cf2715d
DE
1223
1224 uid = INSN_UID (insn);
fc470718 1225
4b4bf941 1226 if (LABEL_P (insn))
fc470718
R
1227 {
1228 int log = LABEL_TO_ALIGNMENT (insn);
b0fe107e
JM
1229
1230#ifdef CASE_VECTOR_SHORTEN_MODE
1231 /* If the mode of a following jump table was changed, we
1232 may need to update the alignment of this label. */
1233 rtx next;
1234 bool next_is_jumptable;
1235
1236 next = next_nonnote_insn (insn);
1237 next_is_jumptable = next && JUMP_TABLE_DATA_P (next);
1238 if ((JUMP_TABLES_IN_TEXT_SECTION
1239 || readonly_data_section == text_section)
1240 && next_is_jumptable)
1241 {
1242 int newlog = ADDR_VEC_ALIGN (next);
1243 if (newlog != log)
1244 {
1245 log = newlog;
1246 LABEL_TO_ALIGNMENT (insn) = log;
1247 something_changed = 1;
1248 }
1249 }
1250#endif
1251
fc470718
R
1252 if (log > insn_current_align)
1253 {
1254 int align = 1 << log;
ecb06768 1255 int new_address= (insn_current_address + align - 1) & -align;
fc470718
R
1256 insn_lengths[uid] = new_address - insn_current_address;
1257 insn_current_align = log;
1258 insn_current_address = new_address;
1259 }
1260 else
1261 insn_lengths[uid] = 0;
9d98a694 1262 INSN_ADDRESSES (uid) = insn_current_address;
fc470718
R
1263 continue;
1264 }
1265
1266 length_align = INSN_LENGTH_ALIGNMENT (insn);
1267 if (length_align < insn_current_align)
1268 insn_current_align = length_align;
1269
9d98a694
AO
1270 insn_last_address = INSN_ADDRESSES (uid);
1271 INSN_ADDRESSES (uid) = insn_current_address;
fc470718 1272
5e75ef4a 1273#ifdef CASE_VECTOR_SHORTEN_MODE
34f0d87a
SB
1274 if (optimize
1275 && JUMP_TABLE_DATA_P (insn)
33f7f353
JR
1276 && GET_CODE (PATTERN (insn)) == ADDR_DIFF_VEC)
1277 {
33f7f353
JR
1278 rtx body = PATTERN (insn);
1279 int old_length = insn_lengths[uid];
1280 rtx rel_lab = XEXP (XEXP (body, 0), 0);
1281 rtx min_lab = XEXP (XEXP (body, 2), 0);
1282 rtx max_lab = XEXP (XEXP (body, 3), 0);
9d98a694
AO
1283 int rel_addr = INSN_ADDRESSES (INSN_UID (rel_lab));
1284 int min_addr = INSN_ADDRESSES (INSN_UID (min_lab));
1285 int max_addr = INSN_ADDRESSES (INSN_UID (max_lab));
33f7f353
JR
1286 rtx prev;
1287 int rel_align = 0;
950a3816 1288 addr_diff_vec_flags flags;
f6df08e6 1289 enum machine_mode vec_mode;
950a3816
KG
1290
1291 /* Avoid automatic aggregate initialization. */
1292 flags = ADDR_DIFF_VEC_FLAGS (body);
33f7f353
JR
1293
1294 /* Try to find a known alignment for rel_lab. */
1295 for (prev = rel_lab;
1296 prev
1297 && ! insn_lengths[INSN_UID (prev)]
1298 && ! (varying_length[INSN_UID (prev)] & 1);
1299 prev = PREV_INSN (prev))
1300 if (varying_length[INSN_UID (prev)] & 2)
1301 {
1302 rel_align = LABEL_TO_ALIGNMENT (prev);
1303 break;
1304 }
1305
1306 /* See the comment on addr_diff_vec_flags in rtl.h for the
1307 meaning of the flags values. base: REL_LAB vec: INSN */
1308 /* Anything after INSN has still addresses from the last
1309 pass; adjust these so that they reflect our current
1310 estimate for this pass. */
1311 if (flags.base_after_vec)
1312 rel_addr += insn_current_address - insn_last_address;
1313 if (flags.min_after_vec)
1314 min_addr += insn_current_address - insn_last_address;
1315 if (flags.max_after_vec)
1316 max_addr += insn_current_address - insn_last_address;
1317 /* We want to know the worst case, i.e. lowest possible value
1318 for the offset of MIN_LAB. If MIN_LAB is after REL_LAB,
1319 its offset is positive, and we have to be wary of code shrink;
1320 otherwise, it is negative, and we have to be vary of code
1321 size increase. */
1322 if (flags.min_after_base)
1323 {
1324 /* If INSN is between REL_LAB and MIN_LAB, the size
1325 changes we are about to make can change the alignment
1326 within the observed offset, therefore we have to break
1327 it up into two parts that are independent. */
1328 if (! flags.base_after_vec && flags.min_after_vec)
1329 {
1330 min_addr -= align_fuzz (rel_lab, insn, rel_align, 0);
1331 min_addr -= align_fuzz (insn, min_lab, 0, 0);
1332 }
1333 else
1334 min_addr -= align_fuzz (rel_lab, min_lab, rel_align, 0);
1335 }
1336 else
1337 {
1338 if (flags.base_after_vec && ! flags.min_after_vec)
1339 {
1340 min_addr -= align_fuzz (min_lab, insn, 0, ~0);
1341 min_addr -= align_fuzz (insn, rel_lab, 0, ~0);
1342 }
1343 else
1344 min_addr -= align_fuzz (min_lab, rel_lab, 0, ~0);
1345 }
1346 /* Likewise, determine the highest lowest possible value
1347 for the offset of MAX_LAB. */
1348 if (flags.max_after_base)
1349 {
1350 if (! flags.base_after_vec && flags.max_after_vec)
1351 {
1352 max_addr += align_fuzz (rel_lab, insn, rel_align, ~0);
1353 max_addr += align_fuzz (insn, max_lab, 0, ~0);
1354 }
1355 else
1356 max_addr += align_fuzz (rel_lab, max_lab, rel_align, ~0);
1357 }
1358 else
1359 {
1360 if (flags.base_after_vec && ! flags.max_after_vec)
1361 {
1362 max_addr += align_fuzz (max_lab, insn, 0, 0);
1363 max_addr += align_fuzz (insn, rel_lab, 0, 0);
1364 }
1365 else
1366 max_addr += align_fuzz (max_lab, rel_lab, 0, 0);
1367 }
f6df08e6
JR
1368 vec_mode = CASE_VECTOR_SHORTEN_MODE (min_addr - rel_addr,
1369 max_addr - rel_addr, body);
1370 if (!increasing
1371 || (GET_MODE_SIZE (vec_mode)
1372 >= GET_MODE_SIZE (GET_MODE (body))))
1373 PUT_MODE (body, vec_mode);
d6b5193b
RS
1374 if (JUMP_TABLES_IN_TEXT_SECTION
1375 || readonly_data_section == text_section)
75197b37
BS
1376 {
1377 insn_lengths[uid]
1378 = (XVECLEN (body, 1) * GET_MODE_SIZE (GET_MODE (body)));
1379 insn_current_address += insn_lengths[uid];
1380 if (insn_lengths[uid] != old_length)
1381 something_changed = 1;
1382 }
1383
33f7f353 1384 continue;
33f7f353 1385 }
5e75ef4a
JL
1386#endif /* CASE_VECTOR_SHORTEN_MODE */
1387
1388 if (! (varying_length[uid]))
3cf2715d 1389 {
4b4bf941 1390 if (NONJUMP_INSN_P (insn)
674fc07d
GS
1391 && GET_CODE (PATTERN (insn)) == SEQUENCE)
1392 {
1393 int i;
1394
1395 body = PATTERN (insn);
1396 for (i = 0; i < XVECLEN (body, 0); i++)
1397 {
1398 rtx inner_insn = XVECEXP (body, 0, i);
1399 int inner_uid = INSN_UID (inner_insn);
1400
1401 INSN_ADDRESSES (inner_uid) = insn_current_address;
1402
1403 insn_current_address += insn_lengths[inner_uid];
1404 }
dd3f0101 1405 }
674fc07d
GS
1406 else
1407 insn_current_address += insn_lengths[uid];
1408
3cf2715d
DE
1409 continue;
1410 }
674fc07d 1411
4b4bf941 1412 if (NONJUMP_INSN_P (insn) && GET_CODE (PATTERN (insn)) == SEQUENCE)
3cf2715d
DE
1413 {
1414 int i;
f5d927c0 1415
3cf2715d
DE
1416 body = PATTERN (insn);
1417 new_length = 0;
1418 for (i = 0; i < XVECLEN (body, 0); i++)
1419 {
1420 rtx inner_insn = XVECEXP (body, 0, i);
1421 int inner_uid = INSN_UID (inner_insn);
1422 int inner_length;
1423
9d98a694 1424 INSN_ADDRESSES (inner_uid) = insn_current_address;
3cf2715d
DE
1425
1426 /* insn_current_length returns 0 for insns with a
1427 non-varying length. */
1428 if (! varying_length[inner_uid])
1429 inner_length = insn_lengths[inner_uid];
1430 else
1431 inner_length = insn_current_length (inner_insn);
1432
1433 if (inner_length != insn_lengths[inner_uid])
1434 {
f6df08e6
JR
1435 if (!increasing || inner_length > insn_lengths[inner_uid])
1436 {
1437 insn_lengths[inner_uid] = inner_length;
1438 something_changed = 1;
1439 }
1440 else
1441 inner_length = insn_lengths[inner_uid];
3cf2715d 1442 }
f6df08e6 1443 insn_current_address += inner_length;
3cf2715d
DE
1444 new_length += inner_length;
1445 }
1446 }
1447 else
1448 {
1449 new_length = insn_current_length (insn);
1450 insn_current_address += new_length;
1451 }
1452
3cf2715d
DE
1453#ifdef ADJUST_INSN_LENGTH
1454 /* If needed, do any adjustment. */
1455 tmp_length = new_length;
1456 ADJUST_INSN_LENGTH (insn, new_length);
1457 insn_current_address += (new_length - tmp_length);
3cf2715d
DE
1458#endif
1459
f6df08e6
JR
1460 if (new_length != insn_lengths[uid]
1461 && (!increasing || new_length > insn_lengths[uid]))
3cf2715d
DE
1462 {
1463 insn_lengths[uid] = new_length;
1464 something_changed = 1;
1465 }
f6df08e6
JR
1466 else
1467 insn_current_address += insn_lengths[uid] - new_length;
3cf2715d 1468 }
bb4aaf18 1469 /* For a non-optimizing compile, do only a single pass. */
f6df08e6 1470 if (!increasing)
bb4aaf18 1471 break;
3cf2715d 1472 }
fc470718
R
1473
1474 free (varying_length);
3cf2715d
DE
1475}
1476
3cf2715d
DE
1477/* Given the body of an INSN known to be generated by an ASM statement, return
1478 the number of machine instructions likely to be generated for this insn.
1479 This is used to compute its length. */
1480
1481static int
6cf9ac28 1482asm_insn_count (rtx body)
3cf2715d 1483{
48c54229 1484 const char *templ;
3cf2715d 1485
5d0930ea 1486 if (GET_CODE (body) == ASM_INPUT)
48c54229 1487 templ = XSTR (body, 0);
5d0930ea 1488 else
48c54229 1489 templ = decode_asm_operands (body, NULL, NULL, NULL, NULL, NULL);
5d0930ea 1490
2bd1d2c8
AP
1491 return asm_str_count (templ);
1492}
2bd1d2c8
AP
1493
1494/* Return the number of machine instructions likely to be generated for the
1495 inline-asm template. */
1496int
1497asm_str_count (const char *templ)
1498{
1499 int count = 1;
b8698a0f 1500
48c54229 1501 if (!*templ)
5bc4fa7c
MS
1502 return 0;
1503
48c54229
KG
1504 for (; *templ; templ++)
1505 if (IS_ASM_LOGICAL_LINE_SEPARATOR (*templ, templ)
1506 || *templ == '\n')
3cf2715d
DE
1507 count++;
1508
1509 return count;
1510}
3cf2715d 1511\f
c8aea42c
PB
1512/* ??? This is probably the wrong place for these. */
1513/* Structure recording the mapping from source file and directory
1514 names at compile time to those to be embedded in debug
1515 information. */
1516typedef struct debug_prefix_map
1517{
1518 const char *old_prefix;
1519 const char *new_prefix;
1520 size_t old_len;
1521 size_t new_len;
1522 struct debug_prefix_map *next;
1523} debug_prefix_map;
1524
1525/* Linked list of such structures. */
ffa66012 1526static debug_prefix_map *debug_prefix_maps;
c8aea42c
PB
1527
1528
1529/* Record a debug file prefix mapping. ARG is the argument to
1530 -fdebug-prefix-map and must be of the form OLD=NEW. */
1531
1532void
1533add_debug_prefix_map (const char *arg)
1534{
1535 debug_prefix_map *map;
1536 const char *p;
1537
1538 p = strchr (arg, '=');
1539 if (!p)
1540 {
1541 error ("invalid argument %qs to -fdebug-prefix-map", arg);
1542 return;
1543 }
1544 map = XNEW (debug_prefix_map);
fe83055d 1545 map->old_prefix = xstrndup (arg, p - arg);
c8aea42c
PB
1546 map->old_len = p - arg;
1547 p++;
fe83055d 1548 map->new_prefix = xstrdup (p);
c8aea42c
PB
1549 map->new_len = strlen (p);
1550 map->next = debug_prefix_maps;
1551 debug_prefix_maps = map;
1552}
1553
1554/* Perform user-specified mapping of debug filename prefixes. Return
1555 the new name corresponding to FILENAME. */
1556
1557const char *
1558remap_debug_filename (const char *filename)
1559{
1560 debug_prefix_map *map;
1561 char *s;
1562 const char *name;
1563 size_t name_len;
1564
1565 for (map = debug_prefix_maps; map; map = map->next)
94369251 1566 if (filename_ncmp (filename, map->old_prefix, map->old_len) == 0)
c8aea42c
PB
1567 break;
1568 if (!map)
1569 return filename;
1570 name = filename + map->old_len;
1571 name_len = strlen (name) + 1;
1572 s = (char *) alloca (name_len + map->new_len);
1573 memcpy (s, map->new_prefix, map->new_len);
1574 memcpy (s + map->new_len, name, name_len);
1575 return ggc_strdup (s);
1576}
1577\f
725730f2
EB
1578/* Return true if DWARF2 debug info can be emitted for DECL. */
1579
1580static bool
1581dwarf2_debug_info_emitted_p (tree decl)
1582{
1583 if (write_symbols != DWARF2_DEBUG && write_symbols != VMS_AND_DWARF2_DEBUG)
1584 return false;
1585
1586 if (DECL_IGNORED_P (decl))
1587 return false;
1588
1589 return true;
1590}
1591
78bde837
SB
1592/* Return scope resulting from combination of S1 and S2. */
1593static tree
1594choose_inner_scope (tree s1, tree s2)
1595{
1596 if (!s1)
1597 return s2;
1598 if (!s2)
1599 return s1;
1600 if (BLOCK_NUMBER (s1) > BLOCK_NUMBER (s2))
1601 return s1;
1602 return s2;
1603}
1604
1605/* Emit lexical block notes needed to change scope from S1 to S2. */
1606
1607static void
1608change_scope (rtx orig_insn, tree s1, tree s2)
1609{
1610 rtx insn = orig_insn;
1611 tree com = NULL_TREE;
1612 tree ts1 = s1, ts2 = s2;
1613 tree s;
1614
1615 while (ts1 != ts2)
1616 {
1617 gcc_assert (ts1 && ts2);
1618 if (BLOCK_NUMBER (ts1) > BLOCK_NUMBER (ts2))
1619 ts1 = BLOCK_SUPERCONTEXT (ts1);
1620 else if (BLOCK_NUMBER (ts1) < BLOCK_NUMBER (ts2))
1621 ts2 = BLOCK_SUPERCONTEXT (ts2);
1622 else
1623 {
1624 ts1 = BLOCK_SUPERCONTEXT (ts1);
1625 ts2 = BLOCK_SUPERCONTEXT (ts2);
1626 }
1627 }
1628 com = ts1;
1629
1630 /* Close scopes. */
1631 s = s1;
1632 while (s != com)
1633 {
66e8df53 1634 rtx_note *note = emit_note_before (NOTE_INSN_BLOCK_END, insn);
78bde837
SB
1635 NOTE_BLOCK (note) = s;
1636 s = BLOCK_SUPERCONTEXT (s);
1637 }
1638
1639 /* Open scopes. */
1640 s = s2;
1641 while (s != com)
1642 {
1643 insn = emit_note_before (NOTE_INSN_BLOCK_BEG, insn);
1644 NOTE_BLOCK (insn) = s;
1645 s = BLOCK_SUPERCONTEXT (s);
1646 }
1647}
1648
1649/* Rebuild all the NOTE_INSN_BLOCK_BEG and NOTE_INSN_BLOCK_END notes based
1650 on the scope tree and the newly reordered instructions. */
1651
1652static void
1653reemit_insn_block_notes (void)
1654{
1655 tree cur_block = DECL_INITIAL (cfun->decl);
66e8df53
DM
1656 rtx_insn *insn;
1657 rtx_note *note;
78bde837
SB
1658
1659 insn = get_insns ();
97aba8e9 1660 for (; insn; insn = NEXT_INSN (insn))
78bde837
SB
1661 {
1662 tree this_block;
1663
67598720
TJ
1664 /* Prevent lexical blocks from straddling section boundaries. */
1665 if (NOTE_P (insn) && NOTE_KIND (insn) == NOTE_INSN_SWITCH_TEXT_SECTIONS)
1666 {
1667 for (tree s = cur_block; s != DECL_INITIAL (cfun->decl);
1668 s = BLOCK_SUPERCONTEXT (s))
1669 {
66e8df53 1670 rtx_note *note = emit_note_before (NOTE_INSN_BLOCK_END, insn);
67598720
TJ
1671 NOTE_BLOCK (note) = s;
1672 note = emit_note_after (NOTE_INSN_BLOCK_BEG, insn);
1673 NOTE_BLOCK (note) = s;
1674 }
1675 }
1676
1677 if (!active_insn_p (insn))
1678 continue;
1679
78bde837
SB
1680 /* Avoid putting scope notes between jump table and its label. */
1681 if (JUMP_TABLE_DATA_P (insn))
1682 continue;
1683
1684 this_block = insn_scope (insn);
1685 /* For sequences compute scope resulting from merging all scopes
1686 of instructions nested inside. */
1687 if (GET_CODE (PATTERN (insn)) == SEQUENCE)
1688 {
1689 int i;
1690 rtx body = PATTERN (insn);
1691
1692 this_block = NULL;
1693 for (i = 0; i < XVECLEN (body, 0); i++)
1694 this_block = choose_inner_scope (this_block,
1695 insn_scope (XVECEXP (body, 0, i)));
1696 }
1697 if (! this_block)
48866799
DC
1698 {
1699 if (INSN_LOCATION (insn) == UNKNOWN_LOCATION)
1700 continue;
1701 else
1702 this_block = DECL_INITIAL (cfun->decl);
1703 }
78bde837
SB
1704
1705 if (this_block != cur_block)
1706 {
1707 change_scope (insn, cur_block, this_block);
1708 cur_block = this_block;
1709 }
1710 }
1711
1712 /* change_scope emits before the insn, not after. */
1713 note = emit_note (NOTE_INSN_DELETED);
1714 change_scope (note, cur_block, DECL_INITIAL (cfun->decl));
1715 delete_insn (note);
1716
1717 reorder_blocks ();
1718}
1719
3cf2715d
DE
1720/* Output assembler code for the start of a function,
1721 and initialize some of the variables in this file
1722 for the new function. The label for the function and associated
1723 assembler pseudo-ops have already been output in `assemble_start_function'.
1724
1725 FIRST is the first insn of the rtl for the function being compiled.
1726 FILE is the file to write assembler code to.
46625112 1727 OPTIMIZE_P is nonzero if we should eliminate redundant
3cf2715d
DE
1728 test and compare insns. */
1729
1730void
ddd84654 1731final_start_function (rtx first, FILE *file,
46625112 1732 int optimize_p ATTRIBUTE_UNUSED)
3cf2715d
DE
1733{
1734 block_depth = 0;
1735
1736 this_is_asm_operands = 0;
1737
ddd84654
JJ
1738 need_profile_function = false;
1739
5368224f
DC
1740 last_filename = LOCATION_FILE (prologue_location);
1741 last_linenum = LOCATION_LINE (prologue_location);
6c52e687 1742 last_discriminator = discriminator = 0;
9ae130f8 1743
653e276c 1744 high_block_linenum = high_function_linenum = last_linenum;
eac40081 1745
ef1b3fda
KS
1746 if (flag_sanitize & SANITIZE_ADDRESS)
1747 asan_function_start ();
1748
725730f2
EB
1749 if (!DECL_IGNORED_P (current_function_decl))
1750 debug_hooks->begin_prologue (last_linenum, last_filename);
d291dd49 1751
725730f2 1752 if (!dwarf2_debug_info_emitted_p (current_function_decl))
653e276c 1753 dwarf2out_begin_prologue (0, NULL);
3cf2715d
DE
1754
1755#ifdef LEAF_REG_REMAP
416ff32e 1756 if (crtl->uses_only_leaf_regs)
3cf2715d
DE
1757 leaf_renumber_regs (first);
1758#endif
1759
1760 /* The Sun386i and perhaps other machines don't work right
1761 if the profiling code comes after the prologue. */
3c5273a9 1762 if (targetm.profile_before_prologue () && crtl->profile)
ddd84654
JJ
1763 {
1764 if (targetm.asm_out.function_prologue
1765 == default_function_pro_epilogue
1766#ifdef HAVE_prologue
1767 && HAVE_prologue
1768#endif
1769 )
1770 {
1771 rtx insn;
1772 for (insn = first; insn; insn = NEXT_INSN (insn))
1773 if (!NOTE_P (insn))
1774 {
1775 insn = NULL_RTX;
1776 break;
1777 }
1778 else if (NOTE_KIND (insn) == NOTE_INSN_BASIC_BLOCK
1779 || NOTE_KIND (insn) == NOTE_INSN_FUNCTION_BEG)
1780 break;
1781 else if (NOTE_KIND (insn) == NOTE_INSN_DELETED
1782 || NOTE_KIND (insn) == NOTE_INSN_VAR_LOCATION)
1783 continue;
1784 else
1785 {
1786 insn = NULL_RTX;
1787 break;
1788 }
1789
1790 if (insn)
1791 need_profile_function = true;
1792 else
1793 profile_function (file);
1794 }
1795 else
1796 profile_function (file);
1797 }
3cf2715d 1798
18c038b9
MM
1799 /* If debugging, assign block numbers to all of the blocks in this
1800 function. */
1801 if (write_symbols)
1802 {
0435312e 1803 reemit_insn_block_notes ();
a20612aa 1804 number_blocks (current_function_decl);
18c038b9
MM
1805 /* We never actually put out begin/end notes for the top-level
1806 block in the function. But, conceptually, that block is
1807 always needed. */
1808 TREE_ASM_WRITTEN (DECL_INITIAL (current_function_decl)) = 1;
1809 }
1810
a214518f
SP
1811 if (warn_frame_larger_than
1812 && get_frame_size () > frame_larger_than_size)
1813 {
1814 /* Issue a warning */
1815 warning (OPT_Wframe_larger_than_,
1816 "the frame size of %wd bytes is larger than %wd bytes",
1817 get_frame_size (), frame_larger_than_size);
1818 }
1819
3cf2715d 1820 /* First output the function prologue: code to set up the stack frame. */
5fd9b178 1821 targetm.asm_out.function_prologue (file, get_frame_size ());
3cf2715d 1822
3cf2715d
DE
1823 /* If the machine represents the prologue as RTL, the profiling code must
1824 be emitted when NOTE_INSN_PROLOGUE_END is scanned. */
1825#ifdef HAVE_prologue
1826 if (! HAVE_prologue)
1827#endif
1828 profile_after_prologue (file);
3cf2715d
DE
1829}
1830
1831static void
6cf9ac28 1832profile_after_prologue (FILE *file ATTRIBUTE_UNUSED)
3cf2715d 1833{
3c5273a9 1834 if (!targetm.profile_before_prologue () && crtl->profile)
3cf2715d 1835 profile_function (file);
3cf2715d
DE
1836}
1837
1838static void
6cf9ac28 1839profile_function (FILE *file ATTRIBUTE_UNUSED)
3cf2715d 1840{
dcacfa04 1841#ifndef NO_PROFILE_COUNTERS
9739c90c 1842# define NO_PROFILE_COUNTERS 0
dcacfa04 1843#endif
531ca746
RH
1844#ifdef ASM_OUTPUT_REG_PUSH
1845 rtx sval = NULL, chain = NULL;
1846
1847 if (cfun->returns_struct)
1848 sval = targetm.calls.struct_value_rtx (TREE_TYPE (current_function_decl),
1849 true);
1850 if (cfun->static_chain_decl)
1851 chain = targetm.calls.static_chain (current_function_decl, true);
b729186a 1852#endif /* ASM_OUTPUT_REG_PUSH */
3cf2715d 1853
9739c90c
JJ
1854 if (! NO_PROFILE_COUNTERS)
1855 {
1856 int align = MIN (BIGGEST_ALIGNMENT, LONG_TYPE_SIZE);
d6b5193b 1857 switch_to_section (data_section);
9739c90c 1858 ASM_OUTPUT_ALIGN (file, floor_log2 (align / BITS_PER_UNIT));
5fd9b178 1859 targetm.asm_out.internal_label (file, "LP", current_function_funcdef_no);
9739c90c
JJ
1860 assemble_integer (const0_rtx, LONG_TYPE_SIZE / BITS_PER_UNIT, align, 1);
1861 }
3cf2715d 1862
d6b5193b 1863 switch_to_section (current_function_section ());
3cf2715d 1864
531ca746
RH
1865#ifdef ASM_OUTPUT_REG_PUSH
1866 if (sval && REG_P (sval))
1867 ASM_OUTPUT_REG_PUSH (file, REGNO (sval));
1868 if (chain && REG_P (chain))
1869 ASM_OUTPUT_REG_PUSH (file, REGNO (chain));
3cf2715d 1870#endif
3cf2715d 1871
df696a75 1872 FUNCTION_PROFILER (file, current_function_funcdef_no);
3cf2715d 1873
531ca746
RH
1874#ifdef ASM_OUTPUT_REG_PUSH
1875 if (chain && REG_P (chain))
1876 ASM_OUTPUT_REG_POP (file, REGNO (chain));
1877 if (sval && REG_P (sval))
1878 ASM_OUTPUT_REG_POP (file, REGNO (sval));
3cf2715d
DE
1879#endif
1880}
1881
1882/* Output assembler code for the end of a function.
1883 For clarity, args are same as those of `final_start_function'
1884 even though not all of them are needed. */
1885
1886void
6cf9ac28 1887final_end_function (void)
3cf2715d 1888{
be1bb652 1889 app_disable ();
3cf2715d 1890
725730f2
EB
1891 if (!DECL_IGNORED_P (current_function_decl))
1892 debug_hooks->end_function (high_function_linenum);
3cf2715d 1893
3cf2715d
DE
1894 /* Finally, output the function epilogue:
1895 code to restore the stack frame and return to the caller. */
5fd9b178 1896 targetm.asm_out.function_epilogue (asm_out_file, get_frame_size ());
3cf2715d 1897
e2a12aca 1898 /* And debug output. */
725730f2
EB
1899 if (!DECL_IGNORED_P (current_function_decl))
1900 debug_hooks->end_epilogue (last_linenum, last_filename);
3cf2715d 1901
725730f2 1902 if (!dwarf2_debug_info_emitted_p (current_function_decl)
7a0c8d71 1903 && dwarf2out_do_frame ())
702ada3d 1904 dwarf2out_end_epilogue (last_linenum, last_filename);
3cf2715d
DE
1905}
1906\f
6a801cf2
XDL
1907
1908/* Dumper helper for basic block information. FILE is the assembly
1909 output file, and INSN is the instruction being emitted. */
1910
1911static void
1912dump_basic_block_info (FILE *file, rtx insn, basic_block *start_to_bb,
1913 basic_block *end_to_bb, int bb_map_size, int *bb_seqn)
1914{
1915 basic_block bb;
1916
1917 if (!flag_debug_asm)
1918 return;
1919
1920 if (INSN_UID (insn) < bb_map_size
1921 && (bb = start_to_bb[INSN_UID (insn)]) != NULL)
1922 {
1923 edge e;
1924 edge_iterator ei;
1925
1c13f168 1926 fprintf (file, "%s BLOCK %d", ASM_COMMENT_START, bb->index);
6a801cf2
XDL
1927 if (bb->frequency)
1928 fprintf (file, " freq:%d", bb->frequency);
1929 if (bb->count)
a9243bfc 1930 fprintf (file, " count:%"PRId64,
6a801cf2
XDL
1931 bb->count);
1932 fprintf (file, " seq:%d", (*bb_seqn)++);
1c13f168 1933 fprintf (file, "\n%s PRED:", ASM_COMMENT_START);
6a801cf2
XDL
1934 FOR_EACH_EDGE (e, ei, bb->preds)
1935 {
a315c44c 1936 dump_edge_info (file, e, TDF_DETAILS, 0);
6a801cf2
XDL
1937 }
1938 fprintf (file, "\n");
1939 }
1940 if (INSN_UID (insn) < bb_map_size
1941 && (bb = end_to_bb[INSN_UID (insn)]) != NULL)
1942 {
1943 edge e;
1944 edge_iterator ei;
1945
1c13f168 1946 fprintf (asm_out_file, "%s SUCC:", ASM_COMMENT_START);
6a801cf2
XDL
1947 FOR_EACH_EDGE (e, ei, bb->succs)
1948 {
a315c44c 1949 dump_edge_info (asm_out_file, e, TDF_DETAILS, 1);
6a801cf2
XDL
1950 }
1951 fprintf (file, "\n");
1952 }
1953}
1954
3cf2715d 1955/* Output assembler code for some insns: all or part of a function.
c9d691e9 1956 For description of args, see `final_start_function', above. */
3cf2715d
DE
1957
1958void
46625112 1959final (rtx first, FILE *file, int optimize_p)
3cf2715d 1960{
bc5612ed 1961 rtx insn, next;
589fe865 1962 int seen = 0;
3cf2715d 1963
6a801cf2
XDL
1964 /* Used for -dA dump. */
1965 basic_block *start_to_bb = NULL;
1966 basic_block *end_to_bb = NULL;
1967 int bb_map_size = 0;
1968 int bb_seqn = 0;
1969
3cf2715d 1970 last_ignored_compare = 0;
3cf2715d 1971
c8b8af71 1972#ifdef HAVE_cc0
3cf2715d 1973 for (insn = first; insn; insn = NEXT_INSN (insn))
a8c3510c 1974 {
9ef4c6ef
JC
1975 /* If CC tracking across branches is enabled, record the insn which
1976 jumps to each branch only reached from one place. */
46625112 1977 if (optimize_p && JUMP_P (insn))
9ef4c6ef
JC
1978 {
1979 rtx lab = JUMP_LABEL (insn);
0c514727 1980 if (lab && LABEL_P (lab) && LABEL_NUSES (lab) == 1)
9ef4c6ef
JC
1981 {
1982 LABEL_REFS (lab) = insn;
1983 }
1984 }
a8c3510c 1985 }
c8b8af71 1986#endif
a8c3510c 1987
3cf2715d
DE
1988 init_recog ();
1989
1990 CC_STATUS_INIT;
1991
6a801cf2
XDL
1992 if (flag_debug_asm)
1993 {
1994 basic_block bb;
1995
1996 bb_map_size = get_max_uid () + 1;
1997 start_to_bb = XCNEWVEC (basic_block, bb_map_size);
1998 end_to_bb = XCNEWVEC (basic_block, bb_map_size);
1999
292ffe86
CC
2000 /* There is no cfg for a thunk. */
2001 if (!cfun->is_thunk)
4f42035e 2002 FOR_EACH_BB_REVERSE_FN (bb, cfun)
292ffe86
CC
2003 {
2004 start_to_bb[INSN_UID (BB_HEAD (bb))] = bb;
2005 end_to_bb[INSN_UID (BB_END (bb))] = bb;
2006 }
6a801cf2
XDL
2007 }
2008
3cf2715d 2009 /* Output the insns. */
9ff57809 2010 for (insn = first; insn;)
2f16edb1 2011 {
d327457f 2012 if (HAVE_ATTR_length)
0ac76ad9 2013 {
d327457f
JR
2014 if ((unsigned) INSN_UID (insn) >= INSN_ADDRESSES_SIZE ())
2015 {
2016 /* This can be triggered by bugs elsewhere in the compiler if
2017 new insns are created after init_insn_lengths is called. */
2018 gcc_assert (NOTE_P (insn));
2019 insn_current_address = -1;
2020 }
2021 else
2022 insn_current_address = INSN_ADDRESSES (INSN_UID (insn));
0ac76ad9 2023 }
0ac76ad9 2024
6a801cf2
XDL
2025 dump_basic_block_info (file, insn, start_to_bb, end_to_bb,
2026 bb_map_size, &bb_seqn);
46625112 2027 insn = final_scan_insn (insn, file, optimize_p, 0, &seen);
2f16edb1 2028 }
6a801cf2
XDL
2029
2030 if (flag_debug_asm)
2031 {
2032 free (start_to_bb);
2033 free (end_to_bb);
2034 }
bc5612ed
BS
2035
2036 /* Remove CFI notes, to avoid compare-debug failures. */
2037 for (insn = first; insn; insn = next)
2038 {
2039 next = NEXT_INSN (insn);
2040 if (NOTE_P (insn)
2041 && (NOTE_KIND (insn) == NOTE_INSN_CFI
2042 || NOTE_KIND (insn) == NOTE_INSN_CFI_LABEL))
2043 delete_insn (insn);
2044 }
3cf2715d
DE
2045}
2046\f
4bbf910e 2047const char *
6cf9ac28 2048get_insn_template (int code, rtx insn)
4bbf910e 2049{
4bbf910e
RH
2050 switch (insn_data[code].output_format)
2051 {
2052 case INSN_OUTPUT_FORMAT_SINGLE:
3897f229 2053 return insn_data[code].output.single;
4bbf910e 2054 case INSN_OUTPUT_FORMAT_MULTI:
3897f229 2055 return insn_data[code].output.multi[which_alternative];
4bbf910e 2056 case INSN_OUTPUT_FORMAT_FUNCTION:
0bccc606 2057 gcc_assert (insn);
95770ca3
DM
2058 return (*insn_data[code].output.function) (recog_data.operand,
2059 as_a <rtx_insn *> (insn));
4bbf910e
RH
2060
2061 default:
0bccc606 2062 gcc_unreachable ();
4bbf910e
RH
2063 }
2064}
f5d927c0 2065
0dc36574
ZW
2066/* Emit the appropriate declaration for an alternate-entry-point
2067 symbol represented by INSN, to FILE. INSN is a CODE_LABEL with
2068 LABEL_KIND != LABEL_NORMAL.
2069
2070 The case fall-through in this function is intentional. */
2071static void
6cf9ac28 2072output_alternate_entry_point (FILE *file, rtx insn)
0dc36574
ZW
2073{
2074 const char *name = LABEL_NAME (insn);
2075
2076 switch (LABEL_KIND (insn))
2077 {
2078 case LABEL_WEAK_ENTRY:
2079#ifdef ASM_WEAKEN_LABEL
2080 ASM_WEAKEN_LABEL (file, name);
2081#endif
2082 case LABEL_GLOBAL_ENTRY:
5fd9b178 2083 targetm.asm_out.globalize_label (file, name);
0dc36574 2084 case LABEL_STATIC_ENTRY:
905173eb
ZW
2085#ifdef ASM_OUTPUT_TYPE_DIRECTIVE
2086 ASM_OUTPUT_TYPE_DIRECTIVE (file, name, "function");
2087#endif
0dc36574
ZW
2088 ASM_OUTPUT_LABEL (file, name);
2089 break;
2090
2091 case LABEL_NORMAL:
2092 default:
0bccc606 2093 gcc_unreachable ();
0dc36574
ZW
2094 }
2095}
2096
f410e1b3
RAE
2097/* Given a CALL_INSN, find and return the nested CALL. */
2098static rtx
2099call_from_call_insn (rtx insn)
2100{
2101 rtx x;
2102 gcc_assert (CALL_P (insn));
2103 x = PATTERN (insn);
2104
2105 while (GET_CODE (x) != CALL)
2106 {
2107 switch (GET_CODE (x))
2108 {
2109 default:
2110 gcc_unreachable ();
b8c71e40
RAE
2111 case COND_EXEC:
2112 x = COND_EXEC_CODE (x);
2113 break;
f410e1b3
RAE
2114 case PARALLEL:
2115 x = XVECEXP (x, 0, 0);
2116 break;
2117 case SET:
2118 x = XEXP (x, 1);
2119 break;
2120 }
2121 }
2122 return x;
2123}
2124
3cf2715d
DE
2125/* The final scan for one insn, INSN.
2126 Args are same as in `final', except that INSN
2127 is the insn being scanned.
2128 Value returned is the next insn to be scanned.
2129
ff8cea7e
EB
2130 NOPEEPHOLES is the flag to disallow peephole processing (currently
2131 used for within delayed branch sequence output).
3cf2715d 2132
589fe865
DJ
2133 SEEN is used to track the end of the prologue, for emitting
2134 debug information. We force the emission of a line note after
70aacc97 2135 both NOTE_INSN_PROLOGUE_END and NOTE_INSN_FUNCTION_BEG. */
589fe865 2136
5cfc5f84 2137rtx
46625112 2138final_scan_insn (rtx insn, FILE *file, int optimize_p ATTRIBUTE_UNUSED,
c9d691e9 2139 int nopeepholes ATTRIBUTE_UNUSED, int *seen)
3cf2715d 2140{
90ca38bb
MM
2141#ifdef HAVE_cc0
2142 rtx set;
2143#endif
b2a6a2fb 2144 rtx next;
90ca38bb 2145
3cf2715d
DE
2146 insn_counter++;
2147
2148 /* Ignore deleted insns. These can occur when we split insns (due to a
2149 template of "#") while not optimizing. */
2150 if (INSN_DELETED_P (insn))
2151 return NEXT_INSN (insn);
2152
2153 switch (GET_CODE (insn))
2154 {
2155 case NOTE:
a38e7aa5 2156 switch (NOTE_KIND (insn))
be1bb652
RH
2157 {
2158 case NOTE_INSN_DELETED:
be1bb652 2159 break;
3cf2715d 2160
87c8b4be 2161 case NOTE_INSN_SWITCH_TEXT_SECTIONS:
c543ca49 2162 in_cold_section_p = !in_cold_section_p;
f0a0390e 2163
a4b6974e
UB
2164 if (dwarf2out_do_frame ())
2165 dwarf2out_switch_text_section ();
f0a0390e 2166 else if (!DECL_IGNORED_P (current_function_decl))
725730f2 2167 debug_hooks->switch_text_section ();
a4b6974e 2168
c543ca49 2169 switch_to_section (current_function_section ());
14d11d40
IS
2170 targetm.asm_out.function_switched_text_sections (asm_out_file,
2171 current_function_decl,
2172 in_cold_section_p);
2ae367c1
ST
2173 /* Emit a label for the split cold section. Form label name by
2174 suffixing "cold" to the original function's name. */
2175 if (in_cold_section_p)
2176 {
2177 tree cold_function_name
2178 = clone_function_name (current_function_decl, "cold");
2179 ASM_OUTPUT_LABEL (asm_out_file,
2180 IDENTIFIER_POINTER (cold_function_name));
2181 }
750054a2 2182 break;
b0efb46b 2183
be1bb652 2184 case NOTE_INSN_BASIC_BLOCK:
ddd84654
JJ
2185 if (need_profile_function)
2186 {
2187 profile_function (asm_out_file);
2188 need_profile_function = false;
2189 }
2190
2784ed9c
KT
2191 if (targetm.asm_out.unwind_emit)
2192 targetm.asm_out.unwind_emit (asm_out_file, insn);
951120ea 2193
6c52e687
CC
2194 discriminator = NOTE_BASIC_BLOCK (insn)->discriminator;
2195
be1bb652 2196 break;
3cf2715d 2197
be1bb652 2198 case NOTE_INSN_EH_REGION_BEG:
52a11cbf
RH
2199 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LEHB",
2200 NOTE_EH_HANDLER (insn));
3d195391 2201 break;
3d195391 2202
be1bb652 2203 case NOTE_INSN_EH_REGION_END:
52a11cbf
RH
2204 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LEHE",
2205 NOTE_EH_HANDLER (insn));
3d195391 2206 break;
3d195391 2207
be1bb652 2208 case NOTE_INSN_PROLOGUE_END:
5fd9b178 2209 targetm.asm_out.function_end_prologue (file);
3cf2715d 2210 profile_after_prologue (file);
589fe865
DJ
2211
2212 if ((*seen & (SEEN_EMITTED | SEEN_NOTE)) == SEEN_NOTE)
2213 {
2214 *seen |= SEEN_EMITTED;
b8176fe4 2215 force_source_line = true;
589fe865
DJ
2216 }
2217 else
2218 *seen |= SEEN_NOTE;
2219
3cf2715d 2220 break;
3cf2715d 2221
be1bb652 2222 case NOTE_INSN_EPILOGUE_BEG:
bc45e4ba
TG
2223 if (!DECL_IGNORED_P (current_function_decl))
2224 (*debug_hooks->begin_epilogue) (last_linenum, last_filename);
5fd9b178 2225 targetm.asm_out.function_begin_epilogue (file);
be1bb652 2226 break;
3cf2715d 2227
bc5612ed
BS
2228 case NOTE_INSN_CFI:
2229 dwarf2out_emit_cfi (NOTE_CFI (insn));
2230 break;
2231
2232 case NOTE_INSN_CFI_LABEL:
2233 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LCFI",
2234 NOTE_LABEL_NUMBER (insn));
cd9c1ca8
RH
2235 break;
2236
be1bb652 2237 case NOTE_INSN_FUNCTION_BEG:
ddd84654
JJ
2238 if (need_profile_function)
2239 {
2240 profile_function (asm_out_file);
2241 need_profile_function = false;
2242 }
2243
653e276c 2244 app_disable ();
725730f2
EB
2245 if (!DECL_IGNORED_P (current_function_decl))
2246 debug_hooks->end_prologue (last_linenum, last_filename);
589fe865
DJ
2247
2248 if ((*seen & (SEEN_EMITTED | SEEN_NOTE)) == SEEN_NOTE)
2249 {
2250 *seen |= SEEN_EMITTED;
b8176fe4 2251 force_source_line = true;
589fe865
DJ
2252 }
2253 else
2254 *seen |= SEEN_NOTE;
2255
3cf2715d 2256 break;
be1bb652
RH
2257
2258 case NOTE_INSN_BLOCK_BEG:
2259 if (debug_info_level == DINFO_LEVEL_NORMAL
3cf2715d 2260 || debug_info_level == DINFO_LEVEL_VERBOSE
7a0c8d71
DR
2261 || write_symbols == DWARF2_DEBUG
2262 || write_symbols == VMS_AND_DWARF2_DEBUG
2263 || write_symbols == VMS_DEBUG)
be1bb652
RH
2264 {
2265 int n = BLOCK_NUMBER (NOTE_BLOCK (insn));
3cf2715d 2266
be1bb652
RH
2267 app_disable ();
2268 ++block_depth;
2269 high_block_linenum = last_linenum;
eac40081 2270
a5a42b92 2271 /* Output debugging info about the symbol-block beginning. */
725730f2
EB
2272 if (!DECL_IGNORED_P (current_function_decl))
2273 debug_hooks->begin_block (last_linenum, n);
3cf2715d 2274
be1bb652
RH
2275 /* Mark this block as output. */
2276 TREE_ASM_WRITTEN (NOTE_BLOCK (insn)) = 1;
2277 }
d752cfdb
JJ
2278 if (write_symbols == DBX_DEBUG
2279 || write_symbols == SDB_DEBUG)
2280 {
2281 location_t *locus_ptr
2282 = block_nonartificial_location (NOTE_BLOCK (insn));
2283
2284 if (locus_ptr != NULL)
2285 {
2286 override_filename = LOCATION_FILE (*locus_ptr);
2287 override_linenum = LOCATION_LINE (*locus_ptr);
2288 }
2289 }
be1bb652 2290 break;
18c038b9 2291
be1bb652
RH
2292 case NOTE_INSN_BLOCK_END:
2293 if (debug_info_level == DINFO_LEVEL_NORMAL
2294 || debug_info_level == DINFO_LEVEL_VERBOSE
7a0c8d71
DR
2295 || write_symbols == DWARF2_DEBUG
2296 || write_symbols == VMS_AND_DWARF2_DEBUG
2297 || write_symbols == VMS_DEBUG)
be1bb652
RH
2298 {
2299 int n = BLOCK_NUMBER (NOTE_BLOCK (insn));
3cf2715d 2300
be1bb652
RH
2301 app_disable ();
2302
2303 /* End of a symbol-block. */
2304 --block_depth;
0bccc606 2305 gcc_assert (block_depth >= 0);
3cf2715d 2306
725730f2
EB
2307 if (!DECL_IGNORED_P (current_function_decl))
2308 debug_hooks->end_block (high_block_linenum, n);
be1bb652 2309 }
d752cfdb
JJ
2310 if (write_symbols == DBX_DEBUG
2311 || write_symbols == SDB_DEBUG)
2312 {
2313 tree outer_block = BLOCK_SUPERCONTEXT (NOTE_BLOCK (insn));
2314 location_t *locus_ptr
2315 = block_nonartificial_location (outer_block);
2316
2317 if (locus_ptr != NULL)
2318 {
2319 override_filename = LOCATION_FILE (*locus_ptr);
2320 override_linenum = LOCATION_LINE (*locus_ptr);
2321 }
2322 else
2323 {
2324 override_filename = NULL;
2325 override_linenum = 0;
2326 }
2327 }
be1bb652
RH
2328 break;
2329
2330 case NOTE_INSN_DELETED_LABEL:
2331 /* Emit the label. We may have deleted the CODE_LABEL because
2332 the label could be proved to be unreachable, though still
2333 referenced (in the form of having its address taken. */
8215347e 2334 ASM_OUTPUT_DEBUG_LABEL (file, "L", CODE_LABEL_NUMBER (insn));
be1bb652 2335 break;
3cf2715d 2336
5619e52c
JJ
2337 case NOTE_INSN_DELETED_DEBUG_LABEL:
2338 /* Similarly, but need to use different namespace for it. */
2339 if (CODE_LABEL_NUMBER (insn) != -1)
2340 ASM_OUTPUT_DEBUG_LABEL (file, "LDL", CODE_LABEL_NUMBER (insn));
2341 break;
2342
014a1138 2343 case NOTE_INSN_VAR_LOCATION:
2b1c5433 2344 case NOTE_INSN_CALL_ARG_LOCATION:
725730f2 2345 if (!DECL_IGNORED_P (current_function_decl))
f630fc6a 2346 debug_hooks->var_location (as_a <rtx_insn *> (insn));
014a1138
JZ
2347 break;
2348
be1bb652 2349 default:
a38e7aa5 2350 gcc_unreachable ();
f5d927c0 2351 break;
3cf2715d
DE
2352 }
2353 break;
2354
2355 case BARRIER:
3cf2715d
DE
2356 break;
2357
2358 case CODE_LABEL:
1dd8faa8
R
2359 /* The target port might emit labels in the output function for
2360 some insn, e.g. sh.c output_branchy_insn. */
de7987a6
R
2361 if (CODE_LABEL_NUMBER (insn) <= max_labelno)
2362 {
2363 int align = LABEL_TO_ALIGNMENT (insn);
50b2596f 2364#ifdef ASM_OUTPUT_MAX_SKIP_ALIGN
9e423e6d 2365 int max_skip = LABEL_TO_MAX_SKIP (insn);
50b2596f 2366#endif
fc470718 2367
1dd8faa8 2368 if (align && NEXT_INSN (insn))
40cdfca6 2369 {
9e423e6d 2370#ifdef ASM_OUTPUT_MAX_SKIP_ALIGN
40cdfca6 2371 ASM_OUTPUT_MAX_SKIP_ALIGN (file, align, max_skip);
8e16ab99
SF
2372#else
2373#ifdef ASM_OUTPUT_ALIGN_WITH_NOP
2374 ASM_OUTPUT_ALIGN_WITH_NOP (file, align);
9e423e6d 2375#else
40cdfca6 2376 ASM_OUTPUT_ALIGN (file, align);
8e16ab99 2377#endif
9e423e6d 2378#endif
40cdfca6 2379 }
de7987a6 2380 }
3cf2715d 2381 CC_STATUS_INIT;
03ffa171 2382
725730f2 2383 if (!DECL_IGNORED_P (current_function_decl) && LABEL_NAME (insn))
f630fc6a 2384 debug_hooks->label (as_a <rtx_code_label *> (insn));
e1772ac0 2385
bad4f40b 2386 app_disable ();
b2a6a2fb
JJ
2387
2388 next = next_nonnote_insn (insn);
0676c393
MM
2389 /* If this label is followed by a jump-table, make sure we put
2390 the label in the read-only section. Also possibly write the
2391 label and jump table together. */
2392 if (next != 0 && JUMP_TABLE_DATA_P (next))
3cf2715d 2393 {
e0d80184 2394#if defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC)
0676c393
MM
2395 /* In this case, the case vector is being moved by the
2396 target, so don't output the label at all. Leave that
2397 to the back end macros. */
e0d80184 2398#else
0676c393
MM
2399 if (! JUMP_TABLES_IN_TEXT_SECTION)
2400 {
2401 int log_align;
340f7e7c 2402
0676c393
MM
2403 switch_to_section (targetm.asm_out.function_rodata_section
2404 (current_function_decl));
340f7e7c
RH
2405
2406#ifdef ADDR_VEC_ALIGN
0676c393 2407 log_align = ADDR_VEC_ALIGN (next);
340f7e7c 2408#else
0676c393 2409 log_align = exact_log2 (BIGGEST_ALIGNMENT / BITS_PER_UNIT);
340f7e7c 2410#endif
0676c393
MM
2411 ASM_OUTPUT_ALIGN (file, log_align);
2412 }
2413 else
2414 switch_to_section (current_function_section ());
75197b37 2415
3cf2715d 2416#ifdef ASM_OUTPUT_CASE_LABEL
0676c393
MM
2417 ASM_OUTPUT_CASE_LABEL (file, "L", CODE_LABEL_NUMBER (insn),
2418 next);
3cf2715d 2419#else
0676c393 2420 targetm.asm_out.internal_label (file, "L", CODE_LABEL_NUMBER (insn));
e0d80184 2421#endif
3cf2715d 2422#endif
0676c393 2423 break;
3cf2715d 2424 }
0dc36574
ZW
2425 if (LABEL_ALT_ENTRY_P (insn))
2426 output_alternate_entry_point (file, insn);
8cd0faaf 2427 else
5fd9b178 2428 targetm.asm_out.internal_label (file, "L", CODE_LABEL_NUMBER (insn));
3cf2715d
DE
2429 break;
2430
2431 default:
2432 {
b3694847 2433 rtx body = PATTERN (insn);
3cf2715d 2434 int insn_code_number;
48c54229 2435 const char *templ;
ed5ef2e4 2436 bool is_stmt;
3cf2715d 2437
9a1a4737
PB
2438 /* Reset this early so it is correct for ASM statements. */
2439 current_insn_predicate = NULL_RTX;
2929029c 2440
3cf2715d
DE
2441 /* An INSN, JUMP_INSN or CALL_INSN.
2442 First check for special kinds that recog doesn't recognize. */
2443
6614fd40 2444 if (GET_CODE (body) == USE /* These are just declarations. */
3cf2715d
DE
2445 || GET_CODE (body) == CLOBBER)
2446 break;
2447
2448#ifdef HAVE_cc0
4928181c
SB
2449 {
2450 /* If there is a REG_CC_SETTER note on this insn, it means that
2451 the setting of the condition code was done in the delay slot
2452 of the insn that branched here. So recover the cc status
2453 from the insn that set it. */
3cf2715d 2454
4928181c
SB
2455 rtx note = find_reg_note (insn, REG_CC_SETTER, NULL_RTX);
2456 if (note)
2457 {
2458 NOTICE_UPDATE_CC (PATTERN (XEXP (note, 0)), XEXP (note, 0));
2459 cc_prev_status = cc_status;
2460 }
2461 }
3cf2715d
DE
2462#endif
2463
2464 /* Detect insns that are really jump-tables
2465 and output them as such. */
2466
34f0d87a 2467 if (JUMP_TABLE_DATA_P (insn))
3cf2715d 2468 {
7f7f8214 2469#if !(defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC))
b3694847 2470 int vlen, idx;
7f7f8214 2471#endif
3cf2715d 2472
b2a6a2fb 2473 if (! JUMP_TABLES_IN_TEXT_SECTION)
d6b5193b
RS
2474 switch_to_section (targetm.asm_out.function_rodata_section
2475 (current_function_decl));
b2a6a2fb 2476 else
d6b5193b 2477 switch_to_section (current_function_section ());
b2a6a2fb 2478
bad4f40b 2479 app_disable ();
3cf2715d 2480
e0d80184
DM
2481#if defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC)
2482 if (GET_CODE (body) == ADDR_VEC)
2483 {
2484#ifdef ASM_OUTPUT_ADDR_VEC
2485 ASM_OUTPUT_ADDR_VEC (PREV_INSN (insn), body);
2486#else
0bccc606 2487 gcc_unreachable ();
e0d80184
DM
2488#endif
2489 }
2490 else
2491 {
2492#ifdef ASM_OUTPUT_ADDR_DIFF_VEC
2493 ASM_OUTPUT_ADDR_DIFF_VEC (PREV_INSN (insn), body);
2494#else
0bccc606 2495 gcc_unreachable ();
e0d80184
DM
2496#endif
2497 }
2498#else
3cf2715d
DE
2499 vlen = XVECLEN (body, GET_CODE (body) == ADDR_DIFF_VEC);
2500 for (idx = 0; idx < vlen; idx++)
2501 {
2502 if (GET_CODE (body) == ADDR_VEC)
2503 {
2504#ifdef ASM_OUTPUT_ADDR_VEC_ELT
2505 ASM_OUTPUT_ADDR_VEC_ELT
2506 (file, CODE_LABEL_NUMBER (XEXP (XVECEXP (body, 0, idx), 0)));
2507#else
0bccc606 2508 gcc_unreachable ();
3cf2715d
DE
2509#endif
2510 }
2511 else
2512 {
2513#ifdef ASM_OUTPUT_ADDR_DIFF_ELT
2514 ASM_OUTPUT_ADDR_DIFF_ELT
2515 (file,
33f7f353 2516 body,
3cf2715d
DE
2517 CODE_LABEL_NUMBER (XEXP (XVECEXP (body, 1, idx), 0)),
2518 CODE_LABEL_NUMBER (XEXP (XEXP (body, 0), 0)));
2519#else
0bccc606 2520 gcc_unreachable ();
3cf2715d
DE
2521#endif
2522 }
2523 }
2524#ifdef ASM_OUTPUT_CASE_END
2525 ASM_OUTPUT_CASE_END (file,
2526 CODE_LABEL_NUMBER (PREV_INSN (insn)),
2527 insn);
e0d80184 2528#endif
3cf2715d
DE
2529#endif
2530
d6b5193b 2531 switch_to_section (current_function_section ());
3cf2715d
DE
2532
2533 break;
2534 }
0435312e
JH
2535 /* Output this line note if it is the first or the last line
2536 note in a row. */
725730f2
EB
2537 if (!DECL_IGNORED_P (current_function_decl)
2538 && notice_source_line (insn, &is_stmt))
2539 (*debug_hooks->source_line) (last_linenum, last_filename,
2540 last_discriminator, is_stmt);
3cf2715d 2541
3cf2715d
DE
2542 if (GET_CODE (body) == ASM_INPUT)
2543 {
36d7136e
RH
2544 const char *string = XSTR (body, 0);
2545
3cf2715d
DE
2546 /* There's no telling what that did to the condition codes. */
2547 CC_STATUS_INIT;
36d7136e
RH
2548
2549 if (string[0])
3cf2715d 2550 {
5ffeb913 2551 expanded_location loc;
bff4b63d 2552
3a694d86 2553 app_enable ();
5ffeb913 2554 loc = expand_location (ASM_INPUT_SOURCE_LOCATION (body));
0de2ae02 2555 if (*loc.file && loc.line)
bff4b63d
AO
2556 fprintf (asm_out_file, "%s %i \"%s\" 1\n",
2557 ASM_COMMENT_START, loc.line, loc.file);
36d7136e 2558 fprintf (asm_out_file, "\t%s\n", string);
03943c05
AO
2559#if HAVE_AS_LINE_ZERO
2560 if (*loc.file && loc.line)
bff4b63d 2561 fprintf (asm_out_file, "%s 0 \"\" 2\n", ASM_COMMENT_START);
03943c05 2562#endif
3cf2715d 2563 }
3cf2715d
DE
2564 break;
2565 }
2566
2567 /* Detect `asm' construct with operands. */
2568 if (asm_noperands (body) >= 0)
2569 {
22bf4422 2570 unsigned int noperands = asm_noperands (body);
1b4572a8 2571 rtx *ops = XALLOCAVEC (rtx, noperands);
3cce094d 2572 const char *string;
bff4b63d 2573 location_t loc;
5ffeb913 2574 expanded_location expanded;
3cf2715d
DE
2575
2576 /* There's no telling what that did to the condition codes. */
2577 CC_STATUS_INIT;
3cf2715d 2578
3cf2715d 2579 /* Get out the operand values. */
bff4b63d 2580 string = decode_asm_operands (body, ops, NULL, NULL, NULL, &loc);
41129be2 2581 /* Inhibit dying on what would otherwise be compiler bugs. */
3cf2715d
DE
2582 insn_noperands = noperands;
2583 this_is_asm_operands = insn;
5ffeb913 2584 expanded = expand_location (loc);
3cf2715d 2585
ad7e39ca
AO
2586#ifdef FINAL_PRESCAN_INSN
2587 FINAL_PRESCAN_INSN (insn, ops, insn_noperands);
2588#endif
2589
3cf2715d 2590 /* Output the insn using them. */
36d7136e
RH
2591 if (string[0])
2592 {
3a694d86 2593 app_enable ();
5ffeb913 2594 if (expanded.file && expanded.line)
bff4b63d 2595 fprintf (asm_out_file, "%s %i \"%s\" 1\n",
5ffeb913 2596 ASM_COMMENT_START, expanded.line, expanded.file);
36d7136e 2597 output_asm_insn (string, ops);
03943c05 2598#if HAVE_AS_LINE_ZERO
5ffeb913 2599 if (expanded.file && expanded.line)
bff4b63d 2600 fprintf (asm_out_file, "%s 0 \"\" 2\n", ASM_COMMENT_START);
03943c05 2601#endif
36d7136e
RH
2602 }
2603
1afc5373
CF
2604 if (targetm.asm_out.final_postscan_insn)
2605 targetm.asm_out.final_postscan_insn (file, insn, ops,
2606 insn_noperands);
2607
3cf2715d
DE
2608 this_is_asm_operands = 0;
2609 break;
2610 }
2611
bad4f40b 2612 app_disable ();
3cf2715d
DE
2613
2614 if (GET_CODE (body) == SEQUENCE)
2615 {
2616 /* A delayed-branch sequence */
b3694847 2617 int i;
3cf2715d 2618
3cf2715d
DE
2619 final_sequence = body;
2620
2621 /* The first insn in this SEQUENCE might be a JUMP_INSN that will
2622 force the restoration of a comparison that was previously
2623 thought unnecessary. If that happens, cancel this sequence
2624 and cause that insn to be restored. */
2625
c9d691e9 2626 next = final_scan_insn (XVECEXP (body, 0, 0), file, 0, 1, seen);
3cf2715d
DE
2627 if (next != XVECEXP (body, 0, 1))
2628 {
2629 final_sequence = 0;
2630 return next;
2631 }
2632
2633 for (i = 1; i < XVECLEN (body, 0); i++)
c7eee2df
RK
2634 {
2635 rtx insn = XVECEXP (body, 0, i);
2636 rtx next = NEXT_INSN (insn);
2637 /* We loop in case any instruction in a delay slot gets
2638 split. */
2639 do
c9d691e9 2640 insn = final_scan_insn (insn, file, 0, 1, seen);
c7eee2df
RK
2641 while (insn != next);
2642 }
3cf2715d
DE
2643#ifdef DBR_OUTPUT_SEQEND
2644 DBR_OUTPUT_SEQEND (file);
2645#endif
2646 final_sequence = 0;
2647
2648 /* If the insn requiring the delay slot was a CALL_INSN, the
2649 insns in the delay slot are actually executed before the
2650 called function. Hence we don't preserve any CC-setting
2651 actions in these insns and the CC must be marked as being
2652 clobbered by the function. */
4b4bf941 2653 if (CALL_P (XVECEXP (body, 0, 0)))
b729186a
JL
2654 {
2655 CC_STATUS_INIT;
2656 }
3cf2715d
DE
2657 break;
2658 }
2659
2660 /* We have a real machine instruction as rtl. */
2661
2662 body = PATTERN (insn);
2663
2664#ifdef HAVE_cc0
f5d927c0 2665 set = single_set (insn);
b88c92cc 2666
3cf2715d
DE
2667 /* Check for redundant test and compare instructions
2668 (when the condition codes are already set up as desired).
2669 This is done only when optimizing; if not optimizing,
2670 it should be possible for the user to alter a variable
2671 with the debugger in between statements
2672 and the next statement should reexamine the variable
2673 to compute the condition codes. */
2674
46625112 2675 if (optimize_p)
3cf2715d 2676 {
30f5e9f5
RK
2677 if (set
2678 && GET_CODE (SET_DEST (set)) == CC0
2679 && insn != last_ignored_compare)
3cf2715d 2680 {
f90b7a5a 2681 rtx src1, src2;
30f5e9f5 2682 if (GET_CODE (SET_SRC (set)) == SUBREG)
55a2c322 2683 SET_SRC (set) = alter_subreg (&SET_SRC (set), true);
f90b7a5a
PB
2684
2685 src1 = SET_SRC (set);
2686 src2 = NULL_RTX;
2687 if (GET_CODE (SET_SRC (set)) == COMPARE)
30f5e9f5
RK
2688 {
2689 if (GET_CODE (XEXP (SET_SRC (set), 0)) == SUBREG)
2690 XEXP (SET_SRC (set), 0)
55a2c322 2691 = alter_subreg (&XEXP (SET_SRC (set), 0), true);
30f5e9f5
RK
2692 if (GET_CODE (XEXP (SET_SRC (set), 1)) == SUBREG)
2693 XEXP (SET_SRC (set), 1)
55a2c322 2694 = alter_subreg (&XEXP (SET_SRC (set), 1), true);
f90b7a5a
PB
2695 if (XEXP (SET_SRC (set), 1)
2696 == CONST0_RTX (GET_MODE (XEXP (SET_SRC (set), 0))))
2697 src2 = XEXP (SET_SRC (set), 0);
30f5e9f5
RK
2698 }
2699 if ((cc_status.value1 != 0
f90b7a5a 2700 && rtx_equal_p (src1, cc_status.value1))
30f5e9f5 2701 || (cc_status.value2 != 0
f90b7a5a
PB
2702 && rtx_equal_p (src1, cc_status.value2))
2703 || (src2 != 0 && cc_status.value1 != 0
2704 && rtx_equal_p (src2, cc_status.value1))
2705 || (src2 != 0 && cc_status.value2 != 0
2706 && rtx_equal_p (src2, cc_status.value2)))
3cf2715d 2707 {
30f5e9f5 2708 /* Don't delete insn if it has an addressing side-effect. */
ff81832f 2709 if (! FIND_REG_INC_NOTE (insn, NULL_RTX)
30f5e9f5
RK
2710 /* or if anything in it is volatile. */
2711 && ! volatile_refs_p (PATTERN (insn)))
2712 {
2713 /* We don't really delete the insn; just ignore it. */
2714 last_ignored_compare = insn;
2715 break;
2716 }
3cf2715d
DE
2717 }
2718 }
2719 }
3cf2715d 2720
3cf2715d
DE
2721 /* If this is a conditional branch, maybe modify it
2722 if the cc's are in a nonstandard state
2723 so that it accomplishes the same thing that it would
2724 do straightforwardly if the cc's were set up normally. */
2725
2726 if (cc_status.flags != 0
4b4bf941 2727 && JUMP_P (insn)
3cf2715d
DE
2728 && GET_CODE (body) == SET
2729 && SET_DEST (body) == pc_rtx
2730 && GET_CODE (SET_SRC (body)) == IF_THEN_ELSE
ec8e098d 2731 && COMPARISON_P (XEXP (SET_SRC (body), 0))
c9d691e9 2732 && XEXP (XEXP (SET_SRC (body), 0), 0) == cc0_rtx)
3cf2715d
DE
2733 {
2734 /* This function may alter the contents of its argument
2735 and clear some of the cc_status.flags bits.
2736 It may also return 1 meaning condition now always true
2737 or -1 meaning condition now always false
2738 or 2 meaning condition nontrivial but altered. */
b3694847 2739 int result = alter_cond (XEXP (SET_SRC (body), 0));
3cf2715d
DE
2740 /* If condition now has fixed value, replace the IF_THEN_ELSE
2741 with its then-operand or its else-operand. */
2742 if (result == 1)
2743 SET_SRC (body) = XEXP (SET_SRC (body), 1);
2744 if (result == -1)
2745 SET_SRC (body) = XEXP (SET_SRC (body), 2);
2746
2747 /* The jump is now either unconditional or a no-op.
2748 If it has become a no-op, don't try to output it.
2749 (It would not be recognized.) */
2750 if (SET_SRC (body) == pc_rtx)
2751 {
ca6c03ca 2752 delete_insn (insn);
3cf2715d
DE
2753 break;
2754 }
26898771 2755 else if (ANY_RETURN_P (SET_SRC (body)))
3cf2715d
DE
2756 /* Replace (set (pc) (return)) with (return). */
2757 PATTERN (insn) = body = SET_SRC (body);
2758
2759 /* Rerecognize the instruction if it has changed. */
2760 if (result != 0)
2761 INSN_CODE (insn) = -1;
2762 }
2763
604e4ce3 2764 /* If this is a conditional trap, maybe modify it if the cc's
604e4ce3
KH
2765 are in a nonstandard state so that it accomplishes the same
2766 thing that it would do straightforwardly if the cc's were
2767 set up normally. */
2768 if (cc_status.flags != 0
2769 && NONJUMP_INSN_P (insn)
2770 && GET_CODE (body) == TRAP_IF
2771 && COMPARISON_P (TRAP_CONDITION (body))
2772 && XEXP (TRAP_CONDITION (body), 0) == cc0_rtx)
2773 {
2774 /* This function may alter the contents of its argument
2775 and clear some of the cc_status.flags bits.
2776 It may also return 1 meaning condition now always true
2777 or -1 meaning condition now always false
2778 or 2 meaning condition nontrivial but altered. */
2779 int result = alter_cond (TRAP_CONDITION (body));
2780
2781 /* If TRAP_CONDITION has become always false, delete the
2782 instruction. */
2783 if (result == -1)
2784 {
2785 delete_insn (insn);
2786 break;
2787 }
2788
2789 /* If TRAP_CONDITION has become always true, replace
2790 TRAP_CONDITION with const_true_rtx. */
2791 if (result == 1)
2792 TRAP_CONDITION (body) = const_true_rtx;
2793
2794 /* Rerecognize the instruction if it has changed. */
2795 if (result != 0)
2796 INSN_CODE (insn) = -1;
2797 }
2798
3cf2715d 2799 /* Make same adjustments to instructions that examine the
462da2af
SC
2800 condition codes without jumping and instructions that
2801 handle conditional moves (if this machine has either one). */
3cf2715d
DE
2802
2803 if (cc_status.flags != 0
b88c92cc 2804 && set != 0)
3cf2715d 2805 {
462da2af 2806 rtx cond_rtx, then_rtx, else_rtx;
f5d927c0 2807
4b4bf941 2808 if (!JUMP_P (insn)
b88c92cc 2809 && GET_CODE (SET_SRC (set)) == IF_THEN_ELSE)
462da2af 2810 {
b88c92cc
RK
2811 cond_rtx = XEXP (SET_SRC (set), 0);
2812 then_rtx = XEXP (SET_SRC (set), 1);
2813 else_rtx = XEXP (SET_SRC (set), 2);
462da2af
SC
2814 }
2815 else
2816 {
b88c92cc 2817 cond_rtx = SET_SRC (set);
462da2af
SC
2818 then_rtx = const_true_rtx;
2819 else_rtx = const0_rtx;
2820 }
f5d927c0 2821
511d31d8
AS
2822 if (COMPARISON_P (cond_rtx)
2823 && XEXP (cond_rtx, 0) == cc0_rtx)
3cf2715d 2824 {
511d31d8
AS
2825 int result;
2826 result = alter_cond (cond_rtx);
2827 if (result == 1)
2828 validate_change (insn, &SET_SRC (set), then_rtx, 0);
2829 else if (result == -1)
2830 validate_change (insn, &SET_SRC (set), else_rtx, 0);
2831 else if (result == 2)
2832 INSN_CODE (insn) = -1;
2833 if (SET_DEST (set) == SET_SRC (set))
2834 delete_insn (insn);
3cf2715d
DE
2835 }
2836 }
462da2af 2837
3cf2715d
DE
2838#endif
2839
ede7cd44 2840#ifdef HAVE_peephole
3cf2715d
DE
2841 /* Do machine-specific peephole optimizations if desired. */
2842
46625112 2843 if (optimize_p && !flag_no_peephole && !nopeepholes)
3cf2715d
DE
2844 {
2845 rtx next = peephole (insn);
2846 /* When peepholing, if there were notes within the peephole,
2847 emit them before the peephole. */
2848 if (next != 0 && next != NEXT_INSN (insn))
2849 {
a2785739 2850 rtx note, prev = PREV_INSN (insn);
3cf2715d
DE
2851
2852 for (note = NEXT_INSN (insn); note != next;
2853 note = NEXT_INSN (note))
46625112 2854 final_scan_insn (note, file, optimize_p, nopeepholes, seen);
a2785739
ILT
2855
2856 /* Put the notes in the proper position for a later
2857 rescan. For example, the SH target can do this
2858 when generating a far jump in a delayed branch
2859 sequence. */
2860 note = NEXT_INSN (insn);
0f82e5c9
DM
2861 SET_PREV_INSN (note) = prev;
2862 SET_NEXT_INSN (prev) = note;
2863 SET_NEXT_INSN (PREV_INSN (next)) = insn;
2864 SET_PREV_INSN (insn) = PREV_INSN (next);
2865 SET_NEXT_INSN (insn) = next;
2866 SET_PREV_INSN (next) = insn;
3cf2715d
DE
2867 }
2868
2869 /* PEEPHOLE might have changed this. */
2870 body = PATTERN (insn);
2871 }
ede7cd44 2872#endif
3cf2715d
DE
2873
2874 /* Try to recognize the instruction.
2875 If successful, verify that the operands satisfy the
2876 constraints for the instruction. Crash if they don't,
2877 since `reload' should have changed them so that they do. */
2878
2879 insn_code_number = recog_memoized (insn);
0304f787 2880 cleanup_subreg_operands (insn);
3cf2715d 2881
8c503f0d
SB
2882 /* Dump the insn in the assembly for debugging (-dAP).
2883 If the final dump is requested as slim RTL, dump slim
2884 RTL to the assembly file also. */
dd3f0101
KH
2885 if (flag_dump_rtl_in_asm)
2886 {
2887 print_rtx_head = ASM_COMMENT_START;
8c503f0d
SB
2888 if (! (dump_flags & TDF_SLIM))
2889 print_rtl_single (asm_out_file, insn);
2890 else
2891 dump_insn_slim (asm_out_file, insn);
dd3f0101
KH
2892 print_rtx_head = "";
2893 }
b9f22704 2894
6c698a6d 2895 if (! constrain_operands_cached (1))
3cf2715d 2896 fatal_insn_not_found (insn);
3cf2715d
DE
2897
2898 /* Some target machines need to prescan each insn before
2899 it is output. */
2900
2901#ifdef FINAL_PRESCAN_INSN
1ccbefce 2902 FINAL_PRESCAN_INSN (insn, recog_data.operand, recog_data.n_operands);
3cf2715d
DE
2903#endif
2904
2929029c
WG
2905 if (targetm.have_conditional_execution ()
2906 && GET_CODE (PATTERN (insn)) == COND_EXEC)
afe48e06 2907 current_insn_predicate = COND_EXEC_TEST (PATTERN (insn));
afe48e06 2908
3cf2715d
DE
2909#ifdef HAVE_cc0
2910 cc_prev_status = cc_status;
2911
2912 /* Update `cc_status' for this instruction.
2913 The instruction's output routine may change it further.
2914 If the output routine for a jump insn needs to depend
2915 on the cc status, it should look at cc_prev_status. */
2916
2917 NOTICE_UPDATE_CC (body, insn);
2918#endif
2919
b1a9f6a0 2920 current_output_insn = debug_insn = insn;
3cf2715d 2921
4bbf910e 2922 /* Find the proper template for this insn. */
48c54229 2923 templ = get_insn_template (insn_code_number, insn);
3cf2715d 2924
4bbf910e
RH
2925 /* If the C code returns 0, it means that it is a jump insn
2926 which follows a deleted test insn, and that test insn
2927 needs to be reinserted. */
48c54229 2928 if (templ == 0)
3cf2715d 2929 {
efd0378b
HPN
2930 rtx prev;
2931
0bccc606 2932 gcc_assert (prev_nonnote_insn (insn) == last_ignored_compare);
efd0378b
HPN
2933
2934 /* We have already processed the notes between the setter and
2935 the user. Make sure we don't process them again, this is
2936 particularly important if one of the notes is a block
2937 scope note or an EH note. */
2938 for (prev = insn;
2939 prev != last_ignored_compare;
2940 prev = PREV_INSN (prev))
2941 {
4b4bf941 2942 if (NOTE_P (prev))
ca6c03ca 2943 delete_insn (prev); /* Use delete_note. */
efd0378b
HPN
2944 }
2945
2946 return prev;
3cf2715d
DE
2947 }
2948
2949 /* If the template is the string "#", it means that this insn must
2950 be split. */
48c54229 2951 if (templ[0] == '#' && templ[1] == '\0')
3cf2715d 2952 {
48c54229 2953 rtx new_rtx = try_split (body, insn, 0);
3cf2715d
DE
2954
2955 /* If we didn't split the insn, go away. */
48c54229 2956 if (new_rtx == insn && PATTERN (new_rtx) == body)
c725bd79 2957 fatal_insn ("could not split insn", insn);
f5d927c0 2958
d327457f
JR
2959 /* If we have a length attribute, this instruction should have
2960 been split in shorten_branches, to ensure that we would have
2961 valid length info for the splitees. */
2962 gcc_assert (!HAVE_ATTR_length);
3d14e82f 2963
48c54229 2964 return new_rtx;
3cf2715d 2965 }
f5d927c0 2966
951120ea
PB
2967 /* ??? This will put the directives in the wrong place if
2968 get_insn_template outputs assembly directly. However calling it
2969 before get_insn_template breaks if the insns is split. */
3bc6b3e6
RH
2970 if (targetm.asm_out.unwind_emit_before_insn
2971 && targetm.asm_out.unwind_emit)
2784ed9c 2972 targetm.asm_out.unwind_emit (asm_out_file, insn);
3cf2715d 2973
f410e1b3
RAE
2974 if (CALL_P (insn))
2975 {
2976 rtx x = call_from_call_insn (insn);
2977 x = XEXP (x, 0);
2978 if (x && MEM_P (x) && GET_CODE (XEXP (x, 0)) == SYMBOL_REF)
2979 {
2980 tree t;
2981 x = XEXP (x, 0);
2982 t = SYMBOL_REF_DECL (x);
2983 if (t)
2984 assemble_external (t);
2985 }
2b1c5433 2986 if (!DECL_IGNORED_P (current_function_decl))
f630fc6a 2987 debug_hooks->var_location (as_a <rtx_insn *> (insn));
f410e1b3
RAE
2988 }
2989
951120ea 2990 /* Output assembler code from the template. */
48c54229 2991 output_asm_insn (templ, recog_data.operand);
3cf2715d 2992
1afc5373
CF
2993 /* Some target machines need to postscan each insn after
2994 it is output. */
2995 if (targetm.asm_out.final_postscan_insn)
2996 targetm.asm_out.final_postscan_insn (file, insn, recog_data.operand,
2997 recog_data.n_operands);
2998
3bc6b3e6
RH
2999 if (!targetm.asm_out.unwind_emit_before_insn
3000 && targetm.asm_out.unwind_emit)
3001 targetm.asm_out.unwind_emit (asm_out_file, insn);
3002
b1a9f6a0 3003 current_output_insn = debug_insn = 0;
3cf2715d
DE
3004 }
3005 }
3006 return NEXT_INSN (insn);
3007}
3008\f
ed5ef2e4
CC
3009/* Return whether a source line note needs to be emitted before INSN.
3010 Sets IS_STMT to TRUE if the line should be marked as a possible
3011 breakpoint location. */
3cf2715d 3012
0435312e 3013static bool
ed5ef2e4 3014notice_source_line (rtx insn, bool *is_stmt)
3cf2715d 3015{
d752cfdb
JJ
3016 const char *filename;
3017 int linenum;
3018
3019 if (override_filename)
3020 {
3021 filename = override_filename;
3022 linenum = override_linenum;
3023 }
ffa4602f
EB
3024 else if (INSN_HAS_LOCATION (insn))
3025 {
3026 expanded_location xloc = insn_location (insn);
3027 filename = xloc.file;
3028 linenum = xloc.line;
3029 }
d752cfdb
JJ
3030 else
3031 {
ffa4602f
EB
3032 filename = NULL;
3033 linenum = 0;
d752cfdb 3034 }
3cf2715d 3035
ed5ef2e4
CC
3036 if (filename == NULL)
3037 return false;
3038
3039 if (force_source_line
3040 || filename != last_filename
3041 || last_linenum != linenum)
0435312e 3042 {
b8176fe4 3043 force_source_line = false;
0435312e
JH
3044 last_filename = filename;
3045 last_linenum = linenum;
6c52e687 3046 last_discriminator = discriminator;
ed5ef2e4 3047 *is_stmt = true;
0435312e
JH
3048 high_block_linenum = MAX (last_linenum, high_block_linenum);
3049 high_function_linenum = MAX (last_linenum, high_function_linenum);
3050 return true;
3051 }
ed5ef2e4
CC
3052
3053 if (SUPPORTS_DISCRIMINATOR && last_discriminator != discriminator)
3054 {
3055 /* If the discriminator changed, but the line number did not,
3056 output the line table entry with is_stmt false so the
3057 debugger does not treat this as a breakpoint location. */
3058 last_discriminator = discriminator;
3059 *is_stmt = false;
3060 return true;
3061 }
3062
0435312e 3063 return false;
3cf2715d
DE
3064}
3065\f
0304f787
JL
3066/* For each operand in INSN, simplify (subreg (reg)) so that it refers
3067 directly to the desired hard register. */
f5d927c0 3068
0304f787 3069void
6cf9ac28 3070cleanup_subreg_operands (rtx insn)
0304f787 3071{
f62a15e3 3072 int i;
6fb5fa3c 3073 bool changed = false;
6c698a6d 3074 extract_insn_cached (insn);
1ccbefce 3075 for (i = 0; i < recog_data.n_operands; i++)
0304f787 3076 {
2067c116 3077 /* The following test cannot use recog_data.operand when testing
9f4524f2
RE
3078 for a SUBREG: the underlying object might have been changed
3079 already if we are inside a match_operator expression that
3080 matches the else clause. Instead we test the underlying
3081 expression directly. */
3082 if (GET_CODE (*recog_data.operand_loc[i]) == SUBREG)
6fb5fa3c 3083 {
55a2c322 3084 recog_data.operand[i] = alter_subreg (recog_data.operand_loc[i], true);
6fb5fa3c
DB
3085 changed = true;
3086 }
1ccbefce 3087 else if (GET_CODE (recog_data.operand[i]) == PLUS
04337620 3088 || GET_CODE (recog_data.operand[i]) == MULT
3c0cb5de 3089 || MEM_P (recog_data.operand[i]))
6fb5fa3c 3090 recog_data.operand[i] = walk_alter_subreg (recog_data.operand_loc[i], &changed);
0304f787
JL
3091 }
3092
1ccbefce 3093 for (i = 0; i < recog_data.n_dups; i++)
0304f787 3094 {
1ccbefce 3095 if (GET_CODE (*recog_data.dup_loc[i]) == SUBREG)
6fb5fa3c 3096 {
55a2c322 3097 *recog_data.dup_loc[i] = alter_subreg (recog_data.dup_loc[i], true);
6fb5fa3c
DB
3098 changed = true;
3099 }
1ccbefce 3100 else if (GET_CODE (*recog_data.dup_loc[i]) == PLUS
04337620 3101 || GET_CODE (*recog_data.dup_loc[i]) == MULT
3c0cb5de 3102 || MEM_P (*recog_data.dup_loc[i]))
6fb5fa3c 3103 *recog_data.dup_loc[i] = walk_alter_subreg (recog_data.dup_loc[i], &changed);
0304f787 3104 }
6fb5fa3c
DB
3105 if (changed)
3106 df_insn_rescan (insn);
0304f787
JL
3107}
3108
55a2c322
VM
3109/* If X is a SUBREG, try to replace it with a REG or a MEM, based on
3110 the thing it is a subreg of. Do it anyway if FINAL_P. */
3cf2715d
DE
3111
3112rtx
55a2c322 3113alter_subreg (rtx *xp, bool final_p)
3cf2715d 3114{
49d801d3 3115 rtx x = *xp;
b3694847 3116 rtx y = SUBREG_REG (x);
f5963e61 3117
49d801d3
JH
3118 /* simplify_subreg does not remove subreg from volatile references.
3119 We are required to. */
3c0cb5de 3120 if (MEM_P (y))
fd326ba8
UW
3121 {
3122 int offset = SUBREG_BYTE (x);
3123
3124 /* For paradoxical subregs on big-endian machines, SUBREG_BYTE
3125 contains 0 instead of the proper offset. See simplify_subreg. */
3126 if (offset == 0
3127 && GET_MODE_SIZE (GET_MODE (y)) < GET_MODE_SIZE (GET_MODE (x)))
3128 {
3129 int difference = GET_MODE_SIZE (GET_MODE (y))
3130 - GET_MODE_SIZE (GET_MODE (x));
3131 if (WORDS_BIG_ENDIAN)
3132 offset += (difference / UNITS_PER_WORD) * UNITS_PER_WORD;
3133 if (BYTES_BIG_ENDIAN)
3134 offset += difference % UNITS_PER_WORD;
3135 }
3136
55a2c322
VM
3137 if (final_p)
3138 *xp = adjust_address (y, GET_MODE (x), offset);
3139 else
3140 *xp = adjust_address_nv (y, GET_MODE (x), offset);
fd326ba8 3141 }
49d801d3 3142 else
fea54805 3143 {
48c54229 3144 rtx new_rtx = simplify_subreg (GET_MODE (x), y, GET_MODE (y),
55a2c322 3145 SUBREG_BYTE (x));
fea54805 3146
48c54229
KG
3147 if (new_rtx != 0)
3148 *xp = new_rtx;
55a2c322 3149 else if (final_p && REG_P (y))
fea54805 3150 {
0bccc606 3151 /* Simplify_subreg can't handle some REG cases, but we have to. */
38ae7651
RS
3152 unsigned int regno;
3153 HOST_WIDE_INT offset;
3154
3155 regno = subreg_regno (x);
3156 if (subreg_lowpart_p (x))
3157 offset = byte_lowpart_offset (GET_MODE (x), GET_MODE (y));
3158 else
3159 offset = SUBREG_BYTE (x);
3160 *xp = gen_rtx_REG_offset (y, GET_MODE (x), regno, offset);
fea54805 3161 }
fea54805
RK
3162 }
3163
49d801d3 3164 return *xp;
3cf2715d
DE
3165}
3166
3167/* Do alter_subreg on all the SUBREGs contained in X. */
3168
3169static rtx
6fb5fa3c 3170walk_alter_subreg (rtx *xp, bool *changed)
3cf2715d 3171{
49d801d3 3172 rtx x = *xp;
3cf2715d
DE
3173 switch (GET_CODE (x))
3174 {
3175 case PLUS:
3176 case MULT:
beed8fc0 3177 case AND:
6fb5fa3c
DB
3178 XEXP (x, 0) = walk_alter_subreg (&XEXP (x, 0), changed);
3179 XEXP (x, 1) = walk_alter_subreg (&XEXP (x, 1), changed);
3cf2715d
DE
3180 break;
3181
3182 case MEM:
beed8fc0 3183 case ZERO_EXTEND:
6fb5fa3c 3184 XEXP (x, 0) = walk_alter_subreg (&XEXP (x, 0), changed);
3cf2715d
DE
3185 break;
3186
3187 case SUBREG:
6fb5fa3c 3188 *changed = true;
55a2c322 3189 return alter_subreg (xp, true);
f5d927c0 3190
e9a25f70
JL
3191 default:
3192 break;
3cf2715d
DE
3193 }
3194
5bc72aeb 3195 return *xp;
3cf2715d
DE
3196}
3197\f
3198#ifdef HAVE_cc0
3199
3200/* Given BODY, the body of a jump instruction, alter the jump condition
3201 as required by the bits that are set in cc_status.flags.
3202 Not all of the bits there can be handled at this level in all cases.
3203
3204 The value is normally 0.
3205 1 means that the condition has become always true.
3206 -1 means that the condition has become always false.
3207 2 means that COND has been altered. */
3208
3209static int
6cf9ac28 3210alter_cond (rtx cond)
3cf2715d
DE
3211{
3212 int value = 0;
3213
3214 if (cc_status.flags & CC_REVERSED)
3215 {
3216 value = 2;
3217 PUT_CODE (cond, swap_condition (GET_CODE (cond)));
3218 }
3219
3220 if (cc_status.flags & CC_INVERTED)
3221 {
3222 value = 2;
3223 PUT_CODE (cond, reverse_condition (GET_CODE (cond)));
3224 }
3225
3226 if (cc_status.flags & CC_NOT_POSITIVE)
3227 switch (GET_CODE (cond))
3228 {
3229 case LE:
3230 case LEU:
3231 case GEU:
3232 /* Jump becomes unconditional. */
3233 return 1;
3234
3235 case GT:
3236 case GTU:
3237 case LTU:
3238 /* Jump becomes no-op. */
3239 return -1;
3240
3241 case GE:
3242 PUT_CODE (cond, EQ);
3243 value = 2;
3244 break;
3245
3246 case LT:
3247 PUT_CODE (cond, NE);
3248 value = 2;
3249 break;
f5d927c0 3250
e9a25f70
JL
3251 default:
3252 break;
3cf2715d
DE
3253 }
3254
3255 if (cc_status.flags & CC_NOT_NEGATIVE)
3256 switch (GET_CODE (cond))
3257 {
3258 case GE:
3259 case GEU:
3260 /* Jump becomes unconditional. */
3261 return 1;
3262
3263 case LT:
3264 case LTU:
3265 /* Jump becomes no-op. */
3266 return -1;
3267
3268 case LE:
3269 case LEU:
3270 PUT_CODE (cond, EQ);
3271 value = 2;
3272 break;
3273
3274 case GT:
3275 case GTU:
3276 PUT_CODE (cond, NE);
3277 value = 2;
3278 break;
f5d927c0 3279
e9a25f70
JL
3280 default:
3281 break;
3cf2715d
DE
3282 }
3283
3284 if (cc_status.flags & CC_NO_OVERFLOW)
3285 switch (GET_CODE (cond))
3286 {
3287 case GEU:
3288 /* Jump becomes unconditional. */
3289 return 1;
3290
3291 case LEU:
3292 PUT_CODE (cond, EQ);
3293 value = 2;
3294 break;
3295
3296 case GTU:
3297 PUT_CODE (cond, NE);
3298 value = 2;
3299 break;
3300
3301 case LTU:
3302 /* Jump becomes no-op. */
3303 return -1;
f5d927c0 3304
e9a25f70
JL
3305 default:
3306 break;
3cf2715d
DE
3307 }
3308
3309 if (cc_status.flags & (CC_Z_IN_NOT_N | CC_Z_IN_N))
3310 switch (GET_CODE (cond))
3311 {
e9a25f70 3312 default:
0bccc606 3313 gcc_unreachable ();
3cf2715d
DE
3314
3315 case NE:
3316 PUT_CODE (cond, cc_status.flags & CC_Z_IN_N ? GE : LT);
3317 value = 2;
3318 break;
3319
3320 case EQ:
3321 PUT_CODE (cond, cc_status.flags & CC_Z_IN_N ? LT : GE);
3322 value = 2;
3323 break;
3324 }
3325
3326 if (cc_status.flags & CC_NOT_SIGNED)
3327 /* The flags are valid if signed condition operators are converted
3328 to unsigned. */
3329 switch (GET_CODE (cond))
3330 {
3331 case LE:
3332 PUT_CODE (cond, LEU);
3333 value = 2;
3334 break;
3335
3336 case LT:
3337 PUT_CODE (cond, LTU);
3338 value = 2;
3339 break;
3340
3341 case GT:
3342 PUT_CODE (cond, GTU);
3343 value = 2;
3344 break;
3345
3346 case GE:
3347 PUT_CODE (cond, GEU);
3348 value = 2;
3349 break;
e9a25f70
JL
3350
3351 default:
3352 break;
3cf2715d
DE
3353 }
3354
3355 return value;
3356}
3357#endif
3358\f
3359/* Report inconsistency between the assembler template and the operands.
3360 In an `asm', it's the user's fault; otherwise, the compiler's fault. */
3361
3362void
4b794eaf 3363output_operand_lossage (const char *cmsgid, ...)
3cf2715d 3364{
a52453cc
PT
3365 char *fmt_string;
3366 char *new_message;
fd478a0a 3367 const char *pfx_str;
e34d07f2 3368 va_list ap;
6cf9ac28 3369
4b794eaf 3370 va_start (ap, cmsgid);
a52453cc 3371
9e637a26 3372 pfx_str = this_is_asm_operands ? _("invalid 'asm': ") : "output_operand: ";
4b794eaf 3373 asprintf (&fmt_string, "%s%s", pfx_str, _(cmsgid));
a52453cc 3374 vasprintf (&new_message, fmt_string, ap);
dd3f0101 3375
3cf2715d 3376 if (this_is_asm_operands)
a52453cc 3377 error_for_asm (this_is_asm_operands, "%s", new_message);
3cf2715d 3378 else
a52453cc
PT
3379 internal_error ("%s", new_message);
3380
3381 free (fmt_string);
3382 free (new_message);
e34d07f2 3383 va_end (ap);
3cf2715d
DE
3384}
3385\f
3386/* Output of assembler code from a template, and its subroutines. */
3387
0d4903b8
RK
3388/* Annotate the assembly with a comment describing the pattern and
3389 alternative used. */
3390
3391static void
6cf9ac28 3392output_asm_name (void)
0d4903b8
RK
3393{
3394 if (debug_insn)
3395 {
3396 int num = INSN_CODE (debug_insn);
3397 fprintf (asm_out_file, "\t%s %d\t%s",
3398 ASM_COMMENT_START, INSN_UID (debug_insn),
3399 insn_data[num].name);
3400 if (insn_data[num].n_alternatives > 1)
3401 fprintf (asm_out_file, "/%d", which_alternative + 1);
d327457f
JR
3402
3403 if (HAVE_ATTR_length)
3404 fprintf (asm_out_file, "\t[length = %d]",
3405 get_attr_length (debug_insn));
3406
0d4903b8
RK
3407 /* Clear this so only the first assembler insn
3408 of any rtl insn will get the special comment for -dp. */
3409 debug_insn = 0;
3410 }
3411}
3412
998d7deb
RH
3413/* If OP is a REG or MEM and we can find a MEM_EXPR corresponding to it
3414 or its address, return that expr . Set *PADDRESSP to 1 if the expr
c5adc06a
RK
3415 corresponds to the address of the object and 0 if to the object. */
3416
3417static tree
6cf9ac28 3418get_mem_expr_from_op (rtx op, int *paddressp)
c5adc06a 3419{
998d7deb 3420 tree expr;
c5adc06a
RK
3421 int inner_addressp;
3422
3423 *paddressp = 0;
3424
f8cfc6aa 3425 if (REG_P (op))
a560d4d4 3426 return REG_EXPR (op);
3c0cb5de 3427 else if (!MEM_P (op))
c5adc06a
RK
3428 return 0;
3429
998d7deb
RH
3430 if (MEM_EXPR (op) != 0)
3431 return MEM_EXPR (op);
c5adc06a
RK
3432
3433 /* Otherwise we have an address, so indicate it and look at the address. */
3434 *paddressp = 1;
3435 op = XEXP (op, 0);
3436
3437 /* First check if we have a decl for the address, then look at the right side
3438 if it is a PLUS. Otherwise, strip off arithmetic and keep looking.
3439 But don't allow the address to itself be indirect. */
998d7deb
RH
3440 if ((expr = get_mem_expr_from_op (op, &inner_addressp)) && ! inner_addressp)
3441 return expr;
c5adc06a 3442 else if (GET_CODE (op) == PLUS
998d7deb
RH
3443 && (expr = get_mem_expr_from_op (XEXP (op, 1), &inner_addressp)))
3444 return expr;
c5adc06a 3445
481683e1 3446 while (UNARY_P (op)
ec8e098d 3447 || GET_RTX_CLASS (GET_CODE (op)) == RTX_BIN_ARITH)
c5adc06a
RK
3448 op = XEXP (op, 0);
3449
998d7deb
RH
3450 expr = get_mem_expr_from_op (op, &inner_addressp);
3451 return inner_addressp ? 0 : expr;
c5adc06a 3452}
ff81832f 3453
4f9b4029
RK
3454/* Output operand names for assembler instructions. OPERANDS is the
3455 operand vector, OPORDER is the order to write the operands, and NOPS
3456 is the number of operands to write. */
3457
3458static void
6cf9ac28 3459output_asm_operand_names (rtx *operands, int *oporder, int nops)
4f9b4029
RK
3460{
3461 int wrote = 0;
3462 int i;
3463
3464 for (i = 0; i < nops; i++)
3465 {
3466 int addressp;
a560d4d4
JH
3467 rtx op = operands[oporder[i]];
3468 tree expr = get_mem_expr_from_op (op, &addressp);
4f9b4029 3469
a560d4d4
JH
3470 fprintf (asm_out_file, "%c%s",
3471 wrote ? ',' : '\t', wrote ? "" : ASM_COMMENT_START);
3472 wrote = 1;
998d7deb 3473 if (expr)
4f9b4029 3474 {
a560d4d4 3475 fprintf (asm_out_file, "%s",
998d7deb
RH
3476 addressp ? "*" : "");
3477 print_mem_expr (asm_out_file, expr);
4f9b4029
RK
3478 wrote = 1;
3479 }
a560d4d4
JH
3480 else if (REG_P (op) && ORIGINAL_REGNO (op)
3481 && ORIGINAL_REGNO (op) != REGNO (op))
3482 fprintf (asm_out_file, " tmp%i", ORIGINAL_REGNO (op));
4f9b4029
RK
3483 }
3484}
3485
d1658619
SP
3486#ifdef ASSEMBLER_DIALECT
3487/* Helper function to parse assembler dialects in the asm string.
3488 This is called from output_asm_insn and asm_fprintf. */
3489static const char *
3490do_assembler_dialects (const char *p, int *dialect)
3491{
3492 char c = *(p - 1);
3493
3494 switch (c)
3495 {
3496 case '{':
3497 {
3498 int i;
3499
3500 if (*dialect)
3501 output_operand_lossage ("nested assembly dialect alternatives");
3502 else
3503 *dialect = 1;
3504
3505 /* If we want the first dialect, do nothing. Otherwise, skip
3506 DIALECT_NUMBER of strings ending with '|'. */
3507 for (i = 0; i < dialect_number; i++)
3508 {
382522cb
MK
3509 while (*p && *p != '}')
3510 {
3511 if (*p == '|')
3512 {
3513 p++;
3514 break;
3515 }
3516
3517 /* Skip over any character after a percent sign. */
3518 if (*p == '%')
3519 p++;
3520 if (*p)
3521 p++;
3522 }
3523
d1658619
SP
3524 if (*p == '}')
3525 break;
3526 }
3527
3528 if (*p == '\0')
3529 output_operand_lossage ("unterminated assembly dialect alternative");
3530 }
3531 break;
3532
3533 case '|':
3534 if (*dialect)
3535 {
3536 /* Skip to close brace. */
3537 do
3538 {
3539 if (*p == '\0')
3540 {
3541 output_operand_lossage ("unterminated assembly dialect alternative");
3542 break;
3543 }
382522cb
MK
3544
3545 /* Skip over any character after a percent sign. */
3546 if (*p == '%' && p[1])
3547 {
3548 p += 2;
3549 continue;
3550 }
3551
3552 if (*p++ == '}')
3553 break;
d1658619 3554 }
382522cb
MK
3555 while (1);
3556
d1658619
SP
3557 *dialect = 0;
3558 }
3559 else
3560 putc (c, asm_out_file);
3561 break;
3562
3563 case '}':
3564 if (! *dialect)
3565 putc (c, asm_out_file);
3566 *dialect = 0;
3567 break;
3568 default:
3569 gcc_unreachable ();
3570 }
3571
3572 return p;
3573}
3574#endif
3575
3cf2715d
DE
3576/* Output text from TEMPLATE to the assembler output file,
3577 obeying %-directions to substitute operands taken from
3578 the vector OPERANDS.
3579
3580 %N (for N a digit) means print operand N in usual manner.
3581 %lN means require operand N to be a CODE_LABEL or LABEL_REF
3582 and print the label name with no punctuation.
3583 %cN means require operand N to be a constant
3584 and print the constant expression with no punctuation.
3585 %aN means expect operand N to be a memory address
3586 (not a memory reference!) and print a reference
3587 to that address.
3588 %nN means expect operand N to be a constant
3589 and print a constant expression for minus the value
3590 of the operand, with no other punctuation. */
3591
3592void
48c54229 3593output_asm_insn (const char *templ, rtx *operands)
3cf2715d 3594{
b3694847
SS
3595 const char *p;
3596 int c;
8554d9a4
JJ
3597#ifdef ASSEMBLER_DIALECT
3598 int dialect = 0;
3599#endif
0d4903b8 3600 int oporder[MAX_RECOG_OPERANDS];
4f9b4029 3601 char opoutput[MAX_RECOG_OPERANDS];
0d4903b8 3602 int ops = 0;
3cf2715d
DE
3603
3604 /* An insn may return a null string template
3605 in a case where no assembler code is needed. */
48c54229 3606 if (*templ == 0)
3cf2715d
DE
3607 return;
3608
4f9b4029 3609 memset (opoutput, 0, sizeof opoutput);
48c54229 3610 p = templ;
3cf2715d
DE
3611 putc ('\t', asm_out_file);
3612
3613#ifdef ASM_OUTPUT_OPCODE
3614 ASM_OUTPUT_OPCODE (asm_out_file, p);
3615#endif
3616
b729186a 3617 while ((c = *p++))
3cf2715d
DE
3618 switch (c)
3619 {
3cf2715d 3620 case '\n':
4f9b4029
RK
3621 if (flag_verbose_asm)
3622 output_asm_operand_names (operands, oporder, ops);
0d4903b8
RK
3623 if (flag_print_asm_name)
3624 output_asm_name ();
3625
4f9b4029
RK
3626 ops = 0;
3627 memset (opoutput, 0, sizeof opoutput);
3628
3cf2715d 3629 putc (c, asm_out_file);
cb649530 3630#ifdef ASM_OUTPUT_OPCODE
3cf2715d
DE
3631 while ((c = *p) == '\t')
3632 {
3633 putc (c, asm_out_file);
3634 p++;
3635 }
3636 ASM_OUTPUT_OPCODE (asm_out_file, p);
3cf2715d 3637#endif
cb649530 3638 break;
3cf2715d
DE
3639
3640#ifdef ASSEMBLER_DIALECT
3641 case '{':
3cf2715d 3642 case '}':
d1658619
SP
3643 case '|':
3644 p = do_assembler_dialects (p, &dialect);
3cf2715d
DE
3645 break;
3646#endif
3647
3648 case '%':
382522cb
MK
3649 /* %% outputs a single %. %{, %} and %| print {, } and | respectively
3650 if ASSEMBLER_DIALECT defined and these characters have a special
3651 meaning as dialect delimiters.*/
3652 if (*p == '%'
3653#ifdef ASSEMBLER_DIALECT
3654 || *p == '{' || *p == '}' || *p == '|'
3655#endif
3656 )
3cf2715d 3657 {
382522cb 3658 putc (*p, asm_out_file);
3cf2715d 3659 p++;
3cf2715d
DE
3660 }
3661 /* %= outputs a number which is unique to each insn in the entire
3662 compilation. This is useful for making local labels that are
3663 referred to more than once in a given insn. */
3664 else if (*p == '=')
3665 {
3666 p++;
3667 fprintf (asm_out_file, "%d", insn_counter);
3668 }
3669 /* % followed by a letter and some digits
3670 outputs an operand in a special way depending on the letter.
3671 Letters `acln' are implemented directly.
3672 Other letters are passed to `output_operand' so that
6e2188e0 3673 the TARGET_PRINT_OPERAND hook can define them. */
0df6c2c7 3674 else if (ISALPHA (*p))
3cf2715d
DE
3675 {
3676 int letter = *p++;
c383c15f
GK
3677 unsigned long opnum;
3678 char *endptr;
b0efb46b 3679
c383c15f
GK
3680 opnum = strtoul (p, &endptr, 10);
3681
3682 if (endptr == p)
3683 output_operand_lossage ("operand number missing "
3684 "after %%-letter");
3685 else if (this_is_asm_operands && opnum >= insn_noperands)
3cf2715d
DE
3686 output_operand_lossage ("operand number out of range");
3687 else if (letter == 'l')
c383c15f 3688 output_asm_label (operands[opnum]);
3cf2715d 3689 else if (letter == 'a')
c383c15f 3690 output_address (operands[opnum]);
3cf2715d
DE
3691 else if (letter == 'c')
3692 {
c383c15f
GK
3693 if (CONSTANT_ADDRESS_P (operands[opnum]))
3694 output_addr_const (asm_out_file, operands[opnum]);
3cf2715d 3695 else
c383c15f 3696 output_operand (operands[opnum], 'c');
3cf2715d
DE
3697 }
3698 else if (letter == 'n')
3699 {
481683e1 3700 if (CONST_INT_P (operands[opnum]))
21e3a81b 3701 fprintf (asm_out_file, HOST_WIDE_INT_PRINT_DEC,
c383c15f 3702 - INTVAL (operands[opnum]));
3cf2715d
DE
3703 else
3704 {
3705 putc ('-', asm_out_file);
c383c15f 3706 output_addr_const (asm_out_file, operands[opnum]);
3cf2715d
DE
3707 }
3708 }
3709 else
c383c15f 3710 output_operand (operands[opnum], letter);
f5d927c0 3711
c383c15f 3712 if (!opoutput[opnum])
dc9d0b14 3713 oporder[ops++] = opnum;
c383c15f 3714 opoutput[opnum] = 1;
0d4903b8 3715
c383c15f
GK
3716 p = endptr;
3717 c = *p;
3cf2715d
DE
3718 }
3719 /* % followed by a digit outputs an operand the default way. */
0df6c2c7 3720 else if (ISDIGIT (*p))
3cf2715d 3721 {
c383c15f
GK
3722 unsigned long opnum;
3723 char *endptr;
b0efb46b 3724
c383c15f
GK
3725 opnum = strtoul (p, &endptr, 10);
3726 if (this_is_asm_operands && opnum >= insn_noperands)
3cf2715d
DE
3727 output_operand_lossage ("operand number out of range");
3728 else
c383c15f 3729 output_operand (operands[opnum], 0);
0d4903b8 3730
c383c15f 3731 if (!opoutput[opnum])
dc9d0b14 3732 oporder[ops++] = opnum;
c383c15f 3733 opoutput[opnum] = 1;
4f9b4029 3734
c383c15f
GK
3735 p = endptr;
3736 c = *p;
3cf2715d
DE
3737 }
3738 /* % followed by punctuation: output something for that
6e2188e0
NF
3739 punctuation character alone, with no operand. The
3740 TARGET_PRINT_OPERAND hook decides what is actually done. */
3741 else if (targetm.asm_out.print_operand_punct_valid_p ((unsigned char) *p))
3cf2715d 3742 output_operand (NULL_RTX, *p++);
3cf2715d
DE
3743 else
3744 output_operand_lossage ("invalid %%-code");
3745 break;
3746
3747 default:
3748 putc (c, asm_out_file);
3749 }
3750
0d4903b8
RK
3751 /* Write out the variable names for operands, if we know them. */
3752 if (flag_verbose_asm)
4f9b4029 3753 output_asm_operand_names (operands, oporder, ops);
0d4903b8
RK
3754 if (flag_print_asm_name)
3755 output_asm_name ();
3cf2715d
DE
3756
3757 putc ('\n', asm_out_file);
3758}
3759\f
3760/* Output a LABEL_REF, or a bare CODE_LABEL, as an assembler symbol. */
3761
3762void
6cf9ac28 3763output_asm_label (rtx x)
3cf2715d
DE
3764{
3765 char buf[256];
3766
3767 if (GET_CODE (x) == LABEL_REF)
be1bb652 3768 x = XEXP (x, 0);
4b4bf941
JQ
3769 if (LABEL_P (x)
3770 || (NOTE_P (x)
a38e7aa5 3771 && NOTE_KIND (x) == NOTE_INSN_DELETED_LABEL))
3cf2715d
DE
3772 ASM_GENERATE_INTERNAL_LABEL (buf, "L", CODE_LABEL_NUMBER (x));
3773 else
9e637a26 3774 output_operand_lossage ("'%%l' operand isn't a label");
3cf2715d
DE
3775
3776 assemble_name (asm_out_file, buf);
3777}
3778
a7fe25b8
JJ
3779/* Helper rtx-iteration-function for mark_symbol_refs_as_used and
3780 output_operand. Marks SYMBOL_REFs as referenced through use of
3781 assemble_external. */
c70d0414
HPN
3782
3783static int
3784mark_symbol_ref_as_used (rtx *xp, void *dummy ATTRIBUTE_UNUSED)
3785{
3786 rtx x = *xp;
3787
3788 /* If we have a used symbol, we may have to emit assembly
3789 annotations corresponding to whether the symbol is external, weak
3790 or has non-default visibility. */
3791 if (GET_CODE (x) == SYMBOL_REF)
3792 {
3793 tree t;
3794
3795 t = SYMBOL_REF_DECL (x);
3796 if (t)
3797 assemble_external (t);
3798
3799 return -1;
3800 }
3801
3802 return 0;
3803}
3804
a7fe25b8
JJ
3805/* Marks SYMBOL_REFs in x as referenced through use of assemble_external. */
3806
3807void
3808mark_symbol_refs_as_used (rtx x)
3809{
3810 for_each_rtx (&x, mark_symbol_ref_as_used, NULL);
3811}
3812
3cf2715d 3813/* Print operand X using machine-dependent assembler syntax.
3cf2715d
DE
3814 CODE is a non-digit that preceded the operand-number in the % spec,
3815 such as 'z' if the spec was `%z3'. CODE is 0 if there was no char
3816 between the % and the digits.
3817 When CODE is a non-letter, X is 0.
3818
3819 The meanings of the letters are machine-dependent and controlled
6e2188e0 3820 by TARGET_PRINT_OPERAND. */
3cf2715d 3821
6b3c42ae 3822void
6cf9ac28 3823output_operand (rtx x, int code ATTRIBUTE_UNUSED)
3cf2715d
DE
3824{
3825 if (x && GET_CODE (x) == SUBREG)
55a2c322 3826 x = alter_subreg (&x, true);
3cf2715d 3827
04c7ae48 3828 /* X must not be a pseudo reg. */
0bccc606 3829 gcc_assert (!x || !REG_P (x) || REGNO (x) < FIRST_PSEUDO_REGISTER);
3cf2715d 3830
6e2188e0 3831 targetm.asm_out.print_operand (asm_out_file, x, code);
c70d0414
HPN
3832
3833 if (x == NULL_RTX)
3834 return;
3835
3836 for_each_rtx (&x, mark_symbol_ref_as_used, NULL);
3cf2715d
DE
3837}
3838
6e2188e0
NF
3839/* Print a memory reference operand for address X using
3840 machine-dependent assembler syntax. */
3cf2715d
DE
3841
3842void
6cf9ac28 3843output_address (rtx x)
3cf2715d 3844{
6fb5fa3c
DB
3845 bool changed = false;
3846 walk_alter_subreg (&x, &changed);
6e2188e0 3847 targetm.asm_out.print_operand_address (asm_out_file, x);
3cf2715d
DE
3848}
3849\f
3850/* Print an integer constant expression in assembler syntax.
3851 Addition and subtraction are the only arithmetic
3852 that may appear in these expressions. */
3853
3854void
6cf9ac28 3855output_addr_const (FILE *file, rtx x)
3cf2715d
DE
3856{
3857 char buf[256];
3858
3859 restart:
3860 switch (GET_CODE (x))
3861 {
3862 case PC:
eac50d7a 3863 putc ('.', file);
3cf2715d
DE
3864 break;
3865
3866 case SYMBOL_REF:
21dad7e6 3867 if (SYMBOL_REF_DECL (x))
152464d2 3868 assemble_external (SYMBOL_REF_DECL (x));
99c8c61c
AO
3869#ifdef ASM_OUTPUT_SYMBOL_REF
3870 ASM_OUTPUT_SYMBOL_REF (file, x);
3871#else
3cf2715d 3872 assemble_name (file, XSTR (x, 0));
99c8c61c 3873#endif
3cf2715d
DE
3874 break;
3875
3876 case LABEL_REF:
422be3c3
AO
3877 x = XEXP (x, 0);
3878 /* Fall through. */
3cf2715d
DE
3879 case CODE_LABEL:
3880 ASM_GENERATE_INTERNAL_LABEL (buf, "L", CODE_LABEL_NUMBER (x));
2f0b7af6
GK
3881#ifdef ASM_OUTPUT_LABEL_REF
3882 ASM_OUTPUT_LABEL_REF (file, buf);
3883#else
3cf2715d 3884 assemble_name (file, buf);
2f0b7af6 3885#endif
3cf2715d
DE
3886 break;
3887
3888 case CONST_INT:
6725cc58 3889 fprintf (file, HOST_WIDE_INT_PRINT_DEC, INTVAL (x));
3cf2715d
DE
3890 break;
3891
3892 case CONST:
3893 /* This used to output parentheses around the expression,
3894 but that does not work on the 386 (either ATT or BSD assembler). */
3895 output_addr_const (file, XEXP (x, 0));
3896 break;
3897
807e902e
KZ
3898 case CONST_WIDE_INT:
3899 /* We do not know the mode here so we have to use a round about
3900 way to build a wide-int to get it printed properly. */
3901 {
3902 wide_int w = wide_int::from_array (&CONST_WIDE_INT_ELT (x, 0),
3903 CONST_WIDE_INT_NUNITS (x),
3904 CONST_WIDE_INT_NUNITS (x)
3905 * HOST_BITS_PER_WIDE_INT,
3906 false);
3907 print_decs (w, file);
3908 }
3909 break;
3910
3cf2715d 3911 case CONST_DOUBLE:
807e902e 3912 if (CONST_DOUBLE_AS_INT_P (x))
3cf2715d
DE
3913 {
3914 /* We can use %d if the number is one word and positive. */
3915 if (CONST_DOUBLE_HIGH (x))
21e3a81b 3916 fprintf (file, HOST_WIDE_INT_PRINT_DOUBLE_HEX,
3d57d7ce
DK
3917 (unsigned HOST_WIDE_INT) CONST_DOUBLE_HIGH (x),
3918 (unsigned HOST_WIDE_INT) CONST_DOUBLE_LOW (x));
f5d927c0 3919 else if (CONST_DOUBLE_LOW (x) < 0)
3d57d7ce
DK
3920 fprintf (file, HOST_WIDE_INT_PRINT_HEX,
3921 (unsigned HOST_WIDE_INT) CONST_DOUBLE_LOW (x));
3cf2715d 3922 else
21e3a81b 3923 fprintf (file, HOST_WIDE_INT_PRINT_DEC, CONST_DOUBLE_LOW (x));
3cf2715d
DE
3924 }
3925 else
3926 /* We can't handle floating point constants;
3927 PRINT_OPERAND must handle them. */
3928 output_operand_lossage ("floating constant misused");
3929 break;
3930
14c931f1 3931 case CONST_FIXED:
848fac28 3932 fprintf (file, HOST_WIDE_INT_PRINT_DEC, CONST_FIXED_VALUE_LOW (x));
14c931f1
CF
3933 break;
3934
3cf2715d
DE
3935 case PLUS:
3936 /* Some assemblers need integer constants to appear last (eg masm). */
481683e1 3937 if (CONST_INT_P (XEXP (x, 0)))
3cf2715d
DE
3938 {
3939 output_addr_const (file, XEXP (x, 1));
3940 if (INTVAL (XEXP (x, 0)) >= 0)
3941 fprintf (file, "+");
3942 output_addr_const (file, XEXP (x, 0));
3943 }
3944 else
3945 {
3946 output_addr_const (file, XEXP (x, 0));
481683e1 3947 if (!CONST_INT_P (XEXP (x, 1))
08106825 3948 || INTVAL (XEXP (x, 1)) >= 0)
3cf2715d
DE
3949 fprintf (file, "+");
3950 output_addr_const (file, XEXP (x, 1));
3951 }
3952 break;
3953
3954 case MINUS:
3955 /* Avoid outputting things like x-x or x+5-x,
3956 since some assemblers can't handle that. */
3957 x = simplify_subtraction (x);
3958 if (GET_CODE (x) != MINUS)
3959 goto restart;
3960
3961 output_addr_const (file, XEXP (x, 0));
3962 fprintf (file, "-");
481683e1 3963 if ((CONST_INT_P (XEXP (x, 1)) && INTVAL (XEXP (x, 1)) >= 0)
301d03af
RS
3964 || GET_CODE (XEXP (x, 1)) == PC
3965 || GET_CODE (XEXP (x, 1)) == SYMBOL_REF)
3966 output_addr_const (file, XEXP (x, 1));
3967 else
3cf2715d 3968 {
17b53c33 3969 fputs (targetm.asm_out.open_paren, file);
3cf2715d 3970 output_addr_const (file, XEXP (x, 1));
17b53c33 3971 fputs (targetm.asm_out.close_paren, file);
3cf2715d 3972 }
3cf2715d
DE
3973 break;
3974
3975 case ZERO_EXTEND:
3976 case SIGN_EXTEND:
fdf473ae 3977 case SUBREG:
c01e4479 3978 case TRUNCATE:
3cf2715d
DE
3979 output_addr_const (file, XEXP (x, 0));
3980 break;
3981
3982 default:
6cbd8875
AS
3983 if (targetm.asm_out.output_addr_const_extra (file, x))
3984 break;
422be3c3 3985
3cf2715d
DE
3986 output_operand_lossage ("invalid expression as operand");
3987 }
3988}
3989\f
a803773f
JM
3990/* Output a quoted string. */
3991
3992void
3993output_quoted_string (FILE *asm_file, const char *string)
3994{
3995#ifdef OUTPUT_QUOTED_STRING
3996 OUTPUT_QUOTED_STRING (asm_file, string);
3997#else
3998 char c;
3999
4000 putc ('\"', asm_file);
4001 while ((c = *string++) != 0)
4002 {
4003 if (ISPRINT (c))
4004 {
4005 if (c == '\"' || c == '\\')
4006 putc ('\\', asm_file);
4007 putc (c, asm_file);
4008 }
4009 else
4010 fprintf (asm_file, "\\%03o", (unsigned char) c);
4011 }
4012 putc ('\"', asm_file);
4013#endif
4014}
4015\f
5e3929ed
DA
4016/* Write a HOST_WIDE_INT number in hex form 0x1234, fast. */
4017
4018void
4019fprint_whex (FILE *f, unsigned HOST_WIDE_INT value)
4020{
4021 char buf[2 + CHAR_BIT * sizeof (value) / 4];
4022 if (value == 0)
4023 putc ('0', f);
4024 else
4025 {
4026 char *p = buf + sizeof (buf);
4027 do
4028 *--p = "0123456789abcdef"[value % 16];
4029 while ((value /= 16) != 0);
4030 *--p = 'x';
4031 *--p = '0';
4032 fwrite (p, 1, buf + sizeof (buf) - p, f);
4033 }
4034}
4035
4036/* Internal function that prints an unsigned long in decimal in reverse.
4037 The output string IS NOT null-terminated. */
4038
4039static int
4040sprint_ul_rev (char *s, unsigned long value)
4041{
4042 int i = 0;
4043 do
4044 {
4045 s[i] = "0123456789"[value % 10];
4046 value /= 10;
4047 i++;
4048 /* alternate version, without modulo */
4049 /* oldval = value; */
4050 /* value /= 10; */
4051 /* s[i] = "0123456789" [oldval - 10*value]; */
4052 /* i++ */
4053 }
4054 while (value != 0);
4055 return i;
4056}
4057
5e3929ed
DA
4058/* Write an unsigned long as decimal to a file, fast. */
4059
4060void
4061fprint_ul (FILE *f, unsigned long value)
4062{
4063 /* python says: len(str(2**64)) == 20 */
4064 char s[20];
4065 int i;
4066
4067 i = sprint_ul_rev (s, value);
4068
4069 /* It's probably too small to bother with string reversal and fputs. */
4070 do
4071 {
4072 i--;
4073 putc (s[i], f);
4074 }
4075 while (i != 0);
4076}
4077
4078/* Write an unsigned long as decimal to a string, fast.
4079 s must be wide enough to not overflow, at least 21 chars.
4080 Returns the length of the string (without terminating '\0'). */
4081
4082int
4083sprint_ul (char *s, unsigned long value)
4084{
4085 int len;
4086 char tmp_c;
4087 int i;
4088 int j;
4089
4090 len = sprint_ul_rev (s, value);
4091 s[len] = '\0';
4092
4093 /* Reverse the string. */
4094 i = 0;
4095 j = len - 1;
4096 while (i < j)
4097 {
4098 tmp_c = s[i];
4099 s[i] = s[j];
4100 s[j] = tmp_c;
4101 i++; j--;
4102 }
4103
4104 return len;
4105}
4106
3cf2715d
DE
4107/* A poor man's fprintf, with the added features of %I, %R, %L, and %U.
4108 %R prints the value of REGISTER_PREFIX.
4109 %L prints the value of LOCAL_LABEL_PREFIX.
4110 %U prints the value of USER_LABEL_PREFIX.
4111 %I prints the value of IMMEDIATE_PREFIX.
4112 %O runs ASM_OUTPUT_OPCODE to transform what follows in the string.
b1721339 4113 Also supported are %d, %i, %u, %x, %X, %o, %c, %s and %%.
3cf2715d
DE
4114
4115 We handle alternate assembler dialects here, just like output_asm_insn. */
4116
4117void
e34d07f2 4118asm_fprintf (FILE *file, const char *p, ...)
3cf2715d 4119{
3cf2715d
DE
4120 char buf[10];
4121 char *q, c;
d1658619
SP
4122#ifdef ASSEMBLER_DIALECT
4123 int dialect = 0;
4124#endif
e34d07f2 4125 va_list argptr;
6cf9ac28 4126
e34d07f2 4127 va_start (argptr, p);
3cf2715d
DE
4128
4129 buf[0] = '%';
4130
b729186a 4131 while ((c = *p++))
3cf2715d
DE
4132 switch (c)
4133 {
4134#ifdef ASSEMBLER_DIALECT
4135 case '{':
3cf2715d 4136 case '}':
d1658619
SP
4137 case '|':
4138 p = do_assembler_dialects (p, &dialect);
3cf2715d
DE
4139 break;
4140#endif
4141
4142 case '%':
4143 c = *p++;
4144 q = &buf[1];
b1721339
KG
4145 while (strchr ("-+ #0", c))
4146 {
4147 *q++ = c;
4148 c = *p++;
4149 }
0df6c2c7 4150 while (ISDIGIT (c) || c == '.')
3cf2715d
DE
4151 {
4152 *q++ = c;
4153 c = *p++;
4154 }
4155 switch (c)
4156 {
4157 case '%':
b1721339 4158 putc ('%', file);
3cf2715d
DE
4159 break;
4160
4161 case 'd': case 'i': case 'u':
b1721339
KG
4162 case 'x': case 'X': case 'o':
4163 case 'c':
3cf2715d
DE
4164 *q++ = c;
4165 *q = 0;
4166 fprintf (file, buf, va_arg (argptr, int));
4167 break;
4168
4169 case 'w':
b1721339
KG
4170 /* This is a prefix to the 'd', 'i', 'u', 'x', 'X', and
4171 'o' cases, but we do not check for those cases. It
4172 means that the value is a HOST_WIDE_INT, which may be
4173 either `long' or `long long'. */
85f015e1
KG
4174 memcpy (q, HOST_WIDE_INT_PRINT, strlen (HOST_WIDE_INT_PRINT));
4175 q += strlen (HOST_WIDE_INT_PRINT);
3cf2715d
DE
4176 *q++ = *p++;
4177 *q = 0;
4178 fprintf (file, buf, va_arg (argptr, HOST_WIDE_INT));
4179 break;
4180
4181 case 'l':
4182 *q++ = c;
b1721339
KG
4183#ifdef HAVE_LONG_LONG
4184 if (*p == 'l')
4185 {
4186 *q++ = *p++;
4187 *q++ = *p++;
4188 *q = 0;
4189 fprintf (file, buf, va_arg (argptr, long long));
4190 }
4191 else
4192#endif
4193 {
4194 *q++ = *p++;
4195 *q = 0;
4196 fprintf (file, buf, va_arg (argptr, long));
4197 }
6cf9ac28 4198
3cf2715d
DE
4199 break;
4200
4201 case 's':
4202 *q++ = c;
4203 *q = 0;
4204 fprintf (file, buf, va_arg (argptr, char *));
4205 break;
4206
4207 case 'O':
4208#ifdef ASM_OUTPUT_OPCODE
4209 ASM_OUTPUT_OPCODE (asm_out_file, p);
4210#endif
4211 break;
4212
4213 case 'R':
4214#ifdef REGISTER_PREFIX
4215 fprintf (file, "%s", REGISTER_PREFIX);
4216#endif
4217 break;
4218
4219 case 'I':
4220#ifdef IMMEDIATE_PREFIX
4221 fprintf (file, "%s", IMMEDIATE_PREFIX);
4222#endif
4223 break;
4224
4225 case 'L':
4226#ifdef LOCAL_LABEL_PREFIX
4227 fprintf (file, "%s", LOCAL_LABEL_PREFIX);
4228#endif
4229 break;
4230
4231 case 'U':
19283265 4232 fputs (user_label_prefix, file);
3cf2715d
DE
4233 break;
4234
fe0503ea 4235#ifdef ASM_FPRINTF_EXTENSIONS
7ef0daad 4236 /* Uppercase letters are reserved for general use by asm_fprintf
fe0503ea
NC
4237 and so are not available to target specific code. In order to
4238 prevent the ASM_FPRINTF_EXTENSIONS macro from using them then,
4239 they are defined here. As they get turned into real extensions
4240 to asm_fprintf they should be removed from this list. */
4241 case 'A': case 'B': case 'C': case 'D': case 'E':
4242 case 'F': case 'G': case 'H': case 'J': case 'K':
4243 case 'M': case 'N': case 'P': case 'Q': case 'S':
4244 case 'T': case 'V': case 'W': case 'Y': case 'Z':
4245 break;
f5d927c0 4246
fe0503ea
NC
4247 ASM_FPRINTF_EXTENSIONS (file, argptr, p)
4248#endif
3cf2715d 4249 default:
0bccc606 4250 gcc_unreachable ();
3cf2715d
DE
4251 }
4252 break;
4253
4254 default:
b1721339 4255 putc (c, file);
3cf2715d 4256 }
e34d07f2 4257 va_end (argptr);
3cf2715d
DE
4258}
4259\f
3cf2715d
DE
4260/* Return nonzero if this function has no function calls. */
4261
4262int
6cf9ac28 4263leaf_function_p (void)
3cf2715d
DE
4264{
4265 rtx insn;
4266
d56a43a0
AK
4267 /* Some back-ends (e.g. s390) want leaf functions to stay leaf
4268 functions even if they call mcount. */
4269 if (crtl->profile && !targetm.keep_leaf_when_profiled ())
3cf2715d
DE
4270 return 0;
4271
4272 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
4273 {
4b4bf941 4274 if (CALL_P (insn)
7d167afd 4275 && ! SIBLING_CALL_P (insn))
3cf2715d 4276 return 0;
4b4bf941 4277 if (NONJUMP_INSN_P (insn)
3cf2715d 4278 && GET_CODE (PATTERN (insn)) == SEQUENCE
4b4bf941 4279 && CALL_P (XVECEXP (PATTERN (insn), 0, 0))
0a1c58a2 4280 && ! SIBLING_CALL_P (XVECEXP (PATTERN (insn), 0, 0)))
3cf2715d
DE
4281 return 0;
4282 }
3cf2715d
DE
4283
4284 return 1;
4285}
4286
09da1532 4287/* Return 1 if branch is a forward branch.
ef6257cd
JH
4288 Uses insn_shuid array, so it works only in the final pass. May be used by
4289 output templates to customary add branch prediction hints.
4290 */
4291int
6cf9ac28 4292final_forward_branch_p (rtx insn)
ef6257cd
JH
4293{
4294 int insn_id, label_id;
b0efb46b 4295
0bccc606 4296 gcc_assert (uid_shuid);
ef6257cd
JH
4297 insn_id = INSN_SHUID (insn);
4298 label_id = INSN_SHUID (JUMP_LABEL (insn));
4299 /* We've hit some insns that does not have id information available. */
0bccc606 4300 gcc_assert (insn_id && label_id);
ef6257cd
JH
4301 return insn_id < label_id;
4302}
4303
3cf2715d
DE
4304/* On some machines, a function with no call insns
4305 can run faster if it doesn't create its own register window.
4306 When output, the leaf function should use only the "output"
4307 registers. Ordinarily, the function would be compiled to use
4308 the "input" registers to find its arguments; it is a candidate
4309 for leaf treatment if it uses only the "input" registers.
4310 Leaf function treatment means renumbering so the function
4311 uses the "output" registers instead. */
4312
4313#ifdef LEAF_REGISTERS
4314
3cf2715d
DE
4315/* Return 1 if this function uses only the registers that can be
4316 safely renumbered. */
4317
4318int
6cf9ac28 4319only_leaf_regs_used (void)
3cf2715d
DE
4320{
4321 int i;
4977bab6 4322 const char *const permitted_reg_in_leaf_functions = LEAF_REGISTERS;
3cf2715d
DE
4323
4324 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
6fb5fa3c 4325 if ((df_regs_ever_live_p (i) || global_regs[i])
e5e809f4
JL
4326 && ! permitted_reg_in_leaf_functions[i])
4327 return 0;
4328
e3b5732b 4329 if (crtl->uses_pic_offset_table
e5e809f4 4330 && pic_offset_table_rtx != 0
f8cfc6aa 4331 && REG_P (pic_offset_table_rtx)
e5e809f4
JL
4332 && ! permitted_reg_in_leaf_functions[REGNO (pic_offset_table_rtx)])
4333 return 0;
4334
3cf2715d
DE
4335 return 1;
4336}
4337
4338/* Scan all instructions and renumber all registers into those
4339 available in leaf functions. */
4340
4341static void
6cf9ac28 4342leaf_renumber_regs (rtx first)
3cf2715d
DE
4343{
4344 rtx insn;
4345
4346 /* Renumber only the actual patterns.
4347 The reg-notes can contain frame pointer refs,
4348 and renumbering them could crash, and should not be needed. */
4349 for (insn = first; insn; insn = NEXT_INSN (insn))
2c3c49de 4350 if (INSN_P (insn))
3cf2715d 4351 leaf_renumber_regs_insn (PATTERN (insn));
3cf2715d
DE
4352}
4353
4354/* Scan IN_RTX and its subexpressions, and renumber all regs into those
4355 available in leaf functions. */
4356
4357void
6cf9ac28 4358leaf_renumber_regs_insn (rtx in_rtx)
3cf2715d 4359{
b3694847
SS
4360 int i, j;
4361 const char *format_ptr;
3cf2715d
DE
4362
4363 if (in_rtx == 0)
4364 return;
4365
4366 /* Renumber all input-registers into output-registers.
4367 renumbered_regs would be 1 for an output-register;
4368 they */
4369
f8cfc6aa 4370 if (REG_P (in_rtx))
3cf2715d
DE
4371 {
4372 int newreg;
4373
4374 /* Don't renumber the same reg twice. */
4375 if (in_rtx->used)
4376 return;
4377
4378 newreg = REGNO (in_rtx);
4379 /* Don't try to renumber pseudo regs. It is possible for a pseudo reg
4380 to reach here as part of a REG_NOTE. */
4381 if (newreg >= FIRST_PSEUDO_REGISTER)
4382 {
4383 in_rtx->used = 1;
4384 return;
4385 }
4386 newreg = LEAF_REG_REMAP (newreg);
0bccc606 4387 gcc_assert (newreg >= 0);
6fb5fa3c
DB
4388 df_set_regs_ever_live (REGNO (in_rtx), false);
4389 df_set_regs_ever_live (newreg, true);
4390 SET_REGNO (in_rtx, newreg);
3cf2715d
DE
4391 in_rtx->used = 1;
4392 }
4393
2c3c49de 4394 if (INSN_P (in_rtx))
3cf2715d
DE
4395 {
4396 /* Inside a SEQUENCE, we find insns.
4397 Renumber just the patterns of these insns,
4398 just as we do for the top-level insns. */
4399 leaf_renumber_regs_insn (PATTERN (in_rtx));
4400 return;
4401 }
4402
4403 format_ptr = GET_RTX_FORMAT (GET_CODE (in_rtx));
4404
4405 for (i = 0; i < GET_RTX_LENGTH (GET_CODE (in_rtx)); i++)
4406 switch (*format_ptr++)
4407 {
4408 case 'e':
4409 leaf_renumber_regs_insn (XEXP (in_rtx, i));
4410 break;
4411
4412 case 'E':
4413 if (NULL != XVEC (in_rtx, i))
4414 {
4415 for (j = 0; j < XVECLEN (in_rtx, i); j++)
4416 leaf_renumber_regs_insn (XVECEXP (in_rtx, i, j));
4417 }
4418 break;
4419
4420 case 'S':
4421 case 's':
4422 case '0':
4423 case 'i':
4424 case 'w':
4425 case 'n':
4426 case 'u':
4427 break;
4428
4429 default:
0bccc606 4430 gcc_unreachable ();
3cf2715d
DE
4431 }
4432}
4433#endif
ef330312
PB
4434\f
4435/* Turn the RTL into assembly. */
c2924966 4436static unsigned int
ef330312
PB
4437rest_of_handle_final (void)
4438{
4439 rtx x;
4440 const char *fnname;
4441
4442 /* Get the function's name, as described by its RTL. This may be
4443 different from the DECL_NAME name used in the source file. */
4444
4445 x = DECL_RTL (current_function_decl);
4446 gcc_assert (MEM_P (x));
4447 x = XEXP (x, 0);
4448 gcc_assert (GET_CODE (x) == SYMBOL_REF);
4449 fnname = XSTR (x, 0);
4450
4451 assemble_start_function (current_function_decl, fnname);
4452 final_start_function (get_insns (), asm_out_file, optimize);
4453 final (get_insns (), asm_out_file, optimize);
27c07cc5
RO
4454 if (flag_use_caller_save)
4455 collect_fn_hard_reg_usage ();
ef330312
PB
4456 final_end_function ();
4457
182a0c11
RH
4458 /* The IA-64 ".handlerdata" directive must be issued before the ".endp"
4459 directive that closes the procedure descriptor. Similarly, for x64 SEH.
4460 Otherwise it's not strictly necessary, but it doesn't hurt either. */
22ba88ef 4461 output_function_exception_table (fnname);
ef330312
PB
4462
4463 assemble_end_function (current_function_decl, fnname);
4464
ef330312
PB
4465 user_defined_section_attribute = false;
4466
6fb5fa3c
DB
4467 /* Free up reg info memory. */
4468 free_reg_info ();
4469
ef330312
PB
4470 if (! quiet_flag)
4471 fflush (asm_out_file);
4472
ef330312
PB
4473 /* Write DBX symbols if requested. */
4474
4475 /* Note that for those inline functions where we don't initially
4476 know for certain that we will be generating an out-of-line copy,
4477 the first invocation of this routine (rest_of_compilation) will
4478 skip over this code by doing a `goto exit_rest_of_compilation;'.
4479 Later on, wrapup_global_declarations will (indirectly) call
4480 rest_of_compilation again for those inline functions that need
4481 to have out-of-line copies generated. During that call, we
4482 *will* be routed past here. */
4483
4484 timevar_push (TV_SYMOUT);
725730f2
EB
4485 if (!DECL_IGNORED_P (current_function_decl))
4486 debug_hooks->function_decl (current_function_decl);
ef330312 4487 timevar_pop (TV_SYMOUT);
6b20f353
DS
4488
4489 /* Release the blocks that are linked to DECL_INITIAL() to free the memory. */
4490 DECL_INITIAL (current_function_decl) = error_mark_node;
4491
395a40e0
JH
4492 if (DECL_STATIC_CONSTRUCTOR (current_function_decl)
4493 && targetm.have_ctors_dtors)
4494 targetm.asm_out.constructor (XEXP (DECL_RTL (current_function_decl), 0),
4495 decl_init_priority_lookup
4496 (current_function_decl));
4497 if (DECL_STATIC_DESTRUCTOR (current_function_decl)
4498 && targetm.have_ctors_dtors)
4499 targetm.asm_out.destructor (XEXP (DECL_RTL (current_function_decl), 0),
4500 decl_fini_priority_lookup
4501 (current_function_decl));
c2924966 4502 return 0;
ef330312
PB
4503}
4504
27a4cd48
DM
4505namespace {
4506
4507const pass_data pass_data_final =
ef330312 4508{
27a4cd48
DM
4509 RTL_PASS, /* type */
4510 "final", /* name */
4511 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
4512 TV_FINAL, /* tv_id */
4513 0, /* properties_required */
4514 0, /* properties_provided */
4515 0, /* properties_destroyed */
4516 0, /* todo_flags_start */
4517 0, /* todo_flags_finish */
ef330312
PB
4518};
4519
27a4cd48
DM
4520class pass_final : public rtl_opt_pass
4521{
4522public:
c3284718
RS
4523 pass_final (gcc::context *ctxt)
4524 : rtl_opt_pass (pass_data_final, ctxt)
27a4cd48
DM
4525 {}
4526
4527 /* opt_pass methods: */
be55bfe6 4528 virtual unsigned int execute (function *) { return rest_of_handle_final (); }
27a4cd48
DM
4529
4530}; // class pass_final
4531
4532} // anon namespace
4533
4534rtl_opt_pass *
4535make_pass_final (gcc::context *ctxt)
4536{
4537 return new pass_final (ctxt);
4538}
4539
ef330312 4540
c2924966 4541static unsigned int
ef330312
PB
4542rest_of_handle_shorten_branches (void)
4543{
4544 /* Shorten branches. */
4545 shorten_branches (get_insns ());
c2924966 4546 return 0;
ef330312 4547}
b0efb46b 4548
27a4cd48
DM
4549namespace {
4550
4551const pass_data pass_data_shorten_branches =
ef330312 4552{
27a4cd48
DM
4553 RTL_PASS, /* type */
4554 "shorten", /* name */
4555 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
4556 TV_SHORTEN_BRANCH, /* tv_id */
4557 0, /* properties_required */
4558 0, /* properties_provided */
4559 0, /* properties_destroyed */
4560 0, /* todo_flags_start */
4561 0, /* todo_flags_finish */
ef330312
PB
4562};
4563
27a4cd48
DM
4564class pass_shorten_branches : public rtl_opt_pass
4565{
4566public:
c3284718
RS
4567 pass_shorten_branches (gcc::context *ctxt)
4568 : rtl_opt_pass (pass_data_shorten_branches, ctxt)
27a4cd48
DM
4569 {}
4570
4571 /* opt_pass methods: */
be55bfe6
TS
4572 virtual unsigned int execute (function *)
4573 {
4574 return rest_of_handle_shorten_branches ();
4575 }
27a4cd48
DM
4576
4577}; // class pass_shorten_branches
4578
4579} // anon namespace
4580
4581rtl_opt_pass *
4582make_pass_shorten_branches (gcc::context *ctxt)
4583{
4584 return new pass_shorten_branches (ctxt);
4585}
4586
ef330312 4587
c2924966 4588static unsigned int
ef330312
PB
4589rest_of_clean_state (void)
4590{
4591 rtx insn, next;
2153915d
AO
4592 FILE *final_output = NULL;
4593 int save_unnumbered = flag_dump_unnumbered;
4594 int save_noaddr = flag_dump_noaddr;
4595
4596 if (flag_dump_final_insns)
4597 {
4598 final_output = fopen (flag_dump_final_insns, "a");
4599 if (!final_output)
4600 {
7ca92787
JM
4601 error ("could not open final insn dump file %qs: %m",
4602 flag_dump_final_insns);
2153915d
AO
4603 flag_dump_final_insns = NULL;
4604 }
4605 else
4606 {
2153915d 4607 flag_dump_noaddr = flag_dump_unnumbered = 1;
c7ba0cfb
RG
4608 if (flag_compare_debug_opt || flag_compare_debug)
4609 dump_flags |= TDF_NOUID;
6d8402ac
AO
4610 dump_function_header (final_output, current_function_decl,
4611 dump_flags);
6ca5d1f6 4612 final_insns_dump_p = true;
2153915d
AO
4613
4614 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
4615 if (LABEL_P (insn))
4616 INSN_UID (insn) = CODE_LABEL_NUMBER (insn);
4617 else
a59d15cf
AO
4618 {
4619 if (NOTE_P (insn))
4620 set_block_for_insn (insn, NULL);
4621 INSN_UID (insn) = 0;
4622 }
2153915d
AO
4623 }
4624 }
ef330312
PB
4625
4626 /* It is very important to decompose the RTL instruction chain here:
4627 debug information keeps pointing into CODE_LABEL insns inside the function
4628 body. If these remain pointing to the other insns, we end up preserving
4629 whole RTL chain and attached detailed debug info in memory. */
4630 for (insn = get_insns (); insn; insn = next)
4631 {
4632 next = NEXT_INSN (insn);
0f82e5c9
DM
4633 SET_NEXT_INSN (insn) = NULL;
4634 SET_PREV_INSN (insn) = NULL;
2153915d
AO
4635
4636 if (final_output
4637 && (!NOTE_P (insn) ||
4638 (NOTE_KIND (insn) != NOTE_INSN_VAR_LOCATION
2b1c5433 4639 && NOTE_KIND (insn) != NOTE_INSN_CALL_ARG_LOCATION
2153915d 4640 && NOTE_KIND (insn) != NOTE_INSN_BLOCK_BEG
5619e52c
JJ
4641 && NOTE_KIND (insn) != NOTE_INSN_BLOCK_END
4642 && NOTE_KIND (insn) != NOTE_INSN_DELETED_DEBUG_LABEL)))
2153915d 4643 print_rtl_single (final_output, insn);
2153915d
AO
4644 }
4645
4646 if (final_output)
4647 {
4648 flag_dump_noaddr = save_noaddr;
4649 flag_dump_unnumbered = save_unnumbered;
6ca5d1f6 4650 final_insns_dump_p = false;
2153915d
AO
4651
4652 if (fclose (final_output))
4653 {
7ca92787
JM
4654 error ("could not close final insn dump file %qs: %m",
4655 flag_dump_final_insns);
2153915d
AO
4656 flag_dump_final_insns = NULL;
4657 }
ef330312
PB
4658 }
4659
4660 /* In case the function was not output,
4661 don't leave any temporary anonymous types
4662 queued up for sdb output. */
4663#ifdef SDB_DEBUGGING_INFO
4664 if (write_symbols == SDB_DEBUG)
4665 sdbout_types (NULL_TREE);
4666#endif
4667
5f39ad47 4668 flag_rerun_cse_after_global_opts = 0;
ef330312
PB
4669 reload_completed = 0;
4670 epilogue_completed = 0;
23249ac4
DB
4671#ifdef STACK_REGS
4672 regstack_completed = 0;
4673#endif
ef330312
PB
4674
4675 /* Clear out the insn_length contents now that they are no
4676 longer valid. */
4677 init_insn_lengths ();
4678
4679 /* Show no temporary slots allocated. */
4680 init_temp_slots ();
4681
ef330312
PB
4682 free_bb_for_insn ();
4683
55b34b5f
RG
4684 delete_tree_ssa ();
4685
051f8cc6
JH
4686 /* We can reduce stack alignment on call site only when we are sure that
4687 the function body just produced will be actually used in the final
4688 executable. */
4689 if (decl_binds_to_current_def_p (current_function_decl))
ef330312 4690 {
17b29c0a 4691 unsigned int pref = crtl->preferred_stack_boundary;
cb91fab0
JH
4692 if (crtl->stack_alignment_needed > crtl->preferred_stack_boundary)
4693 pref = crtl->stack_alignment_needed;
ef330312
PB
4694 cgraph_rtl_info (current_function_decl)->preferred_incoming_stack_boundary
4695 = pref;
4696 }
4697
4698 /* Make sure volatile mem refs aren't considered valid operands for
4699 arithmetic insns. We must call this here if this is a nested inline
4700 function, since the above code leaves us in the init_recog state,
4701 and the function context push/pop code does not save/restore volatile_ok.
4702
4703 ??? Maybe it isn't necessary for expand_start_function to call this
4704 anymore if we do it here? */
4705
4706 init_recog_no_volatile ();
4707
4708 /* We're done with this function. Free up memory if we can. */
4709 free_after_parsing (cfun);
4710 free_after_compilation (cfun);
c2924966 4711 return 0;
ef330312
PB
4712}
4713
27a4cd48
DM
4714namespace {
4715
4716const pass_data pass_data_clean_state =
ef330312 4717{
27a4cd48
DM
4718 RTL_PASS, /* type */
4719 "*clean_state", /* name */
4720 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
4721 TV_FINAL, /* tv_id */
4722 0, /* properties_required */
4723 0, /* properties_provided */
4724 PROP_rtl, /* properties_destroyed */
4725 0, /* todo_flags_start */
4726 0, /* todo_flags_finish */
ef330312 4727};
27a4cd48
DM
4728
4729class pass_clean_state : public rtl_opt_pass
4730{
4731public:
c3284718
RS
4732 pass_clean_state (gcc::context *ctxt)
4733 : rtl_opt_pass (pass_data_clean_state, ctxt)
27a4cd48
DM
4734 {}
4735
4736 /* opt_pass methods: */
be55bfe6
TS
4737 virtual unsigned int execute (function *)
4738 {
4739 return rest_of_clean_state ();
4740 }
27a4cd48
DM
4741
4742}; // class pass_clean_state
4743
4744} // anon namespace
4745
4746rtl_opt_pass *
4747make_pass_clean_state (gcc::context *ctxt)
4748{
4749 return new pass_clean_state (ctxt);
4750}
27c07cc5 4751
26e288ba
TV
4752/* Return true if INSN is a call to the the current function. */
4753
4754static bool
4755self_recursive_call_p (rtx insn)
4756{
4757 tree fndecl = get_call_fndecl (insn);
4758 return (fndecl == current_function_decl
4759 && decl_binds_to_current_def_p (fndecl));
4760}
4761
27c07cc5
RO
4762/* Collect hard register usage for the current function. */
4763
4764static void
4765collect_fn_hard_reg_usage (void)
4766{
4767 rtx insn;
4b29b965 4768#ifdef STACK_REGS
27c07cc5 4769 int i;
4b29b965 4770#endif
27c07cc5 4771 struct cgraph_rtl_info *node;
53f2f6c1 4772 HARD_REG_SET function_used_regs;
27c07cc5
RO
4773
4774 /* ??? To be removed when all the ports have been fixed. */
4775 if (!targetm.call_fusage_contains_non_callee_clobbers)
4776 return;
4777
53f2f6c1 4778 CLEAR_HARD_REG_SET (function_used_regs);
27c07cc5
RO
4779
4780 for (insn = get_insns (); insn != NULL_RTX; insn = next_insn (insn))
4781 {
4782 HARD_REG_SET insn_used_regs;
4783
4784 if (!NONDEBUG_INSN_P (insn))
4785 continue;
4786
26e288ba
TV
4787 if (CALL_P (insn)
4788 && !self_recursive_call_p (insn))
6621ab68
TV
4789 {
4790 if (!get_call_reg_set_usage (insn, &insn_used_regs,
4791 call_used_reg_set))
4792 return;
27c07cc5 4793
6621ab68
TV
4794 IOR_HARD_REG_SET (function_used_regs, insn_used_regs);
4795 }
27c07cc5 4796
6621ab68 4797 find_all_hard_reg_sets (insn, &insn_used_regs, false);
53f2f6c1 4798 IOR_HARD_REG_SET (function_used_regs, insn_used_regs);
27c07cc5
RO
4799 }
4800
4801 /* Be conservative - mark fixed and global registers as used. */
53f2f6c1 4802 IOR_HARD_REG_SET (function_used_regs, fixed_reg_set);
27c07cc5
RO
4803
4804#ifdef STACK_REGS
4805 /* Handle STACK_REGS conservatively, since the df-framework does not
4806 provide accurate information for them. */
4807
4808 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
53f2f6c1 4809 SET_HARD_REG_BIT (function_used_regs, i);
27c07cc5
RO
4810#endif
4811
5fea8186
TV
4812 /* The information we have gathered is only interesting if it exposes a
4813 register from the call_used_regs that is not used in this function. */
4814 if (hard_reg_set_subset_p (call_used_reg_set, function_used_regs))
4815 return;
4816
53f2f6c1
TV
4817 node = cgraph_rtl_info (current_function_decl);
4818 gcc_assert (node != NULL);
4819
4820 COPY_HARD_REG_SET (node->function_used_regs, function_used_regs);
27c07cc5
RO
4821 node->function_used_regs_valid = 1;
4822}
4823
4824/* Get the declaration of the function called by INSN. */
4825
4826static tree
4827get_call_fndecl (rtx insn)
4828{
4829 rtx note, datum;
4830
4831 note = find_reg_note (insn, REG_CALL_DECL, NULL_RTX);
4832 if (note == NULL_RTX)
4833 return NULL_TREE;
4834
4835 datum = XEXP (note, 0);
4836 if (datum != NULL_RTX)
4837 return SYMBOL_REF_DECL (datum);
4838
4839 return NULL_TREE;
4840}
4841
4842/* Return the cgraph_rtl_info of the function called by INSN. Returns NULL for
4843 call targets that can be overwritten. */
4844
4845static struct cgraph_rtl_info *
4846get_call_cgraph_rtl_info (rtx insn)
4847{
4848 tree fndecl;
4849
4850 if (insn == NULL_RTX)
4851 return NULL;
4852
4853 fndecl = get_call_fndecl (insn);
4854 if (fndecl == NULL_TREE
4855 || !decl_binds_to_current_def_p (fndecl))
4856 return NULL;
4857
4858 return cgraph_rtl_info (fndecl);
4859}
4860
4861/* Find hard registers used by function call instruction INSN, and return them
4862 in REG_SET. Return DEFAULT_SET in REG_SET if not found. */
4863
4864bool
4865get_call_reg_set_usage (rtx insn, HARD_REG_SET *reg_set,
4866 HARD_REG_SET default_set)
4867{
4868 if (flag_use_caller_save)
4869 {
4870 struct cgraph_rtl_info *node = get_call_cgraph_rtl_info (insn);
4871 if (node != NULL
4872 && node->function_used_regs_valid)
4873 {
4874 COPY_HARD_REG_SET (*reg_set, node->function_used_regs);
4875 AND_HARD_REG_SET (*reg_set, default_set);
4876 return true;
4877 }
4878 }
4879
4880 COPY_HARD_REG_SET (*reg_set, default_set);
4881 return false;
4882}