]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/final.c
[SFN] stabilize find_bb_boundaries
[thirdparty/gcc.git] / gcc / final.c
CommitLineData
3cf2715d 1/* Convert RTL to assembler code and output it, for GNU compiler.
cbe34bb5 2 Copyright (C) 1987-2017 Free Software Foundation, Inc.
3cf2715d 3
1322177d 4This file is part of GCC.
3cf2715d 5
1322177d
LB
6GCC is free software; you can redistribute it and/or modify it under
7the terms of the GNU General Public License as published by the Free
9dcd6f09 8Software Foundation; either version 3, or (at your option) any later
1322177d 9version.
3cf2715d 10
1322177d
LB
11GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12WARRANTY; without even the implied warranty of MERCHANTABILITY or
13FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14for more details.
3cf2715d
DE
15
16You should have received a copy of the GNU General Public License
9dcd6f09
NC
17along with GCC; see the file COPYING3. If not see
18<http://www.gnu.org/licenses/>. */
3cf2715d 19
3cf2715d
DE
20/* This is the final pass of the compiler.
21 It looks at the rtl code for a function and outputs assembler code.
22
23 Call `final_start_function' to output the assembler code for function entry,
24 `final' to output assembler code for some RTL code,
25 `final_end_function' to output assembler code for function exit.
26 If a function is compiled in several pieces, each piece is
27 output separately with `final'.
28
29 Some optimizations are also done at this level.
30 Move instructions that were made unnecessary by good register allocation
31 are detected and omitted from the output. (Though most of these
32 are removed by the last jump pass.)
33
34 Instructions to set the condition codes are omitted when it can be
35 seen that the condition codes already had the desired values.
36
37 In some cases it is sufficient if the inherited condition codes
38 have related values, but this may require the following insn
39 (the one that tests the condition codes) to be modified.
40
41 The code for the function prologue and epilogue are generated
08c148a8
NB
42 directly in assembler by the target functions function_prologue and
43 function_epilogue. Those instructions never exist as rtl. */
3cf2715d
DE
44
45#include "config.h"
01736018 46#define INCLUDE_ALGORITHM /* reverse */
670ee920 47#include "system.h"
4977bab6 48#include "coretypes.h"
c7131fb2 49#include "backend.h"
957060b5 50#include "target.h"
3cf2715d 51#include "rtl.h"
957060b5
AM
52#include "tree.h"
53#include "cfghooks.h"
c7131fb2 54#include "df.h"
4d0cdd0c 55#include "memmodel.h"
6baf1cc8 56#include "tm_p.h"
3cf2715d 57#include "insn-config.h"
957060b5
AM
58#include "regs.h"
59#include "emit-rtl.h"
3cf2715d 60#include "recog.h"
957060b5 61#include "cgraph.h"
957060b5 62#include "tree-pretty-print.h" /* for dump_function_header */
957060b5
AM
63#include "varasm.h"
64#include "insn-attr.h"
3cf2715d
DE
65#include "conditions.h"
66#include "flags.h"
3cf2715d 67#include "output.h"
3d195391 68#include "except.h"
0cbd9993
MLI
69#include "rtl-error.h"
70#include "toplev.h" /* exact_log2, floor_log2 */
d6f4ec51 71#include "reload.h"
ab87f8c8 72#include "intl.h"
60393bbc 73#include "cfgrtl.h"
a5a42b92 74#include "debug.h"
ef330312 75#include "tree-pass.h"
442b4905 76#include "tree-ssa.h"
edbed3d3
JH
77#include "cfgloop.h"
78#include "params.h"
314e6352
ML
79#include "stringpool.h"
80#include "attribs.h"
ef1b3fda 81#include "asan.h"
effb8a26 82#include "rtl-iter.h"
013a8899 83#include "print-rtl.h"
3cf2715d 84
440aabf8 85#ifdef XCOFF_DEBUGGING_INFO
957060b5 86#include "xcoffout.h" /* Needed for external data declarations. */
440aabf8
NB
87#endif
88
76ead72b 89#include "dwarf2out.h"
76ead72b 90
6a08f7b3
DP
91#ifdef DBX_DEBUGGING_INFO
92#include "dbxout.h"
93#endif
94
906668bb
BS
95/* Most ports that aren't using cc0 don't need to define CC_STATUS_INIT.
96 So define a null default for it to save conditionalization later. */
3cf2715d
DE
97#ifndef CC_STATUS_INIT
98#define CC_STATUS_INIT
99#endif
100
3cf2715d
DE
101/* Is the given character a logical line separator for the assembler? */
102#ifndef IS_ASM_LOGICAL_LINE_SEPARATOR
980d8882 103#define IS_ASM_LOGICAL_LINE_SEPARATOR(C, STR) ((C) == ';')
3cf2715d
DE
104#endif
105
75197b37
BS
106#ifndef JUMP_TABLES_IN_TEXT_SECTION
107#define JUMP_TABLES_IN_TEXT_SECTION 0
108#endif
109
589fe865 110/* Bitflags used by final_scan_insn. */
70aacc97
JJ
111#define SEEN_NOTE 1
112#define SEEN_EMITTED 2
589fe865 113
3cf2715d 114/* Last insn processed by final_scan_insn. */
fa7af581
DM
115static rtx_insn *debug_insn;
116rtx_insn *current_output_insn;
3cf2715d
DE
117
118/* Line number of last NOTE. */
119static int last_linenum;
120
497b7c47
JJ
121/* Column number of last NOTE. */
122static int last_columnnum;
123
6c52e687
CC
124/* Last discriminator written to assembly. */
125static int last_discriminator;
126
127/* Discriminator of current block. */
128static int discriminator;
129
eac40081
RK
130/* Highest line number in current block. */
131static int high_block_linenum;
132
133/* Likewise for function. */
134static int high_function_linenum;
135
3cf2715d 136/* Filename of last NOTE. */
3cce094d 137static const char *last_filename;
3cf2715d 138
497b7c47 139/* Override filename, line and column number. */
d752cfdb
JJ
140static const char *override_filename;
141static int override_linenum;
497b7c47 142static int override_columnnum;
d752cfdb 143
b8176fe4
EB
144/* Whether to force emission of a line note before the next insn. */
145static bool force_source_line = false;
b0efb46b 146
5f2f0edd 147extern const int length_unit_log; /* This is defined in insn-attrtab.c. */
fc470718 148
3cf2715d 149/* Nonzero while outputting an `asm' with operands.
535a42b1 150 This means that inconsistencies are the user's fault, so don't die.
3cf2715d 151 The precise value is the insn being output, to pass to error_for_asm. */
1c22488e 152const rtx_insn *this_is_asm_operands;
3cf2715d
DE
153
154/* Number of operands of this insn, for an `asm' with operands. */
22bf4422 155static unsigned int insn_noperands;
3cf2715d
DE
156
157/* Compare optimization flag. */
158
159static rtx last_ignored_compare = 0;
160
3cf2715d
DE
161/* Assign a unique number to each insn that is output.
162 This can be used to generate unique local labels. */
163
164static int insn_counter = 0;
165
3cf2715d
DE
166/* This variable contains machine-dependent flags (defined in tm.h)
167 set and examined by output routines
168 that describe how to interpret the condition codes properly. */
169
170CC_STATUS cc_status;
171
172/* During output of an insn, this contains a copy of cc_status
173 from before the insn. */
174
175CC_STATUS cc_prev_status;
3cf2715d 176
18c038b9 177/* Number of unmatched NOTE_INSN_BLOCK_BEG notes we have seen. */
3cf2715d
DE
178
179static int block_depth;
180
181/* Nonzero if have enabled APP processing of our assembler output. */
182
183static int app_on;
184
185/* If we are outputting an insn sequence, this contains the sequence rtx.
186 Zero otherwise. */
187
b32d5189 188rtx_sequence *final_sequence;
3cf2715d
DE
189
190#ifdef ASSEMBLER_DIALECT
191
192/* Number of the assembler dialect to use, starting at 0. */
193static int dialect_number;
194#endif
195
afe48e06
RH
196/* Nonnull if the insn currently being emitted was a COND_EXEC pattern. */
197rtx current_insn_predicate;
afe48e06 198
6ca5d1f6
JJ
199/* True if printing into -fdump-final-insns= dump. */
200bool final_insns_dump_p;
201
ddd84654
JJ
202/* True if profile_function should be called, but hasn't been called yet. */
203static bool need_profile_function;
204
6cf9ac28 205static int asm_insn_count (rtx);
6cf9ac28
AJ
206static void profile_function (FILE *);
207static void profile_after_prologue (FILE *);
fa7af581 208static bool notice_source_line (rtx_insn *, bool *);
6fb5fa3c 209static rtx walk_alter_subreg (rtx *, bool *);
6cf9ac28 210static void output_asm_name (void);
fa7af581 211static void output_alternate_entry_point (FILE *, rtx_insn *);
6cf9ac28
AJ
212static tree get_mem_expr_from_op (rtx, int *);
213static void output_asm_operand_names (rtx *, int *, int);
e9a25f70 214#ifdef LEAF_REGISTERS
fa7af581 215static void leaf_renumber_regs (rtx_insn *);
e9a25f70 216#endif
f1e52ed6 217#if HAVE_cc0
6cf9ac28 218static int alter_cond (rtx);
e9a25f70 219#endif
6cf9ac28 220static int align_fuzz (rtx, rtx, int, unsigned);
27c07cc5 221static void collect_fn_hard_reg_usage (void);
fa7af581 222static tree get_call_fndecl (rtx_insn *);
3cf2715d
DE
223\f
224/* Initialize data in final at the beginning of a compilation. */
225
226void
6cf9ac28 227init_final (const char *filename ATTRIBUTE_UNUSED)
3cf2715d 228{
3cf2715d 229 app_on = 0;
3cf2715d
DE
230 final_sequence = 0;
231
232#ifdef ASSEMBLER_DIALECT
233 dialect_number = ASSEMBLER_DIALECT;
234#endif
235}
236
08c148a8 237/* Default target function prologue and epilogue assembler output.
b9f22704 238
08c148a8
NB
239 If not overridden for epilogue code, then the function body itself
240 contains return instructions wherever needed. */
241void
42776416 242default_function_pro_epilogue (FILE *)
08c148a8
NB
243{
244}
245
14d11d40
IS
246void
247default_function_switched_text_sections (FILE *file ATTRIBUTE_UNUSED,
248 tree decl ATTRIBUTE_UNUSED,
249 bool new_is_cold ATTRIBUTE_UNUSED)
250{
251}
252
b4c25db2
NB
253/* Default target hook that outputs nothing to a stream. */
254void
6cf9ac28 255no_asm_to_stream (FILE *file ATTRIBUTE_UNUSED)
b4c25db2
NB
256{
257}
258
3cf2715d
DE
259/* Enable APP processing of subsequent output.
260 Used before the output from an `asm' statement. */
261
262void
6cf9ac28 263app_enable (void)
3cf2715d
DE
264{
265 if (! app_on)
266 {
51723711 267 fputs (ASM_APP_ON, asm_out_file);
3cf2715d
DE
268 app_on = 1;
269 }
270}
271
272/* Disable APP processing of subsequent output.
273 Called from varasm.c before most kinds of output. */
274
275void
6cf9ac28 276app_disable (void)
3cf2715d
DE
277{
278 if (app_on)
279 {
51723711 280 fputs (ASM_APP_OFF, asm_out_file);
3cf2715d
DE
281 app_on = 0;
282 }
283}
284\f
f5d927c0 285/* Return the number of slots filled in the current
3cf2715d
DE
286 delayed branch sequence (we don't count the insn needing the
287 delay slot). Zero if not in a delayed branch sequence. */
288
3cf2715d 289int
6cf9ac28 290dbr_sequence_length (void)
3cf2715d
DE
291{
292 if (final_sequence != 0)
293 return XVECLEN (final_sequence, 0) - 1;
294 else
295 return 0;
296}
3cf2715d
DE
297\f
298/* The next two pages contain routines used to compute the length of an insn
299 and to shorten branches. */
300
301/* Arrays for insn lengths, and addresses. The latter is referenced by
302 `insn_current_length'. */
303
addd7df6 304static int *insn_lengths;
9d98a694 305
9771b263 306vec<int> insn_addresses_;
3cf2715d 307
ea3cbda5
R
308/* Max uid for which the above arrays are valid. */
309static int insn_lengths_max_uid;
310
3cf2715d
DE
311/* Address of insn being processed. Used by `insn_current_length'. */
312int insn_current_address;
313
fc470718
R
314/* Address of insn being processed in previous iteration. */
315int insn_last_address;
316
d6a7951f 317/* known invariant alignment of insn being processed. */
fc470718
R
318int insn_current_align;
319
95707627
R
320/* After shorten_branches, for any insn, uid_align[INSN_UID (insn)]
321 gives the next following alignment insn that increases the known
322 alignment, or NULL_RTX if there is no such insn.
323 For any alignment obtained this way, we can again index uid_align with
324 its uid to obtain the next following align that in turn increases the
325 alignment, till we reach NULL_RTX; the sequence obtained this way
326 for each insn we'll call the alignment chain of this insn in the following
327 comments. */
328
f5d927c0
KH
329struct label_alignment
330{
9e423e6d
JW
331 short alignment;
332 short max_skip;
333};
334
335static rtx *uid_align;
336static int *uid_shuid;
337static struct label_alignment *label_align;
95707627 338
3cf2715d
DE
339/* Indicate that branch shortening hasn't yet been done. */
340
341void
6cf9ac28 342init_insn_lengths (void)
3cf2715d 343{
95707627
R
344 if (uid_shuid)
345 {
346 free (uid_shuid);
347 uid_shuid = 0;
348 }
349 if (insn_lengths)
350 {
351 free (insn_lengths);
352 insn_lengths = 0;
ea3cbda5 353 insn_lengths_max_uid = 0;
95707627 354 }
d327457f
JR
355 if (HAVE_ATTR_length)
356 INSN_ADDRESSES_FREE ();
95707627
R
357 if (uid_align)
358 {
359 free (uid_align);
360 uid_align = 0;
361 }
3cf2715d
DE
362}
363
364/* Obtain the current length of an insn. If branch shortening has been done,
6fc0bb99 365 get its actual length. Otherwise, use FALLBACK_FN to calculate the
070a7956 366 length. */
4df199d1 367static int
84034c69 368get_attr_length_1 (rtx_insn *insn, int (*fallback_fn) (rtx_insn *))
3cf2715d 369{
3cf2715d
DE
370 rtx body;
371 int i;
372 int length = 0;
373
d327457f
JR
374 if (!HAVE_ATTR_length)
375 return 0;
376
ea3cbda5 377 if (insn_lengths_max_uid > INSN_UID (insn))
3cf2715d
DE
378 return insn_lengths[INSN_UID (insn)];
379 else
380 switch (GET_CODE (insn))
381 {
382 case NOTE:
383 case BARRIER:
384 case CODE_LABEL:
b5b8b0ac 385 case DEBUG_INSN:
3cf2715d
DE
386 return 0;
387
388 case CALL_INSN:
3cf2715d 389 case JUMP_INSN:
39718607 390 length = fallback_fn (insn);
3cf2715d
DE
391 break;
392
393 case INSN:
394 body = PATTERN (insn);
395 if (GET_CODE (body) == USE || GET_CODE (body) == CLOBBER)
396 return 0;
397
398 else if (GET_CODE (body) == ASM_INPUT || asm_noperands (body) >= 0)
070a7956 399 length = asm_insn_count (body) * fallback_fn (insn);
e429a50b
DM
400 else if (rtx_sequence *seq = dyn_cast <rtx_sequence *> (body))
401 for (i = 0; i < seq->len (); i++)
402 length += get_attr_length_1 (seq->insn (i), fallback_fn);
3cf2715d 403 else
070a7956 404 length = fallback_fn (insn);
e9a25f70
JL
405 break;
406
407 default:
408 break;
3cf2715d
DE
409 }
410
411#ifdef ADJUST_INSN_LENGTH
412 ADJUST_INSN_LENGTH (insn, length);
413#endif
414 return length;
3cf2715d 415}
070a7956
R
416
417/* Obtain the current length of an insn. If branch shortening has been done,
418 get its actual length. Otherwise, get its maximum length. */
419int
84034c69 420get_attr_length (rtx_insn *insn)
070a7956
R
421{
422 return get_attr_length_1 (insn, insn_default_length);
423}
424
425/* Obtain the current length of an insn. If branch shortening has been done,
426 get its actual length. Otherwise, get its minimum length. */
427int
84034c69 428get_attr_min_length (rtx_insn *insn)
070a7956
R
429{
430 return get_attr_length_1 (insn, insn_min_length);
431}
3cf2715d 432\f
fc470718
R
433/* Code to handle alignment inside shorten_branches. */
434
435/* Here is an explanation how the algorithm in align_fuzz can give
436 proper results:
437
438 Call a sequence of instructions beginning with alignment point X
439 and continuing until the next alignment point `block X'. When `X'
f5d927c0 440 is used in an expression, it means the alignment value of the
fc470718 441 alignment point.
f5d927c0 442
fc470718
R
443 Call the distance between the start of the first insn of block X, and
444 the end of the last insn of block X `IX', for the `inner size of X'.
445 This is clearly the sum of the instruction lengths.
f5d927c0 446
fc470718
R
447 Likewise with the next alignment-delimited block following X, which we
448 shall call block Y.
f5d927c0 449
fc470718
R
450 Call the distance between the start of the first insn of block X, and
451 the start of the first insn of block Y `OX', for the `outer size of X'.
f5d927c0 452
fc470718 453 The estimated padding is then OX - IX.
f5d927c0 454
fc470718 455 OX can be safely estimated as
f5d927c0 456
fc470718
R
457 if (X >= Y)
458 OX = round_up(IX, Y)
459 else
460 OX = round_up(IX, X) + Y - X
f5d927c0 461
fc470718
R
462 Clearly est(IX) >= real(IX), because that only depends on the
463 instruction lengths, and those being overestimated is a given.
f5d927c0 464
fc470718
R
465 Clearly round_up(foo, Z) >= round_up(bar, Z) if foo >= bar, so
466 we needn't worry about that when thinking about OX.
f5d927c0 467
fc470718
R
468 When X >= Y, the alignment provided by Y adds no uncertainty factor
469 for branch ranges starting before X, so we can just round what we have.
470 But when X < Y, we don't know anything about the, so to speak,
471 `middle bits', so we have to assume the worst when aligning up from an
472 address mod X to one mod Y, which is Y - X. */
473
474#ifndef LABEL_ALIGN
efa3896a 475#define LABEL_ALIGN(LABEL) align_labels_log
fc470718
R
476#endif
477
478#ifndef LOOP_ALIGN
efa3896a 479#define LOOP_ALIGN(LABEL) align_loops_log
fc470718
R
480#endif
481
482#ifndef LABEL_ALIGN_AFTER_BARRIER
340f7e7c 483#define LABEL_ALIGN_AFTER_BARRIER(LABEL) 0
fc470718
R
484#endif
485
247a370b
JH
486#ifndef JUMP_ALIGN
487#define JUMP_ALIGN(LABEL) align_jumps_log
488#endif
489
ad0c4c36 490int
9158a0d8 491default_label_align_after_barrier_max_skip (rtx_insn *insn ATTRIBUTE_UNUSED)
ad0c4c36
DD
492{
493 return 0;
494}
495
496int
9158a0d8 497default_loop_align_max_skip (rtx_insn *insn ATTRIBUTE_UNUSED)
ad0c4c36
DD
498{
499 return align_loops_max_skip;
500}
501
502int
9158a0d8 503default_label_align_max_skip (rtx_insn *insn ATTRIBUTE_UNUSED)
ad0c4c36
DD
504{
505 return align_labels_max_skip;
506}
507
508int
9158a0d8 509default_jump_align_max_skip (rtx_insn *insn ATTRIBUTE_UNUSED)
ad0c4c36
DD
510{
511 return align_jumps_max_skip;
512}
9e423e6d 513
fc470718 514#ifndef ADDR_VEC_ALIGN
ca3075bd 515static int
d305ca88 516final_addr_vec_align (rtx_jump_table_data *addr_vec)
fc470718 517{
d305ca88 518 int align = GET_MODE_SIZE (addr_vec->get_data_mode ());
fc470718
R
519
520 if (align > BIGGEST_ALIGNMENT / BITS_PER_UNIT)
521 align = BIGGEST_ALIGNMENT / BITS_PER_UNIT;
2a841588 522 return exact_log2 (align);
fc470718
R
523
524}
f5d927c0 525
fc470718
R
526#define ADDR_VEC_ALIGN(ADDR_VEC) final_addr_vec_align (ADDR_VEC)
527#endif
528
529#ifndef INSN_LENGTH_ALIGNMENT
530#define INSN_LENGTH_ALIGNMENT(INSN) length_unit_log
531#endif
532
fc470718
R
533#define INSN_SHUID(INSN) (uid_shuid[INSN_UID (INSN)])
534
de7987a6 535static int min_labelno, max_labelno;
fc470718
R
536
537#define LABEL_TO_ALIGNMENT(LABEL) \
9e423e6d
JW
538 (label_align[CODE_LABEL_NUMBER (LABEL) - min_labelno].alignment)
539
540#define LABEL_TO_MAX_SKIP(LABEL) \
541 (label_align[CODE_LABEL_NUMBER (LABEL) - min_labelno].max_skip)
fc470718
R
542
543/* For the benefit of port specific code do this also as a function. */
f5d927c0 544
fc470718 545int
6cf9ac28 546label_to_alignment (rtx label)
fc470718 547{
40a8f07a
JJ
548 if (CODE_LABEL_NUMBER (label) <= max_labelno)
549 return LABEL_TO_ALIGNMENT (label);
550 return 0;
551}
552
553int
554label_to_max_skip (rtx label)
555{
556 if (CODE_LABEL_NUMBER (label) <= max_labelno)
557 return LABEL_TO_MAX_SKIP (label);
558 return 0;
fc470718
R
559}
560
fc470718
R
561/* The differences in addresses
562 between a branch and its target might grow or shrink depending on
563 the alignment the start insn of the range (the branch for a forward
564 branch or the label for a backward branch) starts out on; if these
565 differences are used naively, they can even oscillate infinitely.
566 We therefore want to compute a 'worst case' address difference that
567 is independent of the alignment the start insn of the range end
568 up on, and that is at least as large as the actual difference.
569 The function align_fuzz calculates the amount we have to add to the
570 naively computed difference, by traversing the part of the alignment
571 chain of the start insn of the range that is in front of the end insn
572 of the range, and considering for each alignment the maximum amount
573 that it might contribute to a size increase.
574
575 For casesi tables, we also want to know worst case minimum amounts of
576 address difference, in case a machine description wants to introduce
577 some common offset that is added to all offsets in a table.
d6a7951f 578 For this purpose, align_fuzz with a growth argument of 0 computes the
fc470718
R
579 appropriate adjustment. */
580
fc470718
R
581/* Compute the maximum delta by which the difference of the addresses of
582 START and END might grow / shrink due to a different address for start
583 which changes the size of alignment insns between START and END.
584 KNOWN_ALIGN_LOG is the alignment known for START.
585 GROWTH should be ~0 if the objective is to compute potential code size
586 increase, and 0 if the objective is to compute potential shrink.
587 The return value is undefined for any other value of GROWTH. */
f5d927c0 588
ca3075bd 589static int
6cf9ac28 590align_fuzz (rtx start, rtx end, int known_align_log, unsigned int growth)
fc470718
R
591{
592 int uid = INSN_UID (start);
593 rtx align_label;
594 int known_align = 1 << known_align_log;
595 int end_shuid = INSN_SHUID (end);
596 int fuzz = 0;
597
598 for (align_label = uid_align[uid]; align_label; align_label = uid_align[uid])
599 {
600 int align_addr, new_align;
601
602 uid = INSN_UID (align_label);
9d98a694 603 align_addr = INSN_ADDRESSES (uid) - insn_lengths[uid];
fc470718
R
604 if (uid_shuid[uid] > end_shuid)
605 break;
606 known_align_log = LABEL_TO_ALIGNMENT (align_label);
607 new_align = 1 << known_align_log;
608 if (new_align < known_align)
609 continue;
610 fuzz += (-align_addr ^ growth) & (new_align - known_align);
611 known_align = new_align;
612 }
613 return fuzz;
614}
615
616/* Compute a worst-case reference address of a branch so that it
617 can be safely used in the presence of aligned labels. Since the
618 size of the branch itself is unknown, the size of the branch is
619 not included in the range. I.e. for a forward branch, the reference
620 address is the end address of the branch as known from the previous
621 branch shortening pass, minus a value to account for possible size
622 increase due to alignment. For a backward branch, it is the start
623 address of the branch as known from the current pass, plus a value
624 to account for possible size increase due to alignment.
625 NB.: Therefore, the maximum offset allowed for backward branches needs
626 to exclude the branch size. */
f5d927c0 627
fc470718 628int
8ba24b7b 629insn_current_reference_address (rtx_insn *branch)
fc470718 630{
e67d1102 631 rtx dest;
5527bf14
RH
632 int seq_uid;
633
634 if (! INSN_ADDRESSES_SET_P ())
635 return 0;
636
e67d1102 637 rtx_insn *seq = NEXT_INSN (PREV_INSN (branch));
5527bf14 638 seq_uid = INSN_UID (seq);
4b4bf941 639 if (!JUMP_P (branch))
fc470718
R
640 /* This can happen for example on the PA; the objective is to know the
641 offset to address something in front of the start of the function.
642 Thus, we can treat it like a backward branch.
643 We assume here that FUNCTION_BOUNDARY / BITS_PER_UNIT is larger than
644 any alignment we'd encounter, so we skip the call to align_fuzz. */
645 return insn_current_address;
646 dest = JUMP_LABEL (branch);
5527bf14 647
b9f22704 648 /* BRANCH has no proper alignment chain set, so use SEQ.
afc6898e
BS
649 BRANCH also has no INSN_SHUID. */
650 if (INSN_SHUID (seq) < INSN_SHUID (dest))
fc470718 651 {
f5d927c0 652 /* Forward branch. */
fc470718 653 return (insn_last_address + insn_lengths[seq_uid]
26024475 654 - align_fuzz (seq, dest, length_unit_log, ~0));
fc470718
R
655 }
656 else
657 {
f5d927c0 658 /* Backward branch. */
fc470718 659 return (insn_current_address
923f7cf9 660 + align_fuzz (dest, seq, length_unit_log, ~0));
fc470718
R
661 }
662}
fc470718 663\f
6786ba1a 664/* Compute branch alignments based on CFG profile. */
65727068 665
e855c69d 666unsigned int
6cf9ac28 667compute_alignments (void)
247a370b 668{
247a370b 669 int log, max_skip, max_log;
e0082a72 670 basic_block bb;
247a370b
JH
671
672 if (label_align)
673 {
674 free (label_align);
675 label_align = 0;
676 }
677
678 max_labelno = max_label_num ();
679 min_labelno = get_first_label_num ();
5ed6ace5 680 label_align = XCNEWVEC (struct label_alignment, max_labelno - min_labelno + 1);
247a370b
JH
681
682 /* If not optimizing or optimizing for size, don't assign any alignments. */
efd8f750 683 if (! optimize || optimize_function_for_size_p (cfun))
c2924966 684 return 0;
247a370b 685
edbed3d3
JH
686 if (dump_file)
687 {
532aafad 688 dump_reg_info (dump_file);
edbed3d3
JH
689 dump_flow_info (dump_file, TDF_DETAILS);
690 flow_loops_dump (dump_file, NULL, 1);
edbed3d3 691 }
58082ff6 692 loop_optimizer_init (AVOID_CFG_MODIFICATIONS);
6786ba1a
JH
693 profile_count count_threshold = cfun->cfg->count_max.apply_scale
694 (1, PARAM_VALUE (PARAM_ALIGN_THRESHOLD));
edbed3d3
JH
695
696 if (dump_file)
6786ba1a
JH
697 {
698 fprintf (dump_file, "count_max: ");
699 cfun->cfg->count_max.dump (dump_file);
700 fprintf (dump_file, "\n");
701 }
11cd3bed 702 FOR_EACH_BB_FN (bb, cfun)
247a370b 703 {
fa7af581 704 rtx_insn *label = BB_HEAD (bb);
6786ba1a 705 bool has_fallthru = 0;
247a370b 706 edge e;
628f6a4e 707 edge_iterator ei;
247a370b 708
4b4bf941 709 if (!LABEL_P (label)
8bcf15f6 710 || optimize_bb_for_size_p (bb))
edbed3d3
JH
711 {
712 if (dump_file)
c3284718 713 fprintf (dump_file,
6786ba1a
JH
714 "BB %4i loop %2i loop_depth %2i skipped.\n",
715 bb->index,
e7a74006 716 bb->loop_father->num,
c3284718 717 bb_loop_depth (bb));
edbed3d3
JH
718 continue;
719 }
247a370b 720 max_log = LABEL_ALIGN (label);
ad0c4c36 721 max_skip = targetm.asm_out.label_align_max_skip (label);
6786ba1a
JH
722 profile_count fallthru_count = profile_count::zero ();
723 profile_count branch_count = profile_count::zero ();
247a370b 724
628f6a4e 725 FOR_EACH_EDGE (e, ei, bb->preds)
247a370b
JH
726 {
727 if (e->flags & EDGE_FALLTHRU)
6786ba1a 728 has_fallthru = 1, fallthru_count += e->count ();
247a370b 729 else
6786ba1a 730 branch_count += e->count ();
247a370b 731 }
edbed3d3
JH
732 if (dump_file)
733 {
6786ba1a
JH
734 fprintf (dump_file, "BB %4i loop %2i loop_depth"
735 " %2i fall ",
736 bb->index, bb->loop_father->num,
737 bb_loop_depth (bb));
738 fallthru_count.dump (dump_file);
739 fprintf (dump_file, " branch ");
740 branch_count.dump (dump_file);
edbed3d3
JH
741 if (!bb->loop_father->inner && bb->loop_father->num)
742 fprintf (dump_file, " inner_loop");
743 if (bb->loop_father->header == bb)
744 fprintf (dump_file, " loop_header");
745 fprintf (dump_file, "\n");
746 }
6786ba1a
JH
747 if (!fallthru_count.initialized_p () || !branch_count.initialized_p ())
748 continue;
247a370b 749
f63d1bf7 750 /* There are two purposes to align block with no fallthru incoming edge:
247a370b 751 1) to avoid fetch stalls when branch destination is near cache boundary
d6a7951f 752 2) to improve cache efficiency in case the previous block is not executed
247a370b
JH
753 (so it does not need to be in the cache).
754
755 We to catch first case, we align frequently executed blocks.
756 To catch the second, we align blocks that are executed more frequently
eaec9b3d 757 than the predecessor and the predecessor is likely to not be executed
247a370b
JH
758 when function is called. */
759
760 if (!has_fallthru
6786ba1a
JH
761 && (branch_count > count_threshold
762 || (bb->count > bb->prev_bb->count.apply_scale (10, 1)
763 && (bb->prev_bb->count
764 <= ENTRY_BLOCK_PTR_FOR_FN (cfun)
765 ->count.apply_scale (1, 2)))))
247a370b
JH
766 {
767 log = JUMP_ALIGN (label);
edbed3d3 768 if (dump_file)
c3284718 769 fprintf (dump_file, " jump alignment added.\n");
247a370b
JH
770 if (max_log < log)
771 {
772 max_log = log;
ad0c4c36 773 max_skip = targetm.asm_out.jump_align_max_skip (label);
247a370b
JH
774 }
775 }
776 /* In case block is frequent and reached mostly by non-fallthru edge,
09da1532 777 align it. It is most likely a first block of loop. */
247a370b 778 if (has_fallthru
82b9c015
EB
779 && !(single_succ_p (bb)
780 && single_succ (bb) == EXIT_BLOCK_PTR_FOR_FN (cfun))
efd8f750 781 && optimize_bb_for_speed_p (bb)
6786ba1a
JH
782 && branch_count + fallthru_count > count_threshold
783 && (branch_count
784 > fallthru_count.apply_scale
785 (PARAM_VALUE (PARAM_ALIGN_LOOP_ITERATIONS), 1)))
247a370b
JH
786 {
787 log = LOOP_ALIGN (label);
edbed3d3 788 if (dump_file)
c3284718 789 fprintf (dump_file, " internal loop alignment added.\n");
247a370b
JH
790 if (max_log < log)
791 {
792 max_log = log;
ad0c4c36 793 max_skip = targetm.asm_out.loop_align_max_skip (label);
247a370b
JH
794 }
795 }
796 LABEL_TO_ALIGNMENT (label) = max_log;
797 LABEL_TO_MAX_SKIP (label) = max_skip;
798 }
edbed3d3 799
58082ff6
PH
800 loop_optimizer_finalize ();
801 free_dominance_info (CDI_DOMINATORS);
c2924966 802 return 0;
247a370b 803}
ef330312 804
5cf6635b
EB
805/* Grow the LABEL_ALIGN array after new labels are created. */
806
807static void
808grow_label_align (void)
809{
810 int old = max_labelno;
811 int n_labels;
812 int n_old_labels;
813
814 max_labelno = max_label_num ();
815
816 n_labels = max_labelno - min_labelno + 1;
817 n_old_labels = old - min_labelno + 1;
818
819 label_align = XRESIZEVEC (struct label_alignment, label_align, n_labels);
820
821 /* Range of labels grows monotonically in the function. Failing here
822 means that the initialization of array got lost. */
823 gcc_assert (n_old_labels <= n_labels);
824
825 memset (label_align + n_old_labels, 0,
826 (n_labels - n_old_labels) * sizeof (struct label_alignment));
827}
828
829/* Update the already computed alignment information. LABEL_PAIRS is a vector
830 made up of pairs of labels for which the alignment information of the first
831 element will be copied from that of the second element. */
832
833void
834update_alignments (vec<rtx> &label_pairs)
835{
836 unsigned int i = 0;
33fd5699 837 rtx iter, label = NULL_RTX;
5cf6635b
EB
838
839 if (max_labelno != max_label_num ())
840 grow_label_align ();
841
842 FOR_EACH_VEC_ELT (label_pairs, i, iter)
843 if (i & 1)
844 {
845 LABEL_TO_ALIGNMENT (label) = LABEL_TO_ALIGNMENT (iter);
846 LABEL_TO_MAX_SKIP (label) = LABEL_TO_MAX_SKIP (iter);
847 }
848 else
849 label = iter;
850}
851
27a4cd48
DM
852namespace {
853
854const pass_data pass_data_compute_alignments =
ef330312 855{
27a4cd48
DM
856 RTL_PASS, /* type */
857 "alignments", /* name */
858 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
859 TV_NONE, /* tv_id */
860 0, /* properties_required */
861 0, /* properties_provided */
862 0, /* properties_destroyed */
863 0, /* todo_flags_start */
3bea341f 864 0, /* todo_flags_finish */
ef330312
PB
865};
866
27a4cd48
DM
867class pass_compute_alignments : public rtl_opt_pass
868{
869public:
c3284718
RS
870 pass_compute_alignments (gcc::context *ctxt)
871 : rtl_opt_pass (pass_data_compute_alignments, ctxt)
27a4cd48
DM
872 {}
873
874 /* opt_pass methods: */
be55bfe6 875 virtual unsigned int execute (function *) { return compute_alignments (); }
27a4cd48
DM
876
877}; // class pass_compute_alignments
878
879} // anon namespace
880
881rtl_opt_pass *
882make_pass_compute_alignments (gcc::context *ctxt)
883{
884 return new pass_compute_alignments (ctxt);
885}
886
247a370b 887\f
3cf2715d
DE
888/* Make a pass over all insns and compute their actual lengths by shortening
889 any branches of variable length if possible. */
890
fc470718
R
891/* shorten_branches might be called multiple times: for example, the SH
892 port splits out-of-range conditional branches in MACHINE_DEPENDENT_REORG.
893 In order to do this, it needs proper length information, which it obtains
894 by calling shorten_branches. This cannot be collapsed with
d6a7951f 895 shorten_branches itself into a single pass unless we also want to integrate
fc470718
R
896 reorg.c, since the branch splitting exposes new instructions with delay
897 slots. */
898
3cf2715d 899void
49922db8 900shorten_branches (rtx_insn *first)
3cf2715d 901{
fa7af581 902 rtx_insn *insn;
fc470718
R
903 int max_uid;
904 int i;
fc470718 905 int max_log;
9e423e6d 906 int max_skip;
fc470718 907#define MAX_CODE_ALIGN 16
fa7af581 908 rtx_insn *seq;
3cf2715d 909 int something_changed = 1;
3cf2715d
DE
910 char *varying_length;
911 rtx body;
912 int uid;
fc470718 913 rtx align_tab[MAX_CODE_ALIGN];
3cf2715d 914
3446405d
JH
915 /* Compute maximum UID and allocate label_align / uid_shuid. */
916 max_uid = get_max_uid ();
d9b6874b 917
471854f8 918 /* Free uid_shuid before reallocating it. */
07a1f795 919 free (uid_shuid);
b0efb46b 920
5ed6ace5 921 uid_shuid = XNEWVEC (int, max_uid);
25e22dc0 922
247a370b 923 if (max_labelno != max_label_num ())
5cf6635b 924 grow_label_align ();
247a370b 925
fc470718
R
926 /* Initialize label_align and set up uid_shuid to be strictly
927 monotonically rising with insn order. */
e2faec75
R
928 /* We use max_log here to keep track of the maximum alignment we want to
929 impose on the next CODE_LABEL (or the current one if we are processing
930 the CODE_LABEL itself). */
f5d927c0 931
9e423e6d
JW
932 max_log = 0;
933 max_skip = 0;
934
935 for (insn = get_insns (), i = 1; insn; insn = NEXT_INSN (insn))
fc470718
R
936 {
937 int log;
938
939 INSN_SHUID (insn) = i++;
2c3c49de 940 if (INSN_P (insn))
80838531 941 continue;
b0efb46b 942
d305ca88 943 if (rtx_code_label *label = dyn_cast <rtx_code_label *> (insn))
fc470718 944 {
247a370b 945 /* Merge in alignments computed by compute_alignments. */
d305ca88 946 log = LABEL_TO_ALIGNMENT (label);
247a370b
JH
947 if (max_log < log)
948 {
949 max_log = log;
d305ca88 950 max_skip = LABEL_TO_MAX_SKIP (label);
247a370b 951 }
fc470718 952
d305ca88
RS
953 rtx_jump_table_data *table = jump_table_for_label (label);
954 if (!table)
9e423e6d 955 {
d305ca88 956 log = LABEL_ALIGN (label);
0676c393
MM
957 if (max_log < log)
958 {
959 max_log = log;
d305ca88 960 max_skip = targetm.asm_out.label_align_max_skip (label);
0676c393 961 }
9e423e6d 962 }
75197b37
BS
963 /* ADDR_VECs only take room if read-only data goes into the text
964 section. */
0676c393
MM
965 if ((JUMP_TABLES_IN_TEXT_SECTION
966 || readonly_data_section == text_section)
d305ca88 967 && table)
0676c393 968 {
d305ca88 969 log = ADDR_VEC_ALIGN (table);
0676c393
MM
970 if (max_log < log)
971 {
972 max_log = log;
d305ca88 973 max_skip = targetm.asm_out.label_align_max_skip (label);
0676c393
MM
974 }
975 }
d305ca88
RS
976 LABEL_TO_ALIGNMENT (label) = max_log;
977 LABEL_TO_MAX_SKIP (label) = max_skip;
fc470718 978 max_log = 0;
9e423e6d 979 max_skip = 0;
fc470718 980 }
4b4bf941 981 else if (BARRIER_P (insn))
fc470718 982 {
fa7af581 983 rtx_insn *label;
fc470718 984
2c3c49de 985 for (label = insn; label && ! INSN_P (label);
fc470718 986 label = NEXT_INSN (label))
4b4bf941 987 if (LABEL_P (label))
fc470718
R
988 {
989 log = LABEL_ALIGN_AFTER_BARRIER (insn);
990 if (max_log < log)
9e423e6d
JW
991 {
992 max_log = log;
ad0c4c36 993 max_skip = targetm.asm_out.label_align_after_barrier_max_skip (label);
9e423e6d 994 }
fc470718
R
995 break;
996 }
997 }
fc470718 998 }
d327457f
JR
999 if (!HAVE_ATTR_length)
1000 return;
fc470718
R
1001
1002 /* Allocate the rest of the arrays. */
5ed6ace5 1003 insn_lengths = XNEWVEC (int, max_uid);
ea3cbda5 1004 insn_lengths_max_uid = max_uid;
af035616
R
1005 /* Syntax errors can lead to labels being outside of the main insn stream.
1006 Initialize insn_addresses, so that we get reproducible results. */
9d98a694 1007 INSN_ADDRESSES_ALLOC (max_uid);
fc470718 1008
5ed6ace5 1009 varying_length = XCNEWVEC (char, max_uid);
fc470718
R
1010
1011 /* Initialize uid_align. We scan instructions
1012 from end to start, and keep in align_tab[n] the last seen insn
1013 that does an alignment of at least n+1, i.e. the successor
1014 in the alignment chain for an insn that does / has a known
1015 alignment of n. */
5ed6ace5 1016 uid_align = XCNEWVEC (rtx, max_uid);
fc470718 1017
f5d927c0 1018 for (i = MAX_CODE_ALIGN; --i >= 0;)
fc470718
R
1019 align_tab[i] = NULL_RTX;
1020 seq = get_last_insn ();
33f7f353 1021 for (; seq; seq = PREV_INSN (seq))
fc470718
R
1022 {
1023 int uid = INSN_UID (seq);
1024 int log;
4b4bf941 1025 log = (LABEL_P (seq) ? LABEL_TO_ALIGNMENT (seq) : 0);
fc470718 1026 uid_align[uid] = align_tab[0];
fc470718
R
1027 if (log)
1028 {
1029 /* Found an alignment label. */
1030 uid_align[uid] = align_tab[log];
1031 for (i = log - 1; i >= 0; i--)
1032 align_tab[i] = seq;
1033 }
33f7f353 1034 }
f6df08e6
JR
1035
1036 /* When optimizing, we start assuming minimum length, and keep increasing
1037 lengths as we find the need for this, till nothing changes.
1038 When not optimizing, we start assuming maximum lengths, and
1039 do a single pass to update the lengths. */
1040 bool increasing = optimize != 0;
1041
33f7f353
JR
1042#ifdef CASE_VECTOR_SHORTEN_MODE
1043 if (optimize)
1044 {
1045 /* Look for ADDR_DIFF_VECs, and initialize their minimum and maximum
1046 label fields. */
1047
1048 int min_shuid = INSN_SHUID (get_insns ()) - 1;
1049 int max_shuid = INSN_SHUID (get_last_insn ()) + 1;
1050 int rel;
1051
1052 for (insn = first; insn != 0; insn = NEXT_INSN (insn))
fc470718 1053 {
33f7f353
JR
1054 rtx min_lab = NULL_RTX, max_lab = NULL_RTX, pat;
1055 int len, i, min, max, insn_shuid;
1056 int min_align;
1057 addr_diff_vec_flags flags;
1058
34f0d87a 1059 if (! JUMP_TABLE_DATA_P (insn)
33f7f353
JR
1060 || GET_CODE (PATTERN (insn)) != ADDR_DIFF_VEC)
1061 continue;
1062 pat = PATTERN (insn);
1063 len = XVECLEN (pat, 1);
0bccc606 1064 gcc_assert (len > 0);
33f7f353
JR
1065 min_align = MAX_CODE_ALIGN;
1066 for (min = max_shuid, max = min_shuid, i = len - 1; i >= 0; i--)
1067 {
1068 rtx lab = XEXP (XVECEXP (pat, 1, i), 0);
1069 int shuid = INSN_SHUID (lab);
1070 if (shuid < min)
1071 {
1072 min = shuid;
1073 min_lab = lab;
1074 }
1075 if (shuid > max)
1076 {
1077 max = shuid;
1078 max_lab = lab;
1079 }
1080 if (min_align > LABEL_TO_ALIGNMENT (lab))
1081 min_align = LABEL_TO_ALIGNMENT (lab);
1082 }
4c33cb26
R
1083 XEXP (pat, 2) = gen_rtx_LABEL_REF (Pmode, min_lab);
1084 XEXP (pat, 3) = gen_rtx_LABEL_REF (Pmode, max_lab);
33f7f353
JR
1085 insn_shuid = INSN_SHUID (insn);
1086 rel = INSN_SHUID (XEXP (XEXP (pat, 0), 0));
5921f276 1087 memset (&flags, 0, sizeof (flags));
33f7f353
JR
1088 flags.min_align = min_align;
1089 flags.base_after_vec = rel > insn_shuid;
1090 flags.min_after_vec = min > insn_shuid;
1091 flags.max_after_vec = max > insn_shuid;
1092 flags.min_after_base = min > rel;
1093 flags.max_after_base = max > rel;
1094 ADDR_DIFF_VEC_FLAGS (pat) = flags;
f6df08e6
JR
1095
1096 if (increasing)
1097 PUT_MODE (pat, CASE_VECTOR_SHORTEN_MODE (0, 0, pat));
fc470718
R
1098 }
1099 }
33f7f353 1100#endif /* CASE_VECTOR_SHORTEN_MODE */
3cf2715d 1101
3cf2715d 1102 /* Compute initial lengths, addresses, and varying flags for each insn. */
84034c69 1103 int (*length_fun) (rtx_insn *) = increasing ? insn_min_length : insn_default_length;
f6df08e6 1104
b816f339 1105 for (insn_current_address = 0, insn = first;
3cf2715d
DE
1106 insn != 0;
1107 insn_current_address += insn_lengths[uid], insn = NEXT_INSN (insn))
1108 {
1109 uid = INSN_UID (insn);
fc470718 1110
3cf2715d 1111 insn_lengths[uid] = 0;
fc470718 1112
4b4bf941 1113 if (LABEL_P (insn))
fc470718
R
1114 {
1115 int log = LABEL_TO_ALIGNMENT (insn);
1116 if (log)
1117 {
1118 int align = 1 << log;
ecb06768 1119 int new_address = (insn_current_address + align - 1) & -align;
fc470718 1120 insn_lengths[uid] = new_address - insn_current_address;
fc470718
R
1121 }
1122 }
1123
5a09edba 1124 INSN_ADDRESSES (uid) = insn_current_address + insn_lengths[uid];
f5d927c0 1125
4b4bf941 1126 if (NOTE_P (insn) || BARRIER_P (insn)
c3284718 1127 || LABEL_P (insn) || DEBUG_INSN_P (insn))
3cf2715d 1128 continue;
4654c0cf 1129 if (insn->deleted ())
04da53bd 1130 continue;
3cf2715d
DE
1131
1132 body = PATTERN (insn);
d305ca88 1133 if (rtx_jump_table_data *table = dyn_cast <rtx_jump_table_data *> (insn))
5a32a90c
JR
1134 {
1135 /* This only takes room if read-only data goes into the text
1136 section. */
d6b5193b
RS
1137 if (JUMP_TABLES_IN_TEXT_SECTION
1138 || readonly_data_section == text_section)
75197b37
BS
1139 insn_lengths[uid] = (XVECLEN (body,
1140 GET_CODE (body) == ADDR_DIFF_VEC)
d305ca88 1141 * GET_MODE_SIZE (table->get_data_mode ()));
5a32a90c 1142 /* Alignment is handled by ADDR_VEC_ALIGN. */
5a32a90c 1143 }
a30caf5c 1144 else if (GET_CODE (body) == ASM_INPUT || asm_noperands (body) >= 0)
3cf2715d 1145 insn_lengths[uid] = asm_insn_count (body) * insn_default_length (insn);
e429a50b 1146 else if (rtx_sequence *body_seq = dyn_cast <rtx_sequence *> (body))
3cf2715d
DE
1147 {
1148 int i;
1149 int const_delay_slots;
e90bedf5
TS
1150 if (DELAY_SLOTS)
1151 const_delay_slots = const_num_delay_slots (body_seq->insn (0));
1152 else
1153 const_delay_slots = 0;
1154
84034c69 1155 int (*inner_length_fun) (rtx_insn *)
f6df08e6 1156 = const_delay_slots ? length_fun : insn_default_length;
3cf2715d
DE
1157 /* Inside a delay slot sequence, we do not do any branch shortening
1158 if the shortening could change the number of delay slots
0f41302f 1159 of the branch. */
e429a50b 1160 for (i = 0; i < body_seq->len (); i++)
3cf2715d 1161 {
e429a50b 1162 rtx_insn *inner_insn = body_seq->insn (i);
3cf2715d
DE
1163 int inner_uid = INSN_UID (inner_insn);
1164 int inner_length;
1165
5dd2902a 1166 if (GET_CODE (PATTERN (inner_insn)) == ASM_INPUT
e429a50b 1167 || asm_noperands (PATTERN (inner_insn)) >= 0)
3cf2715d
DE
1168 inner_length = (asm_insn_count (PATTERN (inner_insn))
1169 * insn_default_length (inner_insn));
1170 else
f6df08e6 1171 inner_length = inner_length_fun (inner_insn);
f5d927c0 1172
3cf2715d
DE
1173 insn_lengths[inner_uid] = inner_length;
1174 if (const_delay_slots)
1175 {
1176 if ((varying_length[inner_uid]
1177 = insn_variable_length_p (inner_insn)) != 0)
1178 varying_length[uid] = 1;
9d98a694
AO
1179 INSN_ADDRESSES (inner_uid) = (insn_current_address
1180 + insn_lengths[uid]);
3cf2715d
DE
1181 }
1182 else
1183 varying_length[inner_uid] = 0;
1184 insn_lengths[uid] += inner_length;
1185 }
1186 }
1187 else if (GET_CODE (body) != USE && GET_CODE (body) != CLOBBER)
1188 {
f6df08e6 1189 insn_lengths[uid] = length_fun (insn);
3cf2715d
DE
1190 varying_length[uid] = insn_variable_length_p (insn);
1191 }
1192
1193 /* If needed, do any adjustment. */
1194#ifdef ADJUST_INSN_LENGTH
1195 ADJUST_INSN_LENGTH (insn, insn_lengths[uid]);
04b6000c 1196 if (insn_lengths[uid] < 0)
c725bd79 1197 fatal_insn ("negative insn length", insn);
3cf2715d
DE
1198#endif
1199 }
1200
1201 /* Now loop over all the insns finding varying length insns. For each,
1202 get the current insn length. If it has changed, reflect the change.
1203 When nothing changes for a full pass, we are done. */
1204
1205 while (something_changed)
1206 {
1207 something_changed = 0;
fc470718 1208 insn_current_align = MAX_CODE_ALIGN - 1;
b816f339 1209 for (insn_current_address = 0, insn = first;
3cf2715d
DE
1210 insn != 0;
1211 insn = NEXT_INSN (insn))
1212 {
1213 int new_length;
b729186a 1214#ifdef ADJUST_INSN_LENGTH
3cf2715d 1215 int tmp_length;
b729186a 1216#endif
fc470718 1217 int length_align;
3cf2715d
DE
1218
1219 uid = INSN_UID (insn);
fc470718 1220
d305ca88 1221 if (rtx_code_label *label = dyn_cast <rtx_code_label *> (insn))
fc470718 1222 {
d305ca88 1223 int log = LABEL_TO_ALIGNMENT (label);
b0fe107e
JM
1224
1225#ifdef CASE_VECTOR_SHORTEN_MODE
1226 /* If the mode of a following jump table was changed, we
1227 may need to update the alignment of this label. */
d305ca88
RS
1228
1229 if (JUMP_TABLES_IN_TEXT_SECTION
1230 || readonly_data_section == text_section)
b0fe107e 1231 {
d305ca88
RS
1232 rtx_jump_table_data *table = jump_table_for_label (label);
1233 if (table)
b0fe107e 1234 {
d305ca88
RS
1235 int newlog = ADDR_VEC_ALIGN (table);
1236 if (newlog != log)
1237 {
1238 log = newlog;
1239 LABEL_TO_ALIGNMENT (insn) = log;
1240 something_changed = 1;
1241 }
b0fe107e
JM
1242 }
1243 }
1244#endif
1245
fc470718
R
1246 if (log > insn_current_align)
1247 {
1248 int align = 1 << log;
ecb06768 1249 int new_address= (insn_current_address + align - 1) & -align;
fc470718
R
1250 insn_lengths[uid] = new_address - insn_current_address;
1251 insn_current_align = log;
1252 insn_current_address = new_address;
1253 }
1254 else
1255 insn_lengths[uid] = 0;
9d98a694 1256 INSN_ADDRESSES (uid) = insn_current_address;
fc470718
R
1257 continue;
1258 }
1259
1260 length_align = INSN_LENGTH_ALIGNMENT (insn);
1261 if (length_align < insn_current_align)
1262 insn_current_align = length_align;
1263
9d98a694
AO
1264 insn_last_address = INSN_ADDRESSES (uid);
1265 INSN_ADDRESSES (uid) = insn_current_address;
fc470718 1266
5e75ef4a 1267#ifdef CASE_VECTOR_SHORTEN_MODE
34f0d87a
SB
1268 if (optimize
1269 && JUMP_TABLE_DATA_P (insn)
33f7f353
JR
1270 && GET_CODE (PATTERN (insn)) == ADDR_DIFF_VEC)
1271 {
d305ca88 1272 rtx_jump_table_data *table = as_a <rtx_jump_table_data *> (insn);
33f7f353
JR
1273 rtx body = PATTERN (insn);
1274 int old_length = insn_lengths[uid];
b32d5189
DM
1275 rtx_insn *rel_lab =
1276 safe_as_a <rtx_insn *> (XEXP (XEXP (body, 0), 0));
33f7f353
JR
1277 rtx min_lab = XEXP (XEXP (body, 2), 0);
1278 rtx max_lab = XEXP (XEXP (body, 3), 0);
9d98a694
AO
1279 int rel_addr = INSN_ADDRESSES (INSN_UID (rel_lab));
1280 int min_addr = INSN_ADDRESSES (INSN_UID (min_lab));
1281 int max_addr = INSN_ADDRESSES (INSN_UID (max_lab));
b32d5189 1282 rtx_insn *prev;
33f7f353 1283 int rel_align = 0;
950a3816 1284 addr_diff_vec_flags flags;
095a2d76 1285 scalar_int_mode vec_mode;
950a3816
KG
1286
1287 /* Avoid automatic aggregate initialization. */
1288 flags = ADDR_DIFF_VEC_FLAGS (body);
33f7f353
JR
1289
1290 /* Try to find a known alignment for rel_lab. */
1291 for (prev = rel_lab;
1292 prev
1293 && ! insn_lengths[INSN_UID (prev)]
1294 && ! (varying_length[INSN_UID (prev)] & 1);
1295 prev = PREV_INSN (prev))
1296 if (varying_length[INSN_UID (prev)] & 2)
1297 {
1298 rel_align = LABEL_TO_ALIGNMENT (prev);
1299 break;
1300 }
1301
1302 /* See the comment on addr_diff_vec_flags in rtl.h for the
1303 meaning of the flags values. base: REL_LAB vec: INSN */
1304 /* Anything after INSN has still addresses from the last
1305 pass; adjust these so that they reflect our current
1306 estimate for this pass. */
1307 if (flags.base_after_vec)
1308 rel_addr += insn_current_address - insn_last_address;
1309 if (flags.min_after_vec)
1310 min_addr += insn_current_address - insn_last_address;
1311 if (flags.max_after_vec)
1312 max_addr += insn_current_address - insn_last_address;
1313 /* We want to know the worst case, i.e. lowest possible value
1314 for the offset of MIN_LAB. If MIN_LAB is after REL_LAB,
1315 its offset is positive, and we have to be wary of code shrink;
1316 otherwise, it is negative, and we have to be vary of code
1317 size increase. */
1318 if (flags.min_after_base)
1319 {
1320 /* If INSN is between REL_LAB and MIN_LAB, the size
1321 changes we are about to make can change the alignment
1322 within the observed offset, therefore we have to break
1323 it up into two parts that are independent. */
1324 if (! flags.base_after_vec && flags.min_after_vec)
1325 {
1326 min_addr -= align_fuzz (rel_lab, insn, rel_align, 0);
1327 min_addr -= align_fuzz (insn, min_lab, 0, 0);
1328 }
1329 else
1330 min_addr -= align_fuzz (rel_lab, min_lab, rel_align, 0);
1331 }
1332 else
1333 {
1334 if (flags.base_after_vec && ! flags.min_after_vec)
1335 {
1336 min_addr -= align_fuzz (min_lab, insn, 0, ~0);
1337 min_addr -= align_fuzz (insn, rel_lab, 0, ~0);
1338 }
1339 else
1340 min_addr -= align_fuzz (min_lab, rel_lab, 0, ~0);
1341 }
1342 /* Likewise, determine the highest lowest possible value
1343 for the offset of MAX_LAB. */
1344 if (flags.max_after_base)
1345 {
1346 if (! flags.base_after_vec && flags.max_after_vec)
1347 {
1348 max_addr += align_fuzz (rel_lab, insn, rel_align, ~0);
1349 max_addr += align_fuzz (insn, max_lab, 0, ~0);
1350 }
1351 else
1352 max_addr += align_fuzz (rel_lab, max_lab, rel_align, ~0);
1353 }
1354 else
1355 {
1356 if (flags.base_after_vec && ! flags.max_after_vec)
1357 {
1358 max_addr += align_fuzz (max_lab, insn, 0, 0);
1359 max_addr += align_fuzz (insn, rel_lab, 0, 0);
1360 }
1361 else
1362 max_addr += align_fuzz (max_lab, rel_lab, 0, 0);
1363 }
f6df08e6
JR
1364 vec_mode = CASE_VECTOR_SHORTEN_MODE (min_addr - rel_addr,
1365 max_addr - rel_addr, body);
1366 if (!increasing
1367 || (GET_MODE_SIZE (vec_mode)
d305ca88 1368 >= GET_MODE_SIZE (table->get_data_mode ())))
f6df08e6 1369 PUT_MODE (body, vec_mode);
d6b5193b
RS
1370 if (JUMP_TABLES_IN_TEXT_SECTION
1371 || readonly_data_section == text_section)
75197b37
BS
1372 {
1373 insn_lengths[uid]
d305ca88
RS
1374 = (XVECLEN (body, 1)
1375 * GET_MODE_SIZE (table->get_data_mode ()));
75197b37
BS
1376 insn_current_address += insn_lengths[uid];
1377 if (insn_lengths[uid] != old_length)
1378 something_changed = 1;
1379 }
1380
33f7f353 1381 continue;
33f7f353 1382 }
5e75ef4a
JL
1383#endif /* CASE_VECTOR_SHORTEN_MODE */
1384
1385 if (! (varying_length[uid]))
3cf2715d 1386 {
4b4bf941 1387 if (NONJUMP_INSN_P (insn)
674fc07d
GS
1388 && GET_CODE (PATTERN (insn)) == SEQUENCE)
1389 {
1390 int i;
1391
1392 body = PATTERN (insn);
1393 for (i = 0; i < XVECLEN (body, 0); i++)
1394 {
1395 rtx inner_insn = XVECEXP (body, 0, i);
1396 int inner_uid = INSN_UID (inner_insn);
1397
1398 INSN_ADDRESSES (inner_uid) = insn_current_address;
1399
1400 insn_current_address += insn_lengths[inner_uid];
1401 }
dd3f0101 1402 }
674fc07d
GS
1403 else
1404 insn_current_address += insn_lengths[uid];
1405
3cf2715d
DE
1406 continue;
1407 }
674fc07d 1408
4b4bf941 1409 if (NONJUMP_INSN_P (insn) && GET_CODE (PATTERN (insn)) == SEQUENCE)
3cf2715d 1410 {
84034c69 1411 rtx_sequence *seqn = as_a <rtx_sequence *> (PATTERN (insn));
3cf2715d 1412 int i;
f5d927c0 1413
3cf2715d
DE
1414 body = PATTERN (insn);
1415 new_length = 0;
84034c69 1416 for (i = 0; i < seqn->len (); i++)
3cf2715d 1417 {
84034c69 1418 rtx_insn *inner_insn = seqn->insn (i);
3cf2715d
DE
1419 int inner_uid = INSN_UID (inner_insn);
1420 int inner_length;
1421
9d98a694 1422 INSN_ADDRESSES (inner_uid) = insn_current_address;
3cf2715d
DE
1423
1424 /* insn_current_length returns 0 for insns with a
1425 non-varying length. */
1426 if (! varying_length[inner_uid])
1427 inner_length = insn_lengths[inner_uid];
1428 else
1429 inner_length = insn_current_length (inner_insn);
1430
1431 if (inner_length != insn_lengths[inner_uid])
1432 {
f6df08e6
JR
1433 if (!increasing || inner_length > insn_lengths[inner_uid])
1434 {
1435 insn_lengths[inner_uid] = inner_length;
1436 something_changed = 1;
1437 }
1438 else
1439 inner_length = insn_lengths[inner_uid];
3cf2715d 1440 }
f6df08e6 1441 insn_current_address += inner_length;
3cf2715d
DE
1442 new_length += inner_length;
1443 }
1444 }
1445 else
1446 {
1447 new_length = insn_current_length (insn);
1448 insn_current_address += new_length;
1449 }
1450
3cf2715d
DE
1451#ifdef ADJUST_INSN_LENGTH
1452 /* If needed, do any adjustment. */
1453 tmp_length = new_length;
1454 ADJUST_INSN_LENGTH (insn, new_length);
1455 insn_current_address += (new_length - tmp_length);
3cf2715d
DE
1456#endif
1457
f6df08e6
JR
1458 if (new_length != insn_lengths[uid]
1459 && (!increasing || new_length > insn_lengths[uid]))
3cf2715d
DE
1460 {
1461 insn_lengths[uid] = new_length;
1462 something_changed = 1;
1463 }
f6df08e6
JR
1464 else
1465 insn_current_address += insn_lengths[uid] - new_length;
3cf2715d 1466 }
bb4aaf18 1467 /* For a non-optimizing compile, do only a single pass. */
f6df08e6 1468 if (!increasing)
bb4aaf18 1469 break;
3cf2715d 1470 }
8cac4d85 1471 crtl->max_insn_address = insn_current_address;
fc470718 1472 free (varying_length);
3cf2715d
DE
1473}
1474
3cf2715d
DE
1475/* Given the body of an INSN known to be generated by an ASM statement, return
1476 the number of machine instructions likely to be generated for this insn.
1477 This is used to compute its length. */
1478
1479static int
6cf9ac28 1480asm_insn_count (rtx body)
3cf2715d 1481{
48c54229 1482 const char *templ;
3cf2715d 1483
5d0930ea 1484 if (GET_CODE (body) == ASM_INPUT)
48c54229 1485 templ = XSTR (body, 0);
5d0930ea 1486 else
48c54229 1487 templ = decode_asm_operands (body, NULL, NULL, NULL, NULL, NULL);
5d0930ea 1488
2bd1d2c8
AP
1489 return asm_str_count (templ);
1490}
2bd1d2c8
AP
1491
1492/* Return the number of machine instructions likely to be generated for the
1493 inline-asm template. */
1494int
1495asm_str_count (const char *templ)
1496{
1497 int count = 1;
b8698a0f 1498
48c54229 1499 if (!*templ)
5bc4fa7c
MS
1500 return 0;
1501
48c54229
KG
1502 for (; *templ; templ++)
1503 if (IS_ASM_LOGICAL_LINE_SEPARATOR (*templ, templ)
1504 || *templ == '\n')
3cf2715d
DE
1505 count++;
1506
1507 return count;
1508}
3cf2715d 1509\f
c8aea42c
PB
1510/* ??? This is probably the wrong place for these. */
1511/* Structure recording the mapping from source file and directory
1512 names at compile time to those to be embedded in debug
1513 information. */
50686850 1514struct debug_prefix_map
c8aea42c
PB
1515{
1516 const char *old_prefix;
1517 const char *new_prefix;
1518 size_t old_len;
1519 size_t new_len;
1520 struct debug_prefix_map *next;
50686850 1521};
c8aea42c
PB
1522
1523/* Linked list of such structures. */
ffa66012 1524static debug_prefix_map *debug_prefix_maps;
c8aea42c
PB
1525
1526
1527/* Record a debug file prefix mapping. ARG is the argument to
1528 -fdebug-prefix-map and must be of the form OLD=NEW. */
1529
1530void
1531add_debug_prefix_map (const char *arg)
1532{
1533 debug_prefix_map *map;
1534 const char *p;
1535
1536 p = strchr (arg, '=');
1537 if (!p)
1538 {
1539 error ("invalid argument %qs to -fdebug-prefix-map", arg);
1540 return;
1541 }
1542 map = XNEW (debug_prefix_map);
fe83055d 1543 map->old_prefix = xstrndup (arg, p - arg);
c8aea42c
PB
1544 map->old_len = p - arg;
1545 p++;
fe83055d 1546 map->new_prefix = xstrdup (p);
c8aea42c
PB
1547 map->new_len = strlen (p);
1548 map->next = debug_prefix_maps;
1549 debug_prefix_maps = map;
1550}
1551
1552/* Perform user-specified mapping of debug filename prefixes. Return
1553 the new name corresponding to FILENAME. */
1554
1555const char *
1556remap_debug_filename (const char *filename)
1557{
1558 debug_prefix_map *map;
1559 char *s;
1560 const char *name;
1561 size_t name_len;
1562
1563 for (map = debug_prefix_maps; map; map = map->next)
94369251 1564 if (filename_ncmp (filename, map->old_prefix, map->old_len) == 0)
c8aea42c
PB
1565 break;
1566 if (!map)
1567 return filename;
1568 name = filename + map->old_len;
1569 name_len = strlen (name) + 1;
1570 s = (char *) alloca (name_len + map->new_len);
1571 memcpy (s, map->new_prefix, map->new_len);
1572 memcpy (s + map->new_len, name, name_len);
1573 return ggc_strdup (s);
1574}
1575\f
725730f2
EB
1576/* Return true if DWARF2 debug info can be emitted for DECL. */
1577
1578static bool
1579dwarf2_debug_info_emitted_p (tree decl)
1580{
1581 if (write_symbols != DWARF2_DEBUG && write_symbols != VMS_AND_DWARF2_DEBUG)
1582 return false;
1583
1584 if (DECL_IGNORED_P (decl))
1585 return false;
1586
1587 return true;
1588}
1589
78bde837
SB
1590/* Return scope resulting from combination of S1 and S2. */
1591static tree
1592choose_inner_scope (tree s1, tree s2)
1593{
1594 if (!s1)
1595 return s2;
1596 if (!s2)
1597 return s1;
1598 if (BLOCK_NUMBER (s1) > BLOCK_NUMBER (s2))
1599 return s1;
1600 return s2;
1601}
1602
1603/* Emit lexical block notes needed to change scope from S1 to S2. */
1604
1605static void
fa7af581 1606change_scope (rtx_insn *orig_insn, tree s1, tree s2)
78bde837 1607{
fa7af581 1608 rtx_insn *insn = orig_insn;
78bde837
SB
1609 tree com = NULL_TREE;
1610 tree ts1 = s1, ts2 = s2;
1611 tree s;
1612
1613 while (ts1 != ts2)
1614 {
1615 gcc_assert (ts1 && ts2);
1616 if (BLOCK_NUMBER (ts1) > BLOCK_NUMBER (ts2))
1617 ts1 = BLOCK_SUPERCONTEXT (ts1);
1618 else if (BLOCK_NUMBER (ts1) < BLOCK_NUMBER (ts2))
1619 ts2 = BLOCK_SUPERCONTEXT (ts2);
1620 else
1621 {
1622 ts1 = BLOCK_SUPERCONTEXT (ts1);
1623 ts2 = BLOCK_SUPERCONTEXT (ts2);
1624 }
1625 }
1626 com = ts1;
1627
1628 /* Close scopes. */
1629 s = s1;
1630 while (s != com)
1631 {
66e8df53 1632 rtx_note *note = emit_note_before (NOTE_INSN_BLOCK_END, insn);
78bde837
SB
1633 NOTE_BLOCK (note) = s;
1634 s = BLOCK_SUPERCONTEXT (s);
1635 }
1636
1637 /* Open scopes. */
1638 s = s2;
1639 while (s != com)
1640 {
1641 insn = emit_note_before (NOTE_INSN_BLOCK_BEG, insn);
1642 NOTE_BLOCK (insn) = s;
1643 s = BLOCK_SUPERCONTEXT (s);
1644 }
1645}
1646
1647/* Rebuild all the NOTE_INSN_BLOCK_BEG and NOTE_INSN_BLOCK_END notes based
1648 on the scope tree and the newly reordered instructions. */
1649
1650static void
1651reemit_insn_block_notes (void)
1652{
1653 tree cur_block = DECL_INITIAL (cfun->decl);
66e8df53
DM
1654 rtx_insn *insn;
1655 rtx_note *note;
78bde837
SB
1656
1657 insn = get_insns ();
97aba8e9 1658 for (; insn; insn = NEXT_INSN (insn))
78bde837
SB
1659 {
1660 tree this_block;
1661
67598720
TJ
1662 /* Prevent lexical blocks from straddling section boundaries. */
1663 if (NOTE_P (insn) && NOTE_KIND (insn) == NOTE_INSN_SWITCH_TEXT_SECTIONS)
1664 {
1665 for (tree s = cur_block; s != DECL_INITIAL (cfun->decl);
1666 s = BLOCK_SUPERCONTEXT (s))
1667 {
66e8df53 1668 rtx_note *note = emit_note_before (NOTE_INSN_BLOCK_END, insn);
67598720
TJ
1669 NOTE_BLOCK (note) = s;
1670 note = emit_note_after (NOTE_INSN_BLOCK_BEG, insn);
1671 NOTE_BLOCK (note) = s;
1672 }
1673 }
1674
1675 if (!active_insn_p (insn))
1676 continue;
1677
78bde837
SB
1678 /* Avoid putting scope notes between jump table and its label. */
1679 if (JUMP_TABLE_DATA_P (insn))
1680 continue;
1681
1682 this_block = insn_scope (insn);
1683 /* For sequences compute scope resulting from merging all scopes
1684 of instructions nested inside. */
e429a50b 1685 if (rtx_sequence *body = dyn_cast <rtx_sequence *> (PATTERN (insn)))
78bde837
SB
1686 {
1687 int i;
78bde837
SB
1688
1689 this_block = NULL;
e429a50b 1690 for (i = 0; i < body->len (); i++)
78bde837 1691 this_block = choose_inner_scope (this_block,
e429a50b 1692 insn_scope (body->insn (i)));
78bde837
SB
1693 }
1694 if (! this_block)
48866799
DC
1695 {
1696 if (INSN_LOCATION (insn) == UNKNOWN_LOCATION)
1697 continue;
1698 else
1699 this_block = DECL_INITIAL (cfun->decl);
1700 }
78bde837
SB
1701
1702 if (this_block != cur_block)
1703 {
1704 change_scope (insn, cur_block, this_block);
1705 cur_block = this_block;
1706 }
1707 }
1708
1709 /* change_scope emits before the insn, not after. */
1710 note = emit_note (NOTE_INSN_DELETED);
1711 change_scope (note, cur_block, DECL_INITIAL (cfun->decl));
1712 delete_insn (note);
1713
1714 reorder_blocks ();
1715}
1716
4fbca4ba
RS
1717static const char *some_local_dynamic_name;
1718
1719/* Locate some local-dynamic symbol still in use by this function
1720 so that we can print its name in local-dynamic base patterns.
1721 Return null if there are no local-dynamic references. */
1722
1723const char *
1724get_some_local_dynamic_name ()
1725{
1726 subrtx_iterator::array_type array;
1727 rtx_insn *insn;
1728
1729 if (some_local_dynamic_name)
1730 return some_local_dynamic_name;
1731
1732 for (insn = get_insns (); insn ; insn = NEXT_INSN (insn))
1733 if (NONDEBUG_INSN_P (insn))
1734 FOR_EACH_SUBRTX (iter, array, PATTERN (insn), ALL)
1735 {
1736 const_rtx x = *iter;
1737 if (GET_CODE (x) == SYMBOL_REF)
1738 {
1739 if (SYMBOL_REF_TLS_MODEL (x) == TLS_MODEL_LOCAL_DYNAMIC)
1740 return some_local_dynamic_name = XSTR (x, 0);
1741 if (CONSTANT_POOL_ADDRESS_P (x))
1742 iter.substitute (get_pool_constant (x));
1743 }
1744 }
1745
1746 return 0;
1747}
1748
3cf2715d
DE
1749/* Output assembler code for the start of a function,
1750 and initialize some of the variables in this file
1751 for the new function. The label for the function and associated
1752 assembler pseudo-ops have already been output in `assemble_start_function'.
1753
1754 FIRST is the first insn of the rtl for the function being compiled.
1755 FILE is the file to write assembler code to.
46625112 1756 OPTIMIZE_P is nonzero if we should eliminate redundant
3cf2715d
DE
1757 test and compare insns. */
1758
1759void
f0cb8ae0 1760final_start_function (rtx_insn *first, FILE *file,
46625112 1761 int optimize_p ATTRIBUTE_UNUSED)
3cf2715d
DE
1762{
1763 block_depth = 0;
1764
1765 this_is_asm_operands = 0;
1766
ddd84654
JJ
1767 need_profile_function = false;
1768
5368224f
DC
1769 last_filename = LOCATION_FILE (prologue_location);
1770 last_linenum = LOCATION_LINE (prologue_location);
497b7c47 1771 last_columnnum = LOCATION_COLUMN (prologue_location);
6c52e687 1772 last_discriminator = discriminator = 0;
9ae130f8 1773
653e276c 1774 high_block_linenum = high_function_linenum = last_linenum;
eac40081 1775
ef1b3fda
KS
1776 if (flag_sanitize & SANITIZE_ADDRESS)
1777 asan_function_start ();
1778
725730f2 1779 if (!DECL_IGNORED_P (current_function_decl))
497b7c47 1780 debug_hooks->begin_prologue (last_linenum, last_columnnum, last_filename);
d291dd49 1781
725730f2 1782 if (!dwarf2_debug_info_emitted_p (current_function_decl))
497b7c47 1783 dwarf2out_begin_prologue (0, 0, NULL);
3cf2715d
DE
1784
1785#ifdef LEAF_REG_REMAP
416ff32e 1786 if (crtl->uses_only_leaf_regs)
3cf2715d
DE
1787 leaf_renumber_regs (first);
1788#endif
1789
1790 /* The Sun386i and perhaps other machines don't work right
1791 if the profiling code comes after the prologue. */
3c5273a9 1792 if (targetm.profile_before_prologue () && crtl->profile)
ddd84654 1793 {
e86a9946
RS
1794 if (targetm.asm_out.function_prologue == default_function_pro_epilogue
1795 && targetm.have_prologue ())
ddd84654 1796 {
fa7af581 1797 rtx_insn *insn;
ddd84654
JJ
1798 for (insn = first; insn; insn = NEXT_INSN (insn))
1799 if (!NOTE_P (insn))
1800 {
fa7af581 1801 insn = NULL;
ddd84654
JJ
1802 break;
1803 }
1804 else if (NOTE_KIND (insn) == NOTE_INSN_BASIC_BLOCK
1805 || NOTE_KIND (insn) == NOTE_INSN_FUNCTION_BEG)
1806 break;
1807 else if (NOTE_KIND (insn) == NOTE_INSN_DELETED
1808 || NOTE_KIND (insn) == NOTE_INSN_VAR_LOCATION)
1809 continue;
1810 else
1811 {
fa7af581 1812 insn = NULL;
ddd84654
JJ
1813 break;
1814 }
1815
1816 if (insn)
1817 need_profile_function = true;
1818 else
1819 profile_function (file);
1820 }
1821 else
1822 profile_function (file);
1823 }
3cf2715d 1824
18c038b9
MM
1825 /* If debugging, assign block numbers to all of the blocks in this
1826 function. */
1827 if (write_symbols)
1828 {
0435312e 1829 reemit_insn_block_notes ();
a20612aa 1830 number_blocks (current_function_decl);
18c038b9
MM
1831 /* We never actually put out begin/end notes for the top-level
1832 block in the function. But, conceptually, that block is
1833 always needed. */
1834 TREE_ASM_WRITTEN (DECL_INITIAL (current_function_decl)) = 1;
1835 }
1836
a214518f
SP
1837 if (warn_frame_larger_than
1838 && get_frame_size () > frame_larger_than_size)
1839 {
1840 /* Issue a warning */
1841 warning (OPT_Wframe_larger_than_,
1842 "the frame size of %wd bytes is larger than %wd bytes",
1843 get_frame_size (), frame_larger_than_size);
1844 }
1845
3cf2715d 1846 /* First output the function prologue: code to set up the stack frame. */
42776416 1847 targetm.asm_out.function_prologue (file);
3cf2715d 1848
3cf2715d
DE
1849 /* If the machine represents the prologue as RTL, the profiling code must
1850 be emitted when NOTE_INSN_PROLOGUE_END is scanned. */
e86a9946 1851 if (! targetm.have_prologue ())
3cf2715d 1852 profile_after_prologue (file);
3cf2715d
DE
1853}
1854
1855static void
6cf9ac28 1856profile_after_prologue (FILE *file ATTRIBUTE_UNUSED)
3cf2715d 1857{
3c5273a9 1858 if (!targetm.profile_before_prologue () && crtl->profile)
3cf2715d 1859 profile_function (file);
3cf2715d
DE
1860}
1861
1862static void
6cf9ac28 1863profile_function (FILE *file ATTRIBUTE_UNUSED)
3cf2715d 1864{
dcacfa04 1865#ifndef NO_PROFILE_COUNTERS
9739c90c 1866# define NO_PROFILE_COUNTERS 0
dcacfa04 1867#endif
531ca746
RH
1868#ifdef ASM_OUTPUT_REG_PUSH
1869 rtx sval = NULL, chain = NULL;
1870
1871 if (cfun->returns_struct)
1872 sval = targetm.calls.struct_value_rtx (TREE_TYPE (current_function_decl),
1873 true);
1874 if (cfun->static_chain_decl)
1875 chain = targetm.calls.static_chain (current_function_decl, true);
b729186a 1876#endif /* ASM_OUTPUT_REG_PUSH */
3cf2715d 1877
9739c90c
JJ
1878 if (! NO_PROFILE_COUNTERS)
1879 {
1880 int align = MIN (BIGGEST_ALIGNMENT, LONG_TYPE_SIZE);
d6b5193b 1881 switch_to_section (data_section);
9739c90c 1882 ASM_OUTPUT_ALIGN (file, floor_log2 (align / BITS_PER_UNIT));
5fd9b178 1883 targetm.asm_out.internal_label (file, "LP", current_function_funcdef_no);
9739c90c
JJ
1884 assemble_integer (const0_rtx, LONG_TYPE_SIZE / BITS_PER_UNIT, align, 1);
1885 }
3cf2715d 1886
d6b5193b 1887 switch_to_section (current_function_section ());
3cf2715d 1888
531ca746
RH
1889#ifdef ASM_OUTPUT_REG_PUSH
1890 if (sval && REG_P (sval))
1891 ASM_OUTPUT_REG_PUSH (file, REGNO (sval));
1892 if (chain && REG_P (chain))
1893 ASM_OUTPUT_REG_PUSH (file, REGNO (chain));
3cf2715d 1894#endif
3cf2715d 1895
df696a75 1896 FUNCTION_PROFILER (file, current_function_funcdef_no);
3cf2715d 1897
531ca746
RH
1898#ifdef ASM_OUTPUT_REG_PUSH
1899 if (chain && REG_P (chain))
1900 ASM_OUTPUT_REG_POP (file, REGNO (chain));
1901 if (sval && REG_P (sval))
1902 ASM_OUTPUT_REG_POP (file, REGNO (sval));
3cf2715d
DE
1903#endif
1904}
1905
1906/* Output assembler code for the end of a function.
1907 For clarity, args are same as those of `final_start_function'
1908 even though not all of them are needed. */
1909
1910void
6cf9ac28 1911final_end_function (void)
3cf2715d 1912{
be1bb652 1913 app_disable ();
3cf2715d 1914
725730f2
EB
1915 if (!DECL_IGNORED_P (current_function_decl))
1916 debug_hooks->end_function (high_function_linenum);
3cf2715d 1917
3cf2715d
DE
1918 /* Finally, output the function epilogue:
1919 code to restore the stack frame and return to the caller. */
42776416 1920 targetm.asm_out.function_epilogue (asm_out_file);
3cf2715d 1921
e2a12aca 1922 /* And debug output. */
725730f2
EB
1923 if (!DECL_IGNORED_P (current_function_decl))
1924 debug_hooks->end_epilogue (last_linenum, last_filename);
3cf2715d 1925
725730f2 1926 if (!dwarf2_debug_info_emitted_p (current_function_decl)
7a0c8d71 1927 && dwarf2out_do_frame ())
702ada3d 1928 dwarf2out_end_epilogue (last_linenum, last_filename);
4fbca4ba
RS
1929
1930 some_local_dynamic_name = 0;
3cf2715d
DE
1931}
1932\f
6a801cf2
XDL
1933
1934/* Dumper helper for basic block information. FILE is the assembly
1935 output file, and INSN is the instruction being emitted. */
1936
1937static void
fa7af581 1938dump_basic_block_info (FILE *file, rtx_insn *insn, basic_block *start_to_bb,
6a801cf2
XDL
1939 basic_block *end_to_bb, int bb_map_size, int *bb_seqn)
1940{
1941 basic_block bb;
1942
1943 if (!flag_debug_asm)
1944 return;
1945
1946 if (INSN_UID (insn) < bb_map_size
1947 && (bb = start_to_bb[INSN_UID (insn)]) != NULL)
1948 {
1949 edge e;
1950 edge_iterator ei;
1951
1c13f168 1952 fprintf (file, "%s BLOCK %d", ASM_COMMENT_START, bb->index);
3995f3a2
JH
1953 if (bb->count.initialized_p ())
1954 {
1955 fprintf (file, ", count:");
1956 bb->count.dump (file);
1957 }
6a801cf2 1958 fprintf (file, " seq:%d", (*bb_seqn)++);
1c13f168 1959 fprintf (file, "\n%s PRED:", ASM_COMMENT_START);
6a801cf2
XDL
1960 FOR_EACH_EDGE (e, ei, bb->preds)
1961 {
a315c44c 1962 dump_edge_info (file, e, TDF_DETAILS, 0);
6a801cf2
XDL
1963 }
1964 fprintf (file, "\n");
1965 }
1966 if (INSN_UID (insn) < bb_map_size
1967 && (bb = end_to_bb[INSN_UID (insn)]) != NULL)
1968 {
1969 edge e;
1970 edge_iterator ei;
1971
1c13f168 1972 fprintf (asm_out_file, "%s SUCC:", ASM_COMMENT_START);
6a801cf2
XDL
1973 FOR_EACH_EDGE (e, ei, bb->succs)
1974 {
a315c44c 1975 dump_edge_info (asm_out_file, e, TDF_DETAILS, 1);
6a801cf2
XDL
1976 }
1977 fprintf (file, "\n");
1978 }
1979}
1980
3cf2715d 1981/* Output assembler code for some insns: all or part of a function.
c9d691e9 1982 For description of args, see `final_start_function', above. */
3cf2715d
DE
1983
1984void
a943bf7a 1985final (rtx_insn *first, FILE *file, int optimize_p)
3cf2715d 1986{
fa7af581 1987 rtx_insn *insn, *next;
589fe865 1988 int seen = 0;
3cf2715d 1989
6a801cf2
XDL
1990 /* Used for -dA dump. */
1991 basic_block *start_to_bb = NULL;
1992 basic_block *end_to_bb = NULL;
1993 int bb_map_size = 0;
1994 int bb_seqn = 0;
1995
3cf2715d 1996 last_ignored_compare = 0;
3cf2715d 1997
618f4073
TS
1998 if (HAVE_cc0)
1999 for (insn = first; insn; insn = NEXT_INSN (insn))
2000 {
2001 /* If CC tracking across branches is enabled, record the insn which
2002 jumps to each branch only reached from one place. */
2003 if (optimize_p && JUMP_P (insn))
2004 {
2005 rtx lab = JUMP_LABEL (insn);
2006 if (lab && LABEL_P (lab) && LABEL_NUSES (lab) == 1)
2007 {
2008 LABEL_REFS (lab) = insn;
2009 }
2010 }
2011 }
a8c3510c 2012
3cf2715d
DE
2013 init_recog ();
2014
2015 CC_STATUS_INIT;
2016
6a801cf2
XDL
2017 if (flag_debug_asm)
2018 {
2019 basic_block bb;
2020
2021 bb_map_size = get_max_uid () + 1;
2022 start_to_bb = XCNEWVEC (basic_block, bb_map_size);
2023 end_to_bb = XCNEWVEC (basic_block, bb_map_size);
2024
292ffe86
CC
2025 /* There is no cfg for a thunk. */
2026 if (!cfun->is_thunk)
4f42035e 2027 FOR_EACH_BB_REVERSE_FN (bb, cfun)
292ffe86
CC
2028 {
2029 start_to_bb[INSN_UID (BB_HEAD (bb))] = bb;
2030 end_to_bb[INSN_UID (BB_END (bb))] = bb;
2031 }
6a801cf2
XDL
2032 }
2033
3cf2715d 2034 /* Output the insns. */
9ff57809 2035 for (insn = first; insn;)
2f16edb1 2036 {
d327457f 2037 if (HAVE_ATTR_length)
0ac76ad9 2038 {
d327457f
JR
2039 if ((unsigned) INSN_UID (insn) >= INSN_ADDRESSES_SIZE ())
2040 {
2041 /* This can be triggered by bugs elsewhere in the compiler if
2042 new insns are created after init_insn_lengths is called. */
2043 gcc_assert (NOTE_P (insn));
2044 insn_current_address = -1;
2045 }
2046 else
2047 insn_current_address = INSN_ADDRESSES (INSN_UID (insn));
0ac76ad9 2048 }
0ac76ad9 2049
6a801cf2
XDL
2050 dump_basic_block_info (file, insn, start_to_bb, end_to_bb,
2051 bb_map_size, &bb_seqn);
46625112 2052 insn = final_scan_insn (insn, file, optimize_p, 0, &seen);
2f16edb1 2053 }
6a801cf2
XDL
2054
2055 if (flag_debug_asm)
2056 {
2057 free (start_to_bb);
2058 free (end_to_bb);
2059 }
bc5612ed
BS
2060
2061 /* Remove CFI notes, to avoid compare-debug failures. */
2062 for (insn = first; insn; insn = next)
2063 {
2064 next = NEXT_INSN (insn);
2065 if (NOTE_P (insn)
2066 && (NOTE_KIND (insn) == NOTE_INSN_CFI
2067 || NOTE_KIND (insn) == NOTE_INSN_CFI_LABEL))
2068 delete_insn (insn);
2069 }
3cf2715d
DE
2070}
2071\f
4bbf910e 2072const char *
6cf9ac28 2073get_insn_template (int code, rtx insn)
4bbf910e 2074{
4bbf910e
RH
2075 switch (insn_data[code].output_format)
2076 {
2077 case INSN_OUTPUT_FORMAT_SINGLE:
3897f229 2078 return insn_data[code].output.single;
4bbf910e 2079 case INSN_OUTPUT_FORMAT_MULTI:
3897f229 2080 return insn_data[code].output.multi[which_alternative];
4bbf910e 2081 case INSN_OUTPUT_FORMAT_FUNCTION:
0bccc606 2082 gcc_assert (insn);
95770ca3
DM
2083 return (*insn_data[code].output.function) (recog_data.operand,
2084 as_a <rtx_insn *> (insn));
4bbf910e
RH
2085
2086 default:
0bccc606 2087 gcc_unreachable ();
4bbf910e
RH
2088 }
2089}
f5d927c0 2090
0dc36574
ZW
2091/* Emit the appropriate declaration for an alternate-entry-point
2092 symbol represented by INSN, to FILE. INSN is a CODE_LABEL with
2093 LABEL_KIND != LABEL_NORMAL.
2094
2095 The case fall-through in this function is intentional. */
2096static void
fa7af581 2097output_alternate_entry_point (FILE *file, rtx_insn *insn)
0dc36574
ZW
2098{
2099 const char *name = LABEL_NAME (insn);
2100
2101 switch (LABEL_KIND (insn))
2102 {
2103 case LABEL_WEAK_ENTRY:
2104#ifdef ASM_WEAKEN_LABEL
2105 ASM_WEAKEN_LABEL (file, name);
81fea426 2106 gcc_fallthrough ();
0dc36574
ZW
2107#endif
2108 case LABEL_GLOBAL_ENTRY:
5fd9b178 2109 targetm.asm_out.globalize_label (file, name);
81fea426 2110 gcc_fallthrough ();
0dc36574 2111 case LABEL_STATIC_ENTRY:
905173eb
ZW
2112#ifdef ASM_OUTPUT_TYPE_DIRECTIVE
2113 ASM_OUTPUT_TYPE_DIRECTIVE (file, name, "function");
2114#endif
0dc36574
ZW
2115 ASM_OUTPUT_LABEL (file, name);
2116 break;
2117
2118 case LABEL_NORMAL:
2119 default:
0bccc606 2120 gcc_unreachable ();
0dc36574
ZW
2121 }
2122}
2123
f410e1b3
RAE
2124/* Given a CALL_INSN, find and return the nested CALL. */
2125static rtx
fa7af581 2126call_from_call_insn (rtx_call_insn *insn)
f410e1b3
RAE
2127{
2128 rtx x;
2129 gcc_assert (CALL_P (insn));
2130 x = PATTERN (insn);
2131
2132 while (GET_CODE (x) != CALL)
2133 {
2134 switch (GET_CODE (x))
2135 {
2136 default:
2137 gcc_unreachable ();
b8c71e40
RAE
2138 case COND_EXEC:
2139 x = COND_EXEC_CODE (x);
2140 break;
f410e1b3
RAE
2141 case PARALLEL:
2142 x = XVECEXP (x, 0, 0);
2143 break;
2144 case SET:
2145 x = XEXP (x, 1);
2146 break;
2147 }
2148 }
2149 return x;
2150}
2151
82f72146
DM
2152/* Print a comment into the asm showing FILENAME, LINENUM, and the
2153 corresponding source line, if available. */
2154
2155static void
2156asm_show_source (const char *filename, int linenum)
2157{
2158 if (!filename)
2159 return;
2160
2161 int line_size;
2162 const char *line = location_get_source_line (filename, linenum, &line_size);
2163 if (!line)
2164 return;
2165
2166 fprintf (asm_out_file, "%s %s:%i: ", ASM_COMMENT_START, filename, linenum);
2167 /* "line" is not 0-terminated, so we must use line_size. */
2168 fwrite (line, 1, line_size, asm_out_file);
2169 fputc ('\n', asm_out_file);
2170}
2171
3cf2715d
DE
2172/* The final scan for one insn, INSN.
2173 Args are same as in `final', except that INSN
2174 is the insn being scanned.
2175 Value returned is the next insn to be scanned.
2176
ff8cea7e
EB
2177 NOPEEPHOLES is the flag to disallow peephole processing (currently
2178 used for within delayed branch sequence output).
3cf2715d 2179
589fe865
DJ
2180 SEEN is used to track the end of the prologue, for emitting
2181 debug information. We force the emission of a line note after
70aacc97 2182 both NOTE_INSN_PROLOGUE_END and NOTE_INSN_FUNCTION_BEG. */
589fe865 2183
fa7af581 2184rtx_insn *
7fa55ff6 2185final_scan_insn (rtx_insn *insn, FILE *file, int optimize_p ATTRIBUTE_UNUSED,
c9d691e9 2186 int nopeepholes ATTRIBUTE_UNUSED, int *seen)
3cf2715d 2187{
f1e52ed6 2188#if HAVE_cc0
90ca38bb
MM
2189 rtx set;
2190#endif
fa7af581 2191 rtx_insn *next;
d305ca88 2192 rtx_jump_table_data *table;
fa7af581 2193
3cf2715d
DE
2194 insn_counter++;
2195
2196 /* Ignore deleted insns. These can occur when we split insns (due to a
2197 template of "#") while not optimizing. */
4654c0cf 2198 if (insn->deleted ())
3cf2715d
DE
2199 return NEXT_INSN (insn);
2200
2201 switch (GET_CODE (insn))
2202 {
2203 case NOTE:
a38e7aa5 2204 switch (NOTE_KIND (insn))
be1bb652
RH
2205 {
2206 case NOTE_INSN_DELETED:
d33606c3 2207 case NOTE_INSN_UPDATE_SJLJ_CONTEXT:
be1bb652 2208 break;
3cf2715d 2209
87c8b4be 2210 case NOTE_INSN_SWITCH_TEXT_SECTIONS:
c543ca49 2211 in_cold_section_p = !in_cold_section_p;
f0a0390e 2212
b8cb3096
JJ
2213 if (in_cold_section_p)
2214 cold_function_name
2215 = clone_function_name (current_function_decl, "cold");
2216
a4b6974e 2217 if (dwarf2out_do_frame ())
b8cb3096
JJ
2218 {
2219 dwarf2out_switch_text_section ();
2220 if (!dwarf2_debug_info_emitted_p (current_function_decl)
2221 && !DECL_IGNORED_P (current_function_decl))
2222 debug_hooks->switch_text_section ();
2223 }
f0a0390e 2224 else if (!DECL_IGNORED_P (current_function_decl))
725730f2 2225 debug_hooks->switch_text_section ();
a4b6974e 2226
c543ca49 2227 switch_to_section (current_function_section ());
14d11d40
IS
2228 targetm.asm_out.function_switched_text_sections (asm_out_file,
2229 current_function_decl,
2230 in_cold_section_p);
2ae367c1
ST
2231 /* Emit a label for the split cold section. Form label name by
2232 suffixing "cold" to the original function's name. */
2233 if (in_cold_section_p)
2234 {
11c3d071
CT
2235#ifdef ASM_DECLARE_COLD_FUNCTION_NAME
2236 ASM_DECLARE_COLD_FUNCTION_NAME (asm_out_file,
2237 IDENTIFIER_POINTER
2238 (cold_function_name),
2239 current_function_decl);
16d710b1 2240#else
2ae367c1
ST
2241 ASM_OUTPUT_LABEL (asm_out_file,
2242 IDENTIFIER_POINTER (cold_function_name));
16d710b1 2243#endif
2ae367c1 2244 }
750054a2 2245 break;
b0efb46b 2246
be1bb652 2247 case NOTE_INSN_BASIC_BLOCK:
ddd84654
JJ
2248 if (need_profile_function)
2249 {
2250 profile_function (asm_out_file);
2251 need_profile_function = false;
2252 }
2253
2784ed9c
KT
2254 if (targetm.asm_out.unwind_emit)
2255 targetm.asm_out.unwind_emit (asm_out_file, insn);
951120ea 2256
6c52e687
CC
2257 discriminator = NOTE_BASIC_BLOCK (insn)->discriminator;
2258
be1bb652 2259 break;
3cf2715d 2260
be1bb652 2261 case NOTE_INSN_EH_REGION_BEG:
52a11cbf
RH
2262 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LEHB",
2263 NOTE_EH_HANDLER (insn));
3d195391 2264 break;
3d195391 2265
be1bb652 2266 case NOTE_INSN_EH_REGION_END:
52a11cbf
RH
2267 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LEHE",
2268 NOTE_EH_HANDLER (insn));
3d195391 2269 break;
3d195391 2270
be1bb652 2271 case NOTE_INSN_PROLOGUE_END:
5fd9b178 2272 targetm.asm_out.function_end_prologue (file);
3cf2715d 2273 profile_after_prologue (file);
589fe865
DJ
2274
2275 if ((*seen & (SEEN_EMITTED | SEEN_NOTE)) == SEEN_NOTE)
2276 {
2277 *seen |= SEEN_EMITTED;
b8176fe4 2278 force_source_line = true;
589fe865
DJ
2279 }
2280 else
2281 *seen |= SEEN_NOTE;
2282
3cf2715d 2283 break;
3cf2715d 2284
be1bb652 2285 case NOTE_INSN_EPILOGUE_BEG:
bc45e4ba
TG
2286 if (!DECL_IGNORED_P (current_function_decl))
2287 (*debug_hooks->begin_epilogue) (last_linenum, last_filename);
5fd9b178 2288 targetm.asm_out.function_begin_epilogue (file);
be1bb652 2289 break;
3cf2715d 2290
bc5612ed
BS
2291 case NOTE_INSN_CFI:
2292 dwarf2out_emit_cfi (NOTE_CFI (insn));
2293 break;
2294
2295 case NOTE_INSN_CFI_LABEL:
2296 ASM_OUTPUT_DEBUG_LABEL (asm_out_file, "LCFI",
2297 NOTE_LABEL_NUMBER (insn));
cd9c1ca8
RH
2298 break;
2299
be1bb652 2300 case NOTE_INSN_FUNCTION_BEG:
ddd84654
JJ
2301 if (need_profile_function)
2302 {
2303 profile_function (asm_out_file);
2304 need_profile_function = false;
2305 }
2306
653e276c 2307 app_disable ();
725730f2
EB
2308 if (!DECL_IGNORED_P (current_function_decl))
2309 debug_hooks->end_prologue (last_linenum, last_filename);
589fe865
DJ
2310
2311 if ((*seen & (SEEN_EMITTED | SEEN_NOTE)) == SEEN_NOTE)
2312 {
2313 *seen |= SEEN_EMITTED;
b8176fe4 2314 force_source_line = true;
589fe865
DJ
2315 }
2316 else
2317 *seen |= SEEN_NOTE;
2318
3cf2715d 2319 break;
be1bb652
RH
2320
2321 case NOTE_INSN_BLOCK_BEG:
2322 if (debug_info_level == DINFO_LEVEL_NORMAL
3cf2715d 2323 || debug_info_level == DINFO_LEVEL_VERBOSE
7a0c8d71
DR
2324 || write_symbols == DWARF2_DEBUG
2325 || write_symbols == VMS_AND_DWARF2_DEBUG
2326 || write_symbols == VMS_DEBUG)
be1bb652
RH
2327 {
2328 int n = BLOCK_NUMBER (NOTE_BLOCK (insn));
3cf2715d 2329
be1bb652
RH
2330 app_disable ();
2331 ++block_depth;
2332 high_block_linenum = last_linenum;
eac40081 2333
a5a42b92 2334 /* Output debugging info about the symbol-block beginning. */
725730f2
EB
2335 if (!DECL_IGNORED_P (current_function_decl))
2336 debug_hooks->begin_block (last_linenum, n);
3cf2715d 2337
be1bb652
RH
2338 /* Mark this block as output. */
2339 TREE_ASM_WRITTEN (NOTE_BLOCK (insn)) = 1;
aaec3d85 2340 BLOCK_IN_COLD_SECTION_P (NOTE_BLOCK (insn)) = in_cold_section_p;
be1bb652 2341 }
180295ed 2342 if (write_symbols == DBX_DEBUG)
d752cfdb
JJ
2343 {
2344 location_t *locus_ptr
2345 = block_nonartificial_location (NOTE_BLOCK (insn));
2346
2347 if (locus_ptr != NULL)
2348 {
2349 override_filename = LOCATION_FILE (*locus_ptr);
2350 override_linenum = LOCATION_LINE (*locus_ptr);
497b7c47 2351 override_columnnum = LOCATION_COLUMN (*locus_ptr);
d752cfdb
JJ
2352 }
2353 }
be1bb652 2354 break;
18c038b9 2355
be1bb652
RH
2356 case NOTE_INSN_BLOCK_END:
2357 if (debug_info_level == DINFO_LEVEL_NORMAL
2358 || debug_info_level == DINFO_LEVEL_VERBOSE
7a0c8d71
DR
2359 || write_symbols == DWARF2_DEBUG
2360 || write_symbols == VMS_AND_DWARF2_DEBUG
2361 || write_symbols == VMS_DEBUG)
be1bb652
RH
2362 {
2363 int n = BLOCK_NUMBER (NOTE_BLOCK (insn));
3cf2715d 2364
be1bb652
RH
2365 app_disable ();
2366
2367 /* End of a symbol-block. */
2368 --block_depth;
0bccc606 2369 gcc_assert (block_depth >= 0);
3cf2715d 2370
725730f2
EB
2371 if (!DECL_IGNORED_P (current_function_decl))
2372 debug_hooks->end_block (high_block_linenum, n);
aaec3d85
JJ
2373 gcc_assert (BLOCK_IN_COLD_SECTION_P (NOTE_BLOCK (insn))
2374 == in_cold_section_p);
be1bb652 2375 }
180295ed 2376 if (write_symbols == DBX_DEBUG)
d752cfdb
JJ
2377 {
2378 tree outer_block = BLOCK_SUPERCONTEXT (NOTE_BLOCK (insn));
2379 location_t *locus_ptr
2380 = block_nonartificial_location (outer_block);
2381
2382 if (locus_ptr != NULL)
2383 {
2384 override_filename = LOCATION_FILE (*locus_ptr);
2385 override_linenum = LOCATION_LINE (*locus_ptr);
497b7c47 2386 override_columnnum = LOCATION_COLUMN (*locus_ptr);
d752cfdb
JJ
2387 }
2388 else
2389 {
2390 override_filename = NULL;
2391 override_linenum = 0;
497b7c47 2392 override_columnnum = 0;
d752cfdb
JJ
2393 }
2394 }
be1bb652
RH
2395 break;
2396
2397 case NOTE_INSN_DELETED_LABEL:
2398 /* Emit the label. We may have deleted the CODE_LABEL because
2399 the label could be proved to be unreachable, though still
2400 referenced (in the form of having its address taken. */
8215347e 2401 ASM_OUTPUT_DEBUG_LABEL (file, "L", CODE_LABEL_NUMBER (insn));
be1bb652 2402 break;
3cf2715d 2403
5619e52c
JJ
2404 case NOTE_INSN_DELETED_DEBUG_LABEL:
2405 /* Similarly, but need to use different namespace for it. */
2406 if (CODE_LABEL_NUMBER (insn) != -1)
2407 ASM_OUTPUT_DEBUG_LABEL (file, "LDL", CODE_LABEL_NUMBER (insn));
2408 break;
2409
014a1138 2410 case NOTE_INSN_VAR_LOCATION:
2b1c5433 2411 case NOTE_INSN_CALL_ARG_LOCATION:
725730f2 2412 if (!DECL_IGNORED_P (current_function_decl))
fa7af581 2413 debug_hooks->var_location (insn);
014a1138
JZ
2414 break;
2415
be1bb652 2416 default:
a38e7aa5 2417 gcc_unreachable ();
f5d927c0 2418 break;
3cf2715d
DE
2419 }
2420 break;
2421
2422 case BARRIER:
3cf2715d
DE
2423 break;
2424
2425 case CODE_LABEL:
1dd8faa8
R
2426 /* The target port might emit labels in the output function for
2427 some insn, e.g. sh.c output_branchy_insn. */
de7987a6
R
2428 if (CODE_LABEL_NUMBER (insn) <= max_labelno)
2429 {
2430 int align = LABEL_TO_ALIGNMENT (insn);
50b2596f 2431#ifdef ASM_OUTPUT_MAX_SKIP_ALIGN
9e423e6d 2432 int max_skip = LABEL_TO_MAX_SKIP (insn);
50b2596f 2433#endif
fc470718 2434
1dd8faa8 2435 if (align && NEXT_INSN (insn))
40cdfca6 2436 {
9e423e6d 2437#ifdef ASM_OUTPUT_MAX_SKIP_ALIGN
40cdfca6 2438 ASM_OUTPUT_MAX_SKIP_ALIGN (file, align, max_skip);
8e16ab99
SF
2439#else
2440#ifdef ASM_OUTPUT_ALIGN_WITH_NOP
2441 ASM_OUTPUT_ALIGN_WITH_NOP (file, align);
9e423e6d 2442#else
40cdfca6 2443 ASM_OUTPUT_ALIGN (file, align);
8e16ab99 2444#endif
9e423e6d 2445#endif
40cdfca6 2446 }
de7987a6 2447 }
3cf2715d 2448 CC_STATUS_INIT;
03ffa171 2449
725730f2 2450 if (!DECL_IGNORED_P (current_function_decl) && LABEL_NAME (insn))
f630fc6a 2451 debug_hooks->label (as_a <rtx_code_label *> (insn));
e1772ac0 2452
bad4f40b 2453 app_disable ();
b2a6a2fb 2454
0676c393
MM
2455 /* If this label is followed by a jump-table, make sure we put
2456 the label in the read-only section. Also possibly write the
2457 label and jump table together. */
d305ca88
RS
2458 table = jump_table_for_label (as_a <rtx_code_label *> (insn));
2459 if (table)
3cf2715d 2460 {
e0d80184 2461#if defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC)
0676c393
MM
2462 /* In this case, the case vector is being moved by the
2463 target, so don't output the label at all. Leave that
2464 to the back end macros. */
e0d80184 2465#else
0676c393
MM
2466 if (! JUMP_TABLES_IN_TEXT_SECTION)
2467 {
2468 int log_align;
340f7e7c 2469
0676c393
MM
2470 switch_to_section (targetm.asm_out.function_rodata_section
2471 (current_function_decl));
340f7e7c
RH
2472
2473#ifdef ADDR_VEC_ALIGN
d305ca88 2474 log_align = ADDR_VEC_ALIGN (table);
340f7e7c 2475#else
0676c393 2476 log_align = exact_log2 (BIGGEST_ALIGNMENT / BITS_PER_UNIT);
340f7e7c 2477#endif
0676c393
MM
2478 ASM_OUTPUT_ALIGN (file, log_align);
2479 }
2480 else
2481 switch_to_section (current_function_section ());
75197b37 2482
3cf2715d 2483#ifdef ASM_OUTPUT_CASE_LABEL
d305ca88 2484 ASM_OUTPUT_CASE_LABEL (file, "L", CODE_LABEL_NUMBER (insn), table);
3cf2715d 2485#else
0676c393 2486 targetm.asm_out.internal_label (file, "L", CODE_LABEL_NUMBER (insn));
e0d80184 2487#endif
3cf2715d 2488#endif
0676c393 2489 break;
3cf2715d 2490 }
0dc36574
ZW
2491 if (LABEL_ALT_ENTRY_P (insn))
2492 output_alternate_entry_point (file, insn);
8cd0faaf 2493 else
5fd9b178 2494 targetm.asm_out.internal_label (file, "L", CODE_LABEL_NUMBER (insn));
3cf2715d
DE
2495 break;
2496
2497 default:
2498 {
b3694847 2499 rtx body = PATTERN (insn);
3cf2715d 2500 int insn_code_number;
48c54229 2501 const char *templ;
ed5ef2e4 2502 bool is_stmt;
3cf2715d 2503
9a1a4737
PB
2504 /* Reset this early so it is correct for ASM statements. */
2505 current_insn_predicate = NULL_RTX;
2929029c 2506
3cf2715d
DE
2507 /* An INSN, JUMP_INSN or CALL_INSN.
2508 First check for special kinds that recog doesn't recognize. */
2509
6614fd40 2510 if (GET_CODE (body) == USE /* These are just declarations. */
3cf2715d
DE
2511 || GET_CODE (body) == CLOBBER)
2512 break;
2513
f1e52ed6 2514#if HAVE_cc0
4928181c
SB
2515 {
2516 /* If there is a REG_CC_SETTER note on this insn, it means that
2517 the setting of the condition code was done in the delay slot
2518 of the insn that branched here. So recover the cc status
2519 from the insn that set it. */
3cf2715d 2520
4928181c
SB
2521 rtx note = find_reg_note (insn, REG_CC_SETTER, NULL_RTX);
2522 if (note)
2523 {
647d790d
DM
2524 rtx_insn *other = as_a <rtx_insn *> (XEXP (note, 0));
2525 NOTICE_UPDATE_CC (PATTERN (other), other);
4928181c
SB
2526 cc_prev_status = cc_status;
2527 }
2528 }
3cf2715d
DE
2529#endif
2530
2531 /* Detect insns that are really jump-tables
2532 and output them as such. */
2533
34f0d87a 2534 if (JUMP_TABLE_DATA_P (insn))
3cf2715d 2535 {
7f7f8214 2536#if !(defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC))
b3694847 2537 int vlen, idx;
7f7f8214 2538#endif
3cf2715d 2539
b2a6a2fb 2540 if (! JUMP_TABLES_IN_TEXT_SECTION)
d6b5193b
RS
2541 switch_to_section (targetm.asm_out.function_rodata_section
2542 (current_function_decl));
b2a6a2fb 2543 else
d6b5193b 2544 switch_to_section (current_function_section ());
b2a6a2fb 2545
bad4f40b 2546 app_disable ();
3cf2715d 2547
e0d80184
DM
2548#if defined(ASM_OUTPUT_ADDR_VEC) || defined(ASM_OUTPUT_ADDR_DIFF_VEC)
2549 if (GET_CODE (body) == ADDR_VEC)
2550 {
2551#ifdef ASM_OUTPUT_ADDR_VEC
2552 ASM_OUTPUT_ADDR_VEC (PREV_INSN (insn), body);
2553#else
0bccc606 2554 gcc_unreachable ();
e0d80184
DM
2555#endif
2556 }
2557 else
2558 {
2559#ifdef ASM_OUTPUT_ADDR_DIFF_VEC
2560 ASM_OUTPUT_ADDR_DIFF_VEC (PREV_INSN (insn), body);
2561#else
0bccc606 2562 gcc_unreachable ();
e0d80184
DM
2563#endif
2564 }
2565#else
3cf2715d
DE
2566 vlen = XVECLEN (body, GET_CODE (body) == ADDR_DIFF_VEC);
2567 for (idx = 0; idx < vlen; idx++)
2568 {
2569 if (GET_CODE (body) == ADDR_VEC)
2570 {
2571#ifdef ASM_OUTPUT_ADDR_VEC_ELT
2572 ASM_OUTPUT_ADDR_VEC_ELT
2573 (file, CODE_LABEL_NUMBER (XEXP (XVECEXP (body, 0, idx), 0)));
2574#else
0bccc606 2575 gcc_unreachable ();
3cf2715d
DE
2576#endif
2577 }
2578 else
2579 {
2580#ifdef ASM_OUTPUT_ADDR_DIFF_ELT
2581 ASM_OUTPUT_ADDR_DIFF_ELT
2582 (file,
33f7f353 2583 body,
3cf2715d
DE
2584 CODE_LABEL_NUMBER (XEXP (XVECEXP (body, 1, idx), 0)),
2585 CODE_LABEL_NUMBER (XEXP (XEXP (body, 0), 0)));
2586#else
0bccc606 2587 gcc_unreachable ();
3cf2715d
DE
2588#endif
2589 }
2590 }
2591#ifdef ASM_OUTPUT_CASE_END
2592 ASM_OUTPUT_CASE_END (file,
2593 CODE_LABEL_NUMBER (PREV_INSN (insn)),
2594 insn);
e0d80184 2595#endif
3cf2715d
DE
2596#endif
2597
d6b5193b 2598 switch_to_section (current_function_section ());
3cf2715d
DE
2599
2600 break;
2601 }
0435312e
JH
2602 /* Output this line note if it is the first or the last line
2603 note in a row. */
725730f2
EB
2604 if (!DECL_IGNORED_P (current_function_decl)
2605 && notice_source_line (insn, &is_stmt))
82f72146
DM
2606 {
2607 if (flag_verbose_asm)
2608 asm_show_source (last_filename, last_linenum);
497b7c47
JJ
2609 (*debug_hooks->source_line) (last_linenum, last_columnnum,
2610 last_filename, last_discriminator,
2611 is_stmt);
82f72146 2612 }
3cf2715d 2613
93671519
BE
2614 if (GET_CODE (body) == PARALLEL
2615 && GET_CODE (XVECEXP (body, 0, 0)) == ASM_INPUT)
2616 body = XVECEXP (body, 0, 0);
2617
3cf2715d
DE
2618 if (GET_CODE (body) == ASM_INPUT)
2619 {
36d7136e
RH
2620 const char *string = XSTR (body, 0);
2621
3cf2715d
DE
2622 /* There's no telling what that did to the condition codes. */
2623 CC_STATUS_INIT;
36d7136e
RH
2624
2625 if (string[0])
3cf2715d 2626 {
5ffeb913 2627 expanded_location loc;
bff4b63d 2628
3a694d86 2629 app_enable ();
5ffeb913 2630 loc = expand_location (ASM_INPUT_SOURCE_LOCATION (body));
0de2ae02 2631 if (*loc.file && loc.line)
bff4b63d
AO
2632 fprintf (asm_out_file, "%s %i \"%s\" 1\n",
2633 ASM_COMMENT_START, loc.line, loc.file);
36d7136e 2634 fprintf (asm_out_file, "\t%s\n", string);
03943c05
AO
2635#if HAVE_AS_LINE_ZERO
2636 if (*loc.file && loc.line)
bff4b63d 2637 fprintf (asm_out_file, "%s 0 \"\" 2\n", ASM_COMMENT_START);
03943c05 2638#endif
3cf2715d 2639 }
3cf2715d
DE
2640 break;
2641 }
2642
2643 /* Detect `asm' construct with operands. */
2644 if (asm_noperands (body) >= 0)
2645 {
22bf4422 2646 unsigned int noperands = asm_noperands (body);
1b4572a8 2647 rtx *ops = XALLOCAVEC (rtx, noperands);
3cce094d 2648 const char *string;
bff4b63d 2649 location_t loc;
5ffeb913 2650 expanded_location expanded;
3cf2715d
DE
2651
2652 /* There's no telling what that did to the condition codes. */
2653 CC_STATUS_INIT;
3cf2715d 2654
3cf2715d 2655 /* Get out the operand values. */
bff4b63d 2656 string = decode_asm_operands (body, ops, NULL, NULL, NULL, &loc);
41129be2 2657 /* Inhibit dying on what would otherwise be compiler bugs. */
3cf2715d
DE
2658 insn_noperands = noperands;
2659 this_is_asm_operands = insn;
5ffeb913 2660 expanded = expand_location (loc);
3cf2715d 2661
ad7e39ca
AO
2662#ifdef FINAL_PRESCAN_INSN
2663 FINAL_PRESCAN_INSN (insn, ops, insn_noperands);
2664#endif
2665
3cf2715d 2666 /* Output the insn using them. */
36d7136e
RH
2667 if (string[0])
2668 {
3a694d86 2669 app_enable ();
5ffeb913 2670 if (expanded.file && expanded.line)
bff4b63d 2671 fprintf (asm_out_file, "%s %i \"%s\" 1\n",
5ffeb913 2672 ASM_COMMENT_START, expanded.line, expanded.file);
36d7136e 2673 output_asm_insn (string, ops);
03943c05 2674#if HAVE_AS_LINE_ZERO
5ffeb913 2675 if (expanded.file && expanded.line)
bff4b63d 2676 fprintf (asm_out_file, "%s 0 \"\" 2\n", ASM_COMMENT_START);
03943c05 2677#endif
36d7136e
RH
2678 }
2679
1afc5373
CF
2680 if (targetm.asm_out.final_postscan_insn)
2681 targetm.asm_out.final_postscan_insn (file, insn, ops,
2682 insn_noperands);
2683
3cf2715d
DE
2684 this_is_asm_operands = 0;
2685 break;
2686 }
2687
bad4f40b 2688 app_disable ();
3cf2715d 2689
e429a50b 2690 if (rtx_sequence *seq = dyn_cast <rtx_sequence *> (body))
3cf2715d
DE
2691 {
2692 /* A delayed-branch sequence */
b3694847 2693 int i;
3cf2715d 2694
b32d5189 2695 final_sequence = seq;
3cf2715d
DE
2696
2697 /* The first insn in this SEQUENCE might be a JUMP_INSN that will
2698 force the restoration of a comparison that was previously
2699 thought unnecessary. If that happens, cancel this sequence
2700 and cause that insn to be restored. */
2701
e429a50b
DM
2702 next = final_scan_insn (seq->insn (0), file, 0, 1, seen);
2703 if (next != seq->insn (1))
3cf2715d
DE
2704 {
2705 final_sequence = 0;
2706 return next;
2707 }
2708
e429a50b 2709 for (i = 1; i < seq->len (); i++)
c7eee2df 2710 {
e429a50b 2711 rtx_insn *insn = seq->insn (i);
fa7af581 2712 rtx_insn *next = NEXT_INSN (insn);
c7eee2df
RK
2713 /* We loop in case any instruction in a delay slot gets
2714 split. */
2715 do
c9d691e9 2716 insn = final_scan_insn (insn, file, 0, 1, seen);
c7eee2df
RK
2717 while (insn != next);
2718 }
3cf2715d
DE
2719#ifdef DBR_OUTPUT_SEQEND
2720 DBR_OUTPUT_SEQEND (file);
2721#endif
2722 final_sequence = 0;
2723
2724 /* If the insn requiring the delay slot was a CALL_INSN, the
2725 insns in the delay slot are actually executed before the
2726 called function. Hence we don't preserve any CC-setting
2727 actions in these insns and the CC must be marked as being
2728 clobbered by the function. */
e429a50b 2729 if (CALL_P (seq->insn (0)))
b729186a
JL
2730 {
2731 CC_STATUS_INIT;
2732 }
3cf2715d
DE
2733 break;
2734 }
2735
2736 /* We have a real machine instruction as rtl. */
2737
2738 body = PATTERN (insn);
2739
f1e52ed6 2740#if HAVE_cc0
f5d927c0 2741 set = single_set (insn);
b88c92cc 2742
3cf2715d
DE
2743 /* Check for redundant test and compare instructions
2744 (when the condition codes are already set up as desired).
2745 This is done only when optimizing; if not optimizing,
2746 it should be possible for the user to alter a variable
2747 with the debugger in between statements
2748 and the next statement should reexamine the variable
2749 to compute the condition codes. */
2750
46625112 2751 if (optimize_p)
3cf2715d 2752 {
30f5e9f5
RK
2753 if (set
2754 && GET_CODE (SET_DEST (set)) == CC0
2755 && insn != last_ignored_compare)
3cf2715d 2756 {
f90b7a5a 2757 rtx src1, src2;
30f5e9f5 2758 if (GET_CODE (SET_SRC (set)) == SUBREG)
55a2c322 2759 SET_SRC (set) = alter_subreg (&SET_SRC (set), true);
f90b7a5a
PB
2760
2761 src1 = SET_SRC (set);
2762 src2 = NULL_RTX;
2763 if (GET_CODE (SET_SRC (set)) == COMPARE)
30f5e9f5
RK
2764 {
2765 if (GET_CODE (XEXP (SET_SRC (set), 0)) == SUBREG)
2766 XEXP (SET_SRC (set), 0)
55a2c322 2767 = alter_subreg (&XEXP (SET_SRC (set), 0), true);
30f5e9f5
RK
2768 if (GET_CODE (XEXP (SET_SRC (set), 1)) == SUBREG)
2769 XEXP (SET_SRC (set), 1)
55a2c322 2770 = alter_subreg (&XEXP (SET_SRC (set), 1), true);
f90b7a5a
PB
2771 if (XEXP (SET_SRC (set), 1)
2772 == CONST0_RTX (GET_MODE (XEXP (SET_SRC (set), 0))))
2773 src2 = XEXP (SET_SRC (set), 0);
30f5e9f5
RK
2774 }
2775 if ((cc_status.value1 != 0
f90b7a5a 2776 && rtx_equal_p (src1, cc_status.value1))
30f5e9f5 2777 || (cc_status.value2 != 0
f90b7a5a
PB
2778 && rtx_equal_p (src1, cc_status.value2))
2779 || (src2 != 0 && cc_status.value1 != 0
2780 && rtx_equal_p (src2, cc_status.value1))
2781 || (src2 != 0 && cc_status.value2 != 0
2782 && rtx_equal_p (src2, cc_status.value2)))
3cf2715d 2783 {
30f5e9f5 2784 /* Don't delete insn if it has an addressing side-effect. */
ff81832f 2785 if (! FIND_REG_INC_NOTE (insn, NULL_RTX)
30f5e9f5
RK
2786 /* or if anything in it is volatile. */
2787 && ! volatile_refs_p (PATTERN (insn)))
2788 {
2789 /* We don't really delete the insn; just ignore it. */
2790 last_ignored_compare = insn;
2791 break;
2792 }
3cf2715d
DE
2793 }
2794 }
2795 }
3cf2715d 2796
3cf2715d
DE
2797 /* If this is a conditional branch, maybe modify it
2798 if the cc's are in a nonstandard state
2799 so that it accomplishes the same thing that it would
2800 do straightforwardly if the cc's were set up normally. */
2801
2802 if (cc_status.flags != 0
4b4bf941 2803 && JUMP_P (insn)
3cf2715d
DE
2804 && GET_CODE (body) == SET
2805 && SET_DEST (body) == pc_rtx
2806 && GET_CODE (SET_SRC (body)) == IF_THEN_ELSE
ec8e098d 2807 && COMPARISON_P (XEXP (SET_SRC (body), 0))
c9d691e9 2808 && XEXP (XEXP (SET_SRC (body), 0), 0) == cc0_rtx)
3cf2715d
DE
2809 {
2810 /* This function may alter the contents of its argument
2811 and clear some of the cc_status.flags bits.
2812 It may also return 1 meaning condition now always true
2813 or -1 meaning condition now always false
2814 or 2 meaning condition nontrivial but altered. */
b3694847 2815 int result = alter_cond (XEXP (SET_SRC (body), 0));
3cf2715d
DE
2816 /* If condition now has fixed value, replace the IF_THEN_ELSE
2817 with its then-operand or its else-operand. */
2818 if (result == 1)
2819 SET_SRC (body) = XEXP (SET_SRC (body), 1);
2820 if (result == -1)
2821 SET_SRC (body) = XEXP (SET_SRC (body), 2);
2822
2823 /* The jump is now either unconditional or a no-op.
2824 If it has become a no-op, don't try to output it.
2825 (It would not be recognized.) */
2826 if (SET_SRC (body) == pc_rtx)
2827 {
ca6c03ca 2828 delete_insn (insn);
3cf2715d
DE
2829 break;
2830 }
26898771 2831 else if (ANY_RETURN_P (SET_SRC (body)))
3cf2715d
DE
2832 /* Replace (set (pc) (return)) with (return). */
2833 PATTERN (insn) = body = SET_SRC (body);
2834
2835 /* Rerecognize the instruction if it has changed. */
2836 if (result != 0)
2837 INSN_CODE (insn) = -1;
2838 }
2839
604e4ce3 2840 /* If this is a conditional trap, maybe modify it if the cc's
604e4ce3
KH
2841 are in a nonstandard state so that it accomplishes the same
2842 thing that it would do straightforwardly if the cc's were
2843 set up normally. */
2844 if (cc_status.flags != 0
2845 && NONJUMP_INSN_P (insn)
2846 && GET_CODE (body) == TRAP_IF
2847 && COMPARISON_P (TRAP_CONDITION (body))
2848 && XEXP (TRAP_CONDITION (body), 0) == cc0_rtx)
2849 {
2850 /* This function may alter the contents of its argument
2851 and clear some of the cc_status.flags bits.
2852 It may also return 1 meaning condition now always true
2853 or -1 meaning condition now always false
2854 or 2 meaning condition nontrivial but altered. */
2855 int result = alter_cond (TRAP_CONDITION (body));
2856
2857 /* If TRAP_CONDITION has become always false, delete the
2858 instruction. */
2859 if (result == -1)
2860 {
2861 delete_insn (insn);
2862 break;
2863 }
2864
2865 /* If TRAP_CONDITION has become always true, replace
2866 TRAP_CONDITION with const_true_rtx. */
2867 if (result == 1)
2868 TRAP_CONDITION (body) = const_true_rtx;
2869
2870 /* Rerecognize the instruction if it has changed. */
2871 if (result != 0)
2872 INSN_CODE (insn) = -1;
2873 }
2874
3cf2715d 2875 /* Make same adjustments to instructions that examine the
462da2af
SC
2876 condition codes without jumping and instructions that
2877 handle conditional moves (if this machine has either one). */
3cf2715d
DE
2878
2879 if (cc_status.flags != 0
b88c92cc 2880 && set != 0)
3cf2715d 2881 {
462da2af 2882 rtx cond_rtx, then_rtx, else_rtx;
f5d927c0 2883
4b4bf941 2884 if (!JUMP_P (insn)
b88c92cc 2885 && GET_CODE (SET_SRC (set)) == IF_THEN_ELSE)
462da2af 2886 {
b88c92cc
RK
2887 cond_rtx = XEXP (SET_SRC (set), 0);
2888 then_rtx = XEXP (SET_SRC (set), 1);
2889 else_rtx = XEXP (SET_SRC (set), 2);
462da2af
SC
2890 }
2891 else
2892 {
b88c92cc 2893 cond_rtx = SET_SRC (set);
462da2af
SC
2894 then_rtx = const_true_rtx;
2895 else_rtx = const0_rtx;
2896 }
f5d927c0 2897
511d31d8
AS
2898 if (COMPARISON_P (cond_rtx)
2899 && XEXP (cond_rtx, 0) == cc0_rtx)
3cf2715d 2900 {
511d31d8
AS
2901 int result;
2902 result = alter_cond (cond_rtx);
2903 if (result == 1)
2904 validate_change (insn, &SET_SRC (set), then_rtx, 0);
2905 else if (result == -1)
2906 validate_change (insn, &SET_SRC (set), else_rtx, 0);
2907 else if (result == 2)
2908 INSN_CODE (insn) = -1;
2909 if (SET_DEST (set) == SET_SRC (set))
2910 delete_insn (insn);
3cf2715d
DE
2911 }
2912 }
462da2af 2913
3cf2715d
DE
2914#endif
2915
2916 /* Do machine-specific peephole optimizations if desired. */
2917
d87834de 2918 if (HAVE_peephole && optimize_p && !flag_no_peephole && !nopeepholes)
3cf2715d 2919 {
fa7af581 2920 rtx_insn *next = peephole (insn);
3cf2715d
DE
2921 /* When peepholing, if there were notes within the peephole,
2922 emit them before the peephole. */
2923 if (next != 0 && next != NEXT_INSN (insn))
2924 {
fa7af581 2925 rtx_insn *note, *prev = PREV_INSN (insn);
3cf2715d
DE
2926
2927 for (note = NEXT_INSN (insn); note != next;
2928 note = NEXT_INSN (note))
46625112 2929 final_scan_insn (note, file, optimize_p, nopeepholes, seen);
a2785739
ILT
2930
2931 /* Put the notes in the proper position for a later
2932 rescan. For example, the SH target can do this
2933 when generating a far jump in a delayed branch
2934 sequence. */
2935 note = NEXT_INSN (insn);
0f82e5c9
DM
2936 SET_PREV_INSN (note) = prev;
2937 SET_NEXT_INSN (prev) = note;
2938 SET_NEXT_INSN (PREV_INSN (next)) = insn;
2939 SET_PREV_INSN (insn) = PREV_INSN (next);
2940 SET_NEXT_INSN (insn) = next;
2941 SET_PREV_INSN (next) = insn;
3cf2715d
DE
2942 }
2943
2944 /* PEEPHOLE might have changed this. */
2945 body = PATTERN (insn);
2946 }
2947
2948 /* Try to recognize the instruction.
2949 If successful, verify that the operands satisfy the
2950 constraints for the instruction. Crash if they don't,
2951 since `reload' should have changed them so that they do. */
2952
2953 insn_code_number = recog_memoized (insn);
0304f787 2954 cleanup_subreg_operands (insn);
3cf2715d 2955
8c503f0d
SB
2956 /* Dump the insn in the assembly for debugging (-dAP).
2957 If the final dump is requested as slim RTL, dump slim
2958 RTL to the assembly file also. */
dd3f0101
KH
2959 if (flag_dump_rtl_in_asm)
2960 {
2961 print_rtx_head = ASM_COMMENT_START;
8c503f0d
SB
2962 if (! (dump_flags & TDF_SLIM))
2963 print_rtl_single (asm_out_file, insn);
2964 else
2965 dump_insn_slim (asm_out_file, insn);
dd3f0101
KH
2966 print_rtx_head = "";
2967 }
b9f22704 2968
daca1a96 2969 if (! constrain_operands_cached (insn, 1))
3cf2715d 2970 fatal_insn_not_found (insn);
3cf2715d
DE
2971
2972 /* Some target machines need to prescan each insn before
2973 it is output. */
2974
2975#ifdef FINAL_PRESCAN_INSN
1ccbefce 2976 FINAL_PRESCAN_INSN (insn, recog_data.operand, recog_data.n_operands);
3cf2715d
DE
2977#endif
2978
2929029c
WG
2979 if (targetm.have_conditional_execution ()
2980 && GET_CODE (PATTERN (insn)) == COND_EXEC)
afe48e06 2981 current_insn_predicate = COND_EXEC_TEST (PATTERN (insn));
afe48e06 2982
f1e52ed6 2983#if HAVE_cc0
3cf2715d
DE
2984 cc_prev_status = cc_status;
2985
2986 /* Update `cc_status' for this instruction.
2987 The instruction's output routine may change it further.
2988 If the output routine for a jump insn needs to depend
2989 on the cc status, it should look at cc_prev_status. */
2990
2991 NOTICE_UPDATE_CC (body, insn);
2992#endif
2993
b1a9f6a0 2994 current_output_insn = debug_insn = insn;
3cf2715d 2995
4bbf910e 2996 /* Find the proper template for this insn. */
48c54229 2997 templ = get_insn_template (insn_code_number, insn);
3cf2715d 2998
4bbf910e
RH
2999 /* If the C code returns 0, it means that it is a jump insn
3000 which follows a deleted test insn, and that test insn
3001 needs to be reinserted. */
48c54229 3002 if (templ == 0)
3cf2715d 3003 {
fa7af581 3004 rtx_insn *prev;
efd0378b 3005
0bccc606 3006 gcc_assert (prev_nonnote_insn (insn) == last_ignored_compare);
efd0378b
HPN
3007
3008 /* We have already processed the notes between the setter and
3009 the user. Make sure we don't process them again, this is
3010 particularly important if one of the notes is a block
3011 scope note or an EH note. */
3012 for (prev = insn;
3013 prev != last_ignored_compare;
3014 prev = PREV_INSN (prev))
3015 {
4b4bf941 3016 if (NOTE_P (prev))
ca6c03ca 3017 delete_insn (prev); /* Use delete_note. */
efd0378b
HPN
3018 }
3019
3020 return prev;
3cf2715d
DE
3021 }
3022
3023 /* If the template is the string "#", it means that this insn must
3024 be split. */
48c54229 3025 if (templ[0] == '#' && templ[1] == '\0')
3cf2715d 3026 {
fa7af581 3027 rtx_insn *new_rtx = try_split (body, insn, 0);
3cf2715d
DE
3028
3029 /* If we didn't split the insn, go away. */
48c54229 3030 if (new_rtx == insn && PATTERN (new_rtx) == body)
c725bd79 3031 fatal_insn ("could not split insn", insn);
f5d927c0 3032
d327457f
JR
3033 /* If we have a length attribute, this instruction should have
3034 been split in shorten_branches, to ensure that we would have
3035 valid length info for the splitees. */
3036 gcc_assert (!HAVE_ATTR_length);
3d14e82f 3037
48c54229 3038 return new_rtx;
3cf2715d 3039 }
f5d927c0 3040
951120ea
PB
3041 /* ??? This will put the directives in the wrong place if
3042 get_insn_template outputs assembly directly. However calling it
3043 before get_insn_template breaks if the insns is split. */
3bc6b3e6
RH
3044 if (targetm.asm_out.unwind_emit_before_insn
3045 && targetm.asm_out.unwind_emit)
2784ed9c 3046 targetm.asm_out.unwind_emit (asm_out_file, insn);
3cf2715d 3047
f2834b5d
PMR
3048 rtx_call_insn *call_insn = dyn_cast <rtx_call_insn *> (insn);
3049 if (call_insn != NULL)
f410e1b3 3050 {
fa7af581 3051 rtx x = call_from_call_insn (call_insn);
f410e1b3
RAE
3052 x = XEXP (x, 0);
3053 if (x && MEM_P (x) && GET_CODE (XEXP (x, 0)) == SYMBOL_REF)
3054 {
3055 tree t;
3056 x = XEXP (x, 0);
3057 t = SYMBOL_REF_DECL (x);
3058 if (t)
3059 assemble_external (t);
3060 }
3061 }
3062
951120ea 3063 /* Output assembler code from the template. */
48c54229 3064 output_asm_insn (templ, recog_data.operand);
3cf2715d 3065
1afc5373
CF
3066 /* Some target machines need to postscan each insn after
3067 it is output. */
3068 if (targetm.asm_out.final_postscan_insn)
3069 targetm.asm_out.final_postscan_insn (file, insn, recog_data.operand,
3070 recog_data.n_operands);
3071
3bc6b3e6
RH
3072 if (!targetm.asm_out.unwind_emit_before_insn
3073 && targetm.asm_out.unwind_emit)
3074 targetm.asm_out.unwind_emit (asm_out_file, insn);
3075
f2834b5d
PMR
3076 /* Let the debug info back-end know about this call. We do this only
3077 after the instruction has been emitted because labels that may be
3078 created to reference the call instruction must appear after it. */
3079 if (call_insn != NULL && !DECL_IGNORED_P (current_function_decl))
3080 debug_hooks->var_location (insn);
3081
b1a9f6a0 3082 current_output_insn = debug_insn = 0;
3cf2715d
DE
3083 }
3084 }
3085 return NEXT_INSN (insn);
3086}
3087\f
ed5ef2e4
CC
3088/* Return whether a source line note needs to be emitted before INSN.
3089 Sets IS_STMT to TRUE if the line should be marked as a possible
3090 breakpoint location. */
3cf2715d 3091
0435312e 3092static bool
fa7af581 3093notice_source_line (rtx_insn *insn, bool *is_stmt)
3cf2715d 3094{
d752cfdb 3095 const char *filename;
497b7c47 3096 int linenum, columnnum;
d752cfdb
JJ
3097
3098 if (override_filename)
3099 {
3100 filename = override_filename;
3101 linenum = override_linenum;
497b7c47 3102 columnnum = override_columnnum;
d752cfdb 3103 }
ffa4602f
EB
3104 else if (INSN_HAS_LOCATION (insn))
3105 {
3106 expanded_location xloc = insn_location (insn);
3107 filename = xloc.file;
3108 linenum = xloc.line;
497b7c47 3109 columnnum = xloc.column;
ffa4602f 3110 }
d752cfdb
JJ
3111 else
3112 {
ffa4602f
EB
3113 filename = NULL;
3114 linenum = 0;
497b7c47 3115 columnnum = 0;
d752cfdb 3116 }
3cf2715d 3117
ed5ef2e4
CC
3118 if (filename == NULL)
3119 return false;
3120
3121 if (force_source_line
3122 || filename != last_filename
497b7c47
JJ
3123 || last_linenum != linenum
3124 || (debug_column_info && last_columnnum != columnnum))
0435312e 3125 {
b8176fe4 3126 force_source_line = false;
0435312e
JH
3127 last_filename = filename;
3128 last_linenum = linenum;
497b7c47 3129 last_columnnum = columnnum;
6c52e687 3130 last_discriminator = discriminator;
ed5ef2e4 3131 *is_stmt = true;
0435312e
JH
3132 high_block_linenum = MAX (last_linenum, high_block_linenum);
3133 high_function_linenum = MAX (last_linenum, high_function_linenum);
3134 return true;
3135 }
ed5ef2e4
CC
3136
3137 if (SUPPORTS_DISCRIMINATOR && last_discriminator != discriminator)
3138 {
3139 /* If the discriminator changed, but the line number did not,
3140 output the line table entry with is_stmt false so the
3141 debugger does not treat this as a breakpoint location. */
3142 last_discriminator = discriminator;
3143 *is_stmt = false;
3144 return true;
3145 }
3146
0435312e 3147 return false;
3cf2715d
DE
3148}
3149\f
0304f787
JL
3150/* For each operand in INSN, simplify (subreg (reg)) so that it refers
3151 directly to the desired hard register. */
f5d927c0 3152
0304f787 3153void
647d790d 3154cleanup_subreg_operands (rtx_insn *insn)
0304f787 3155{
f62a15e3 3156 int i;
6fb5fa3c 3157 bool changed = false;
6c698a6d 3158 extract_insn_cached (insn);
1ccbefce 3159 for (i = 0; i < recog_data.n_operands; i++)
0304f787 3160 {
2067c116 3161 /* The following test cannot use recog_data.operand when testing
9f4524f2
RE
3162 for a SUBREG: the underlying object might have been changed
3163 already if we are inside a match_operator expression that
3164 matches the else clause. Instead we test the underlying
3165 expression directly. */
3166 if (GET_CODE (*recog_data.operand_loc[i]) == SUBREG)
6fb5fa3c 3167 {
55a2c322 3168 recog_data.operand[i] = alter_subreg (recog_data.operand_loc[i], true);
6fb5fa3c
DB
3169 changed = true;
3170 }
1ccbefce 3171 else if (GET_CODE (recog_data.operand[i]) == PLUS
04337620 3172 || GET_CODE (recog_data.operand[i]) == MULT
3c0cb5de 3173 || MEM_P (recog_data.operand[i]))
6fb5fa3c 3174 recog_data.operand[i] = walk_alter_subreg (recog_data.operand_loc[i], &changed);
0304f787
JL
3175 }
3176
1ccbefce 3177 for (i = 0; i < recog_data.n_dups; i++)
0304f787 3178 {
1ccbefce 3179 if (GET_CODE (*recog_data.dup_loc[i]) == SUBREG)
6fb5fa3c 3180 {
55a2c322 3181 *recog_data.dup_loc[i] = alter_subreg (recog_data.dup_loc[i], true);
6fb5fa3c
DB
3182 changed = true;
3183 }
1ccbefce 3184 else if (GET_CODE (*recog_data.dup_loc[i]) == PLUS
04337620 3185 || GET_CODE (*recog_data.dup_loc[i]) == MULT
3c0cb5de 3186 || MEM_P (*recog_data.dup_loc[i]))
6fb5fa3c 3187 *recog_data.dup_loc[i] = walk_alter_subreg (recog_data.dup_loc[i], &changed);
0304f787 3188 }
6fb5fa3c 3189 if (changed)
647d790d 3190 df_insn_rescan (insn);
0304f787
JL
3191}
3192
55a2c322
VM
3193/* If X is a SUBREG, try to replace it with a REG or a MEM, based on
3194 the thing it is a subreg of. Do it anyway if FINAL_P. */
3cf2715d
DE
3195
3196rtx
55a2c322 3197alter_subreg (rtx *xp, bool final_p)
3cf2715d 3198{
49d801d3 3199 rtx x = *xp;
b3694847 3200 rtx y = SUBREG_REG (x);
f5963e61 3201
49d801d3
JH
3202 /* simplify_subreg does not remove subreg from volatile references.
3203 We are required to. */
3c0cb5de 3204 if (MEM_P (y))
fd326ba8
UW
3205 {
3206 int offset = SUBREG_BYTE (x);
3207
3208 /* For paradoxical subregs on big-endian machines, SUBREG_BYTE
3209 contains 0 instead of the proper offset. See simplify_subreg. */
03a95621 3210 if (paradoxical_subreg_p (x))
90f2b7e2 3211 offset = byte_lowpart_offset (GET_MODE (x), GET_MODE (y));
fd326ba8 3212
55a2c322
VM
3213 if (final_p)
3214 *xp = adjust_address (y, GET_MODE (x), offset);
3215 else
3216 *xp = adjust_address_nv (y, GET_MODE (x), offset);
fd326ba8 3217 }
a50fa76a 3218 else if (REG_P (y) && HARD_REGISTER_P (y))
fea54805 3219 {
48c54229 3220 rtx new_rtx = simplify_subreg (GET_MODE (x), y, GET_MODE (y),
55a2c322 3221 SUBREG_BYTE (x));
fea54805 3222
48c54229
KG
3223 if (new_rtx != 0)
3224 *xp = new_rtx;
55a2c322 3225 else if (final_p && REG_P (y))
fea54805 3226 {
0bccc606 3227 /* Simplify_subreg can't handle some REG cases, but we have to. */
38ae7651
RS
3228 unsigned int regno;
3229 HOST_WIDE_INT offset;
3230
3231 regno = subreg_regno (x);
3232 if (subreg_lowpart_p (x))
3233 offset = byte_lowpart_offset (GET_MODE (x), GET_MODE (y));
3234 else
3235 offset = SUBREG_BYTE (x);
3236 *xp = gen_rtx_REG_offset (y, GET_MODE (x), regno, offset);
fea54805 3237 }
fea54805
RK
3238 }
3239
49d801d3 3240 return *xp;
3cf2715d
DE
3241}
3242
3243/* Do alter_subreg on all the SUBREGs contained in X. */
3244
3245static rtx
6fb5fa3c 3246walk_alter_subreg (rtx *xp, bool *changed)
3cf2715d 3247{
49d801d3 3248 rtx x = *xp;
3cf2715d
DE
3249 switch (GET_CODE (x))
3250 {
3251 case PLUS:
3252 case MULT:
beed8fc0 3253 case AND:
6fb5fa3c
DB
3254 XEXP (x, 0) = walk_alter_subreg (&XEXP (x, 0), changed);
3255 XEXP (x, 1) = walk_alter_subreg (&XEXP (x, 1), changed);
3cf2715d
DE
3256 break;
3257
3258 case MEM:
beed8fc0 3259 case ZERO_EXTEND:
6fb5fa3c 3260 XEXP (x, 0) = walk_alter_subreg (&XEXP (x, 0), changed);
3cf2715d
DE
3261 break;
3262
3263 case SUBREG:
6fb5fa3c 3264 *changed = true;
55a2c322 3265 return alter_subreg (xp, true);
f5d927c0 3266
e9a25f70
JL
3267 default:
3268 break;
3cf2715d
DE
3269 }
3270
5bc72aeb 3271 return *xp;
3cf2715d
DE
3272}
3273\f
f1e52ed6 3274#if HAVE_cc0
3cf2715d
DE
3275
3276/* Given BODY, the body of a jump instruction, alter the jump condition
3277 as required by the bits that are set in cc_status.flags.
3278 Not all of the bits there can be handled at this level in all cases.
3279
3280 The value is normally 0.
3281 1 means that the condition has become always true.
3282 -1 means that the condition has become always false.
3283 2 means that COND has been altered. */
3284
3285static int
6cf9ac28 3286alter_cond (rtx cond)
3cf2715d
DE
3287{
3288 int value = 0;
3289
3290 if (cc_status.flags & CC_REVERSED)
3291 {
3292 value = 2;
3293 PUT_CODE (cond, swap_condition (GET_CODE (cond)));
3294 }
3295
3296 if (cc_status.flags & CC_INVERTED)
3297 {
3298 value = 2;
3299 PUT_CODE (cond, reverse_condition (GET_CODE (cond)));
3300 }
3301
3302 if (cc_status.flags & CC_NOT_POSITIVE)
3303 switch (GET_CODE (cond))
3304 {
3305 case LE:
3306 case LEU:
3307 case GEU:
3308 /* Jump becomes unconditional. */
3309 return 1;
3310
3311 case GT:
3312 case GTU:
3313 case LTU:
3314 /* Jump becomes no-op. */
3315 return -1;
3316
3317 case GE:
3318 PUT_CODE (cond, EQ);
3319 value = 2;
3320 break;
3321
3322 case LT:
3323 PUT_CODE (cond, NE);
3324 value = 2;
3325 break;
f5d927c0 3326
e9a25f70
JL
3327 default:
3328 break;
3cf2715d
DE
3329 }
3330
3331 if (cc_status.flags & CC_NOT_NEGATIVE)
3332 switch (GET_CODE (cond))
3333 {
3334 case GE:
3335 case GEU:
3336 /* Jump becomes unconditional. */
3337 return 1;
3338
3339 case LT:
3340 case LTU:
3341 /* Jump becomes no-op. */
3342 return -1;
3343
3344 case LE:
3345 case LEU:
3346 PUT_CODE (cond, EQ);
3347 value = 2;
3348 break;
3349
3350 case GT:
3351 case GTU:
3352 PUT_CODE (cond, NE);
3353 value = 2;
3354 break;
f5d927c0 3355
e9a25f70
JL
3356 default:
3357 break;
3cf2715d
DE
3358 }
3359
3360 if (cc_status.flags & CC_NO_OVERFLOW)
3361 switch (GET_CODE (cond))
3362 {
3363 case GEU:
3364 /* Jump becomes unconditional. */
3365 return 1;
3366
3367 case LEU:
3368 PUT_CODE (cond, EQ);
3369 value = 2;
3370 break;
3371
3372 case GTU:
3373 PUT_CODE (cond, NE);
3374 value = 2;
3375 break;
3376
3377 case LTU:
3378 /* Jump becomes no-op. */
3379 return -1;
f5d927c0 3380
e9a25f70
JL
3381 default:
3382 break;
3cf2715d
DE
3383 }
3384
3385 if (cc_status.flags & (CC_Z_IN_NOT_N | CC_Z_IN_N))
3386 switch (GET_CODE (cond))
3387 {
e9a25f70 3388 default:
0bccc606 3389 gcc_unreachable ();
3cf2715d
DE
3390
3391 case NE:
3392 PUT_CODE (cond, cc_status.flags & CC_Z_IN_N ? GE : LT);
3393 value = 2;
3394 break;
3395
3396 case EQ:
3397 PUT_CODE (cond, cc_status.flags & CC_Z_IN_N ? LT : GE);
3398 value = 2;
3399 break;
3400 }
3401
3402 if (cc_status.flags & CC_NOT_SIGNED)
3403 /* The flags are valid if signed condition operators are converted
3404 to unsigned. */
3405 switch (GET_CODE (cond))
3406 {
3407 case LE:
3408 PUT_CODE (cond, LEU);
3409 value = 2;
3410 break;
3411
3412 case LT:
3413 PUT_CODE (cond, LTU);
3414 value = 2;
3415 break;
3416
3417 case GT:
3418 PUT_CODE (cond, GTU);
3419 value = 2;
3420 break;
3421
3422 case GE:
3423 PUT_CODE (cond, GEU);
3424 value = 2;
3425 break;
e9a25f70
JL
3426
3427 default:
3428 break;
3cf2715d
DE
3429 }
3430
3431 return value;
3432}
3433#endif
3434\f
3435/* Report inconsistency between the assembler template and the operands.
3436 In an `asm', it's the user's fault; otherwise, the compiler's fault. */
3437
3438void
4b794eaf 3439output_operand_lossage (const char *cmsgid, ...)
3cf2715d 3440{
a52453cc
PT
3441 char *fmt_string;
3442 char *new_message;
fd478a0a 3443 const char *pfx_str;
e34d07f2 3444 va_list ap;
6cf9ac28 3445
4b794eaf 3446 va_start (ap, cmsgid);
a52453cc 3447
9e637a26 3448 pfx_str = this_is_asm_operands ? _("invalid 'asm': ") : "output_operand: ";
582f770b
UB
3449 fmt_string = xasprintf ("%s%s", pfx_str, _(cmsgid));
3450 new_message = xvasprintf (fmt_string, ap);
dd3f0101 3451
3cf2715d 3452 if (this_is_asm_operands)
a52453cc 3453 error_for_asm (this_is_asm_operands, "%s", new_message);
3cf2715d 3454 else
a52453cc
PT
3455 internal_error ("%s", new_message);
3456
3457 free (fmt_string);
3458 free (new_message);
e34d07f2 3459 va_end (ap);
3cf2715d
DE
3460}
3461\f
3462/* Output of assembler code from a template, and its subroutines. */
3463
0d4903b8
RK
3464/* Annotate the assembly with a comment describing the pattern and
3465 alternative used. */
3466
3467static void
6cf9ac28 3468output_asm_name (void)
0d4903b8
RK
3469{
3470 if (debug_insn)
3471 {
dff125eb
SB
3472 fprintf (asm_out_file, "\t%s %d\t",
3473 ASM_COMMENT_START, INSN_UID (debug_insn));
d327457f 3474
dff125eb
SB
3475 fprintf (asm_out_file, "[c=%d",
3476 insn_cost (debug_insn, optimize_insn_for_speed_p ()));
d327457f 3477 if (HAVE_ATTR_length)
dff125eb 3478 fprintf (asm_out_file, " l=%d",
d327457f 3479 get_attr_length (debug_insn));
dff125eb
SB
3480 fprintf (asm_out_file, "] ");
3481
3482 int num = INSN_CODE (debug_insn);
3483 fprintf (asm_out_file, "%s", insn_data[num].name);
3484 if (insn_data[num].n_alternatives > 1)
3485 fprintf (asm_out_file, "/%d", which_alternative);
d327457f 3486
0d4903b8
RK
3487 /* Clear this so only the first assembler insn
3488 of any rtl insn will get the special comment for -dp. */
3489 debug_insn = 0;
3490 }
3491}
3492
998d7deb
RH
3493/* If OP is a REG or MEM and we can find a MEM_EXPR corresponding to it
3494 or its address, return that expr . Set *PADDRESSP to 1 if the expr
c5adc06a
RK
3495 corresponds to the address of the object and 0 if to the object. */
3496
3497static tree
6cf9ac28 3498get_mem_expr_from_op (rtx op, int *paddressp)
c5adc06a 3499{
998d7deb 3500 tree expr;
c5adc06a
RK
3501 int inner_addressp;
3502
3503 *paddressp = 0;
3504
f8cfc6aa 3505 if (REG_P (op))
a560d4d4 3506 return REG_EXPR (op);
3c0cb5de 3507 else if (!MEM_P (op))
c5adc06a
RK
3508 return 0;
3509
998d7deb
RH
3510 if (MEM_EXPR (op) != 0)
3511 return MEM_EXPR (op);
c5adc06a
RK
3512
3513 /* Otherwise we have an address, so indicate it and look at the address. */
3514 *paddressp = 1;
3515 op = XEXP (op, 0);
3516
3517 /* First check if we have a decl for the address, then look at the right side
3518 if it is a PLUS. Otherwise, strip off arithmetic and keep looking.
3519 But don't allow the address to itself be indirect. */
998d7deb
RH
3520 if ((expr = get_mem_expr_from_op (op, &inner_addressp)) && ! inner_addressp)
3521 return expr;
c5adc06a 3522 else if (GET_CODE (op) == PLUS
998d7deb
RH
3523 && (expr = get_mem_expr_from_op (XEXP (op, 1), &inner_addressp)))
3524 return expr;
c5adc06a 3525
481683e1 3526 while (UNARY_P (op)
ec8e098d 3527 || GET_RTX_CLASS (GET_CODE (op)) == RTX_BIN_ARITH)
c5adc06a
RK
3528 op = XEXP (op, 0);
3529
998d7deb
RH
3530 expr = get_mem_expr_from_op (op, &inner_addressp);
3531 return inner_addressp ? 0 : expr;
c5adc06a 3532}
ff81832f 3533
4f9b4029
RK
3534/* Output operand names for assembler instructions. OPERANDS is the
3535 operand vector, OPORDER is the order to write the operands, and NOPS
3536 is the number of operands to write. */
3537
3538static void
6cf9ac28 3539output_asm_operand_names (rtx *operands, int *oporder, int nops)
4f9b4029
RK
3540{
3541 int wrote = 0;
3542 int i;
3543
3544 for (i = 0; i < nops; i++)
3545 {
3546 int addressp;
a560d4d4
JH
3547 rtx op = operands[oporder[i]];
3548 tree expr = get_mem_expr_from_op (op, &addressp);
4f9b4029 3549
a560d4d4
JH
3550 fprintf (asm_out_file, "%c%s",
3551 wrote ? ',' : '\t', wrote ? "" : ASM_COMMENT_START);
3552 wrote = 1;
998d7deb 3553 if (expr)
4f9b4029 3554 {
a560d4d4 3555 fprintf (asm_out_file, "%s",
998d7deb
RH
3556 addressp ? "*" : "");
3557 print_mem_expr (asm_out_file, expr);
4f9b4029
RK
3558 wrote = 1;
3559 }
a560d4d4
JH
3560 else if (REG_P (op) && ORIGINAL_REGNO (op)
3561 && ORIGINAL_REGNO (op) != REGNO (op))
3562 fprintf (asm_out_file, " tmp%i", ORIGINAL_REGNO (op));
4f9b4029
RK
3563 }
3564}
3565
d1658619
SP
3566#ifdef ASSEMBLER_DIALECT
3567/* Helper function to parse assembler dialects in the asm string.
3568 This is called from output_asm_insn and asm_fprintf. */
3569static const char *
3570do_assembler_dialects (const char *p, int *dialect)
3571{
3572 char c = *(p - 1);
3573
3574 switch (c)
3575 {
3576 case '{':
3577 {
3578 int i;
3579
3580 if (*dialect)
3581 output_operand_lossage ("nested assembly dialect alternatives");
3582 else
3583 *dialect = 1;
3584
3585 /* If we want the first dialect, do nothing. Otherwise, skip
3586 DIALECT_NUMBER of strings ending with '|'. */
3587 for (i = 0; i < dialect_number; i++)
3588 {
382522cb
MK
3589 while (*p && *p != '}')
3590 {
3591 if (*p == '|')
3592 {
3593 p++;
3594 break;
3595 }
3596
3597 /* Skip over any character after a percent sign. */
3598 if (*p == '%')
3599 p++;
3600 if (*p)
3601 p++;
3602 }
3603
d1658619
SP
3604 if (*p == '}')
3605 break;
3606 }
3607
3608 if (*p == '\0')
3609 output_operand_lossage ("unterminated assembly dialect alternative");
3610 }
3611 break;
3612
3613 case '|':
3614 if (*dialect)
3615 {
3616 /* Skip to close brace. */
3617 do
3618 {
3619 if (*p == '\0')
3620 {
3621 output_operand_lossage ("unterminated assembly dialect alternative");
3622 break;
3623 }
382522cb
MK
3624
3625 /* Skip over any character after a percent sign. */
3626 if (*p == '%' && p[1])
3627 {
3628 p += 2;
3629 continue;
3630 }
3631
3632 if (*p++ == '}')
3633 break;
d1658619 3634 }
382522cb
MK
3635 while (1);
3636
d1658619
SP
3637 *dialect = 0;
3638 }
3639 else
3640 putc (c, asm_out_file);
3641 break;
3642
3643 case '}':
3644 if (! *dialect)
3645 putc (c, asm_out_file);
3646 *dialect = 0;
3647 break;
3648 default:
3649 gcc_unreachable ();
3650 }
3651
3652 return p;
3653}
3654#endif
3655
3cf2715d
DE
3656/* Output text from TEMPLATE to the assembler output file,
3657 obeying %-directions to substitute operands taken from
3658 the vector OPERANDS.
3659
3660 %N (for N a digit) means print operand N in usual manner.
3661 %lN means require operand N to be a CODE_LABEL or LABEL_REF
3662 and print the label name with no punctuation.
3663 %cN means require operand N to be a constant
3664 and print the constant expression with no punctuation.
3665 %aN means expect operand N to be a memory address
3666 (not a memory reference!) and print a reference
3667 to that address.
3668 %nN means expect operand N to be a constant
3669 and print a constant expression for minus the value
3670 of the operand, with no other punctuation. */
3671
3672void
48c54229 3673output_asm_insn (const char *templ, rtx *operands)
3cf2715d 3674{
b3694847
SS
3675 const char *p;
3676 int c;
8554d9a4
JJ
3677#ifdef ASSEMBLER_DIALECT
3678 int dialect = 0;
3679#endif
0d4903b8 3680 int oporder[MAX_RECOG_OPERANDS];
4f9b4029 3681 char opoutput[MAX_RECOG_OPERANDS];
0d4903b8 3682 int ops = 0;
3cf2715d
DE
3683
3684 /* An insn may return a null string template
3685 in a case where no assembler code is needed. */
48c54229 3686 if (*templ == 0)
3cf2715d
DE
3687 return;
3688
4f9b4029 3689 memset (opoutput, 0, sizeof opoutput);
48c54229 3690 p = templ;
3cf2715d
DE
3691 putc ('\t', asm_out_file);
3692
3693#ifdef ASM_OUTPUT_OPCODE
3694 ASM_OUTPUT_OPCODE (asm_out_file, p);
3695#endif
3696
b729186a 3697 while ((c = *p++))
3cf2715d
DE
3698 switch (c)
3699 {
3cf2715d 3700 case '\n':
4f9b4029
RK
3701 if (flag_verbose_asm)
3702 output_asm_operand_names (operands, oporder, ops);
0d4903b8
RK
3703 if (flag_print_asm_name)
3704 output_asm_name ();
3705
4f9b4029
RK
3706 ops = 0;
3707 memset (opoutput, 0, sizeof opoutput);
3708
3cf2715d 3709 putc (c, asm_out_file);
cb649530 3710#ifdef ASM_OUTPUT_OPCODE
3cf2715d
DE
3711 while ((c = *p) == '\t')
3712 {
3713 putc (c, asm_out_file);
3714 p++;
3715 }
3716 ASM_OUTPUT_OPCODE (asm_out_file, p);
3cf2715d 3717#endif
cb649530 3718 break;
3cf2715d
DE
3719
3720#ifdef ASSEMBLER_DIALECT
3721 case '{':
3cf2715d 3722 case '}':
d1658619
SP
3723 case '|':
3724 p = do_assembler_dialects (p, &dialect);
3cf2715d
DE
3725 break;
3726#endif
3727
3728 case '%':
382522cb
MK
3729 /* %% outputs a single %. %{, %} and %| print {, } and | respectively
3730 if ASSEMBLER_DIALECT defined and these characters have a special
3731 meaning as dialect delimiters.*/
3732 if (*p == '%'
3733#ifdef ASSEMBLER_DIALECT
3734 || *p == '{' || *p == '}' || *p == '|'
3735#endif
3736 )
3cf2715d 3737 {
382522cb 3738 putc (*p, asm_out_file);
3cf2715d 3739 p++;
3cf2715d
DE
3740 }
3741 /* %= outputs a number which is unique to each insn in the entire
3742 compilation. This is useful for making local labels that are
3743 referred to more than once in a given insn. */
3744 else if (*p == '=')
3745 {
3746 p++;
3747 fprintf (asm_out_file, "%d", insn_counter);
3748 }
3749 /* % followed by a letter and some digits
3750 outputs an operand in a special way depending on the letter.
3751 Letters `acln' are implemented directly.
3752 Other letters are passed to `output_operand' so that
6e2188e0 3753 the TARGET_PRINT_OPERAND hook can define them. */
0df6c2c7 3754 else if (ISALPHA (*p))
3cf2715d
DE
3755 {
3756 int letter = *p++;
c383c15f
GK
3757 unsigned long opnum;
3758 char *endptr;
b0efb46b 3759
c383c15f
GK
3760 opnum = strtoul (p, &endptr, 10);
3761
3762 if (endptr == p)
3763 output_operand_lossage ("operand number missing "
3764 "after %%-letter");
3765 else if (this_is_asm_operands && opnum >= insn_noperands)
3cf2715d
DE
3766 output_operand_lossage ("operand number out of range");
3767 else if (letter == 'l')
c383c15f 3768 output_asm_label (operands[opnum]);
3cf2715d 3769 else if (letter == 'a')
cc8ca59e 3770 output_address (VOIDmode, operands[opnum]);
3cf2715d
DE
3771 else if (letter == 'c')
3772 {
c383c15f
GK
3773 if (CONSTANT_ADDRESS_P (operands[opnum]))
3774 output_addr_const (asm_out_file, operands[opnum]);
3cf2715d 3775 else
c383c15f 3776 output_operand (operands[opnum], 'c');
3cf2715d
DE
3777 }
3778 else if (letter == 'n')
3779 {
481683e1 3780 if (CONST_INT_P (operands[opnum]))
21e3a81b 3781 fprintf (asm_out_file, HOST_WIDE_INT_PRINT_DEC,
c383c15f 3782 - INTVAL (operands[opnum]));
3cf2715d
DE
3783 else
3784 {
3785 putc ('-', asm_out_file);
c383c15f 3786 output_addr_const (asm_out_file, operands[opnum]);
3cf2715d
DE
3787 }
3788 }
3789 else
c383c15f 3790 output_operand (operands[opnum], letter);
f5d927c0 3791
c383c15f 3792 if (!opoutput[opnum])
dc9d0b14 3793 oporder[ops++] = opnum;
c383c15f 3794 opoutput[opnum] = 1;
0d4903b8 3795
c383c15f
GK
3796 p = endptr;
3797 c = *p;
3cf2715d
DE
3798 }
3799 /* % followed by a digit outputs an operand the default way. */
0df6c2c7 3800 else if (ISDIGIT (*p))
3cf2715d 3801 {
c383c15f
GK
3802 unsigned long opnum;
3803 char *endptr;
b0efb46b 3804
c383c15f
GK
3805 opnum = strtoul (p, &endptr, 10);
3806 if (this_is_asm_operands && opnum >= insn_noperands)
3cf2715d
DE
3807 output_operand_lossage ("operand number out of range");
3808 else
c383c15f 3809 output_operand (operands[opnum], 0);
0d4903b8 3810
c383c15f 3811 if (!opoutput[opnum])
dc9d0b14 3812 oporder[ops++] = opnum;
c383c15f 3813 opoutput[opnum] = 1;
4f9b4029 3814
c383c15f
GK
3815 p = endptr;
3816 c = *p;
3cf2715d
DE
3817 }
3818 /* % followed by punctuation: output something for that
6e2188e0
NF
3819 punctuation character alone, with no operand. The
3820 TARGET_PRINT_OPERAND hook decides what is actually done. */
3821 else if (targetm.asm_out.print_operand_punct_valid_p ((unsigned char) *p))
3cf2715d 3822 output_operand (NULL_RTX, *p++);
3cf2715d
DE
3823 else
3824 output_operand_lossage ("invalid %%-code");
3825 break;
3826
3827 default:
3828 putc (c, asm_out_file);
3829 }
3830
dff125eb
SB
3831 /* Try to keep the asm a bit more readable. */
3832 if ((flag_verbose_asm || flag_print_asm_name) && strlen (templ) < 9)
3833 putc ('\t', asm_out_file);
3834
0d4903b8
RK
3835 /* Write out the variable names for operands, if we know them. */
3836 if (flag_verbose_asm)
4f9b4029 3837 output_asm_operand_names (operands, oporder, ops);
0d4903b8
RK
3838 if (flag_print_asm_name)
3839 output_asm_name ();
3cf2715d
DE
3840
3841 putc ('\n', asm_out_file);
3842}
3843\f
3844/* Output a LABEL_REF, or a bare CODE_LABEL, as an assembler symbol. */
3845
3846void
6cf9ac28 3847output_asm_label (rtx x)
3cf2715d
DE
3848{
3849 char buf[256];
3850
3851 if (GET_CODE (x) == LABEL_REF)
04a121a7 3852 x = label_ref_label (x);
4b4bf941
JQ
3853 if (LABEL_P (x)
3854 || (NOTE_P (x)
a38e7aa5 3855 && NOTE_KIND (x) == NOTE_INSN_DELETED_LABEL))
3cf2715d
DE
3856 ASM_GENERATE_INTERNAL_LABEL (buf, "L", CODE_LABEL_NUMBER (x));
3857 else
9e637a26 3858 output_operand_lossage ("'%%l' operand isn't a label");
3cf2715d
DE
3859
3860 assemble_name (asm_out_file, buf);
3861}
3862
a7fe25b8
JJ
3863/* Marks SYMBOL_REFs in x as referenced through use of assemble_external. */
3864
3865void
3866mark_symbol_refs_as_used (rtx x)
3867{
effb8a26
RS
3868 subrtx_iterator::array_type array;
3869 FOR_EACH_SUBRTX (iter, array, x, ALL)
3870 {
3871 const_rtx x = *iter;
3872 if (GET_CODE (x) == SYMBOL_REF)
3873 if (tree t = SYMBOL_REF_DECL (x))
3874 assemble_external (t);
3875 }
a7fe25b8
JJ
3876}
3877
3cf2715d 3878/* Print operand X using machine-dependent assembler syntax.
3cf2715d
DE
3879 CODE is a non-digit that preceded the operand-number in the % spec,
3880 such as 'z' if the spec was `%z3'. CODE is 0 if there was no char
3881 between the % and the digits.
3882 When CODE is a non-letter, X is 0.
3883
3884 The meanings of the letters are machine-dependent and controlled
6e2188e0 3885 by TARGET_PRINT_OPERAND. */
3cf2715d 3886
6b3c42ae 3887void
6cf9ac28 3888output_operand (rtx x, int code ATTRIBUTE_UNUSED)
3cf2715d
DE
3889{
3890 if (x && GET_CODE (x) == SUBREG)
55a2c322 3891 x = alter_subreg (&x, true);
3cf2715d 3892
04c7ae48 3893 /* X must not be a pseudo reg. */
a50fa76a
BS
3894 if (!targetm.no_register_allocation)
3895 gcc_assert (!x || !REG_P (x) || REGNO (x) < FIRST_PSEUDO_REGISTER);
3cf2715d 3896
6e2188e0 3897 targetm.asm_out.print_operand (asm_out_file, x, code);
c70d0414
HPN
3898
3899 if (x == NULL_RTX)
3900 return;
3901
effb8a26 3902 mark_symbol_refs_as_used (x);
3cf2715d
DE
3903}
3904
6e2188e0
NF
3905/* Print a memory reference operand for address X using
3906 machine-dependent assembler syntax. */
3cf2715d
DE
3907
3908void
cc8ca59e 3909output_address (machine_mode mode, rtx x)
3cf2715d 3910{
6fb5fa3c
DB
3911 bool changed = false;
3912 walk_alter_subreg (&x, &changed);
cc8ca59e 3913 targetm.asm_out.print_operand_address (asm_out_file, mode, x);
3cf2715d
DE
3914}
3915\f
3916/* Print an integer constant expression in assembler syntax.
3917 Addition and subtraction are the only arithmetic
3918 that may appear in these expressions. */
3919
3920void
6cf9ac28 3921output_addr_const (FILE *file, rtx x)
3cf2715d
DE
3922{
3923 char buf[256];
3924
3925 restart:
3926 switch (GET_CODE (x))
3927 {
3928 case PC:
eac50d7a 3929 putc ('.', file);
3cf2715d
DE
3930 break;
3931
3932 case SYMBOL_REF:
21dad7e6 3933 if (SYMBOL_REF_DECL (x))
152464d2 3934 assemble_external (SYMBOL_REF_DECL (x));
99c8c61c
AO
3935#ifdef ASM_OUTPUT_SYMBOL_REF
3936 ASM_OUTPUT_SYMBOL_REF (file, x);
3937#else
3cf2715d 3938 assemble_name (file, XSTR (x, 0));
99c8c61c 3939#endif
3cf2715d
DE
3940 break;
3941
3942 case LABEL_REF:
04a121a7 3943 x = label_ref_label (x);
422be3c3 3944 /* Fall through. */
3cf2715d
DE
3945 case CODE_LABEL:
3946 ASM_GENERATE_INTERNAL_LABEL (buf, "L", CODE_LABEL_NUMBER (x));
2f0b7af6
GK
3947#ifdef ASM_OUTPUT_LABEL_REF
3948 ASM_OUTPUT_LABEL_REF (file, buf);
3949#else
3cf2715d 3950 assemble_name (file, buf);
2f0b7af6 3951#endif
3cf2715d
DE
3952 break;
3953
3954 case CONST_INT:
6725cc58 3955 fprintf (file, HOST_WIDE_INT_PRINT_DEC, INTVAL (x));
3cf2715d
DE
3956 break;
3957
3958 case CONST:
3959 /* This used to output parentheses around the expression,
3960 but that does not work on the 386 (either ATT or BSD assembler). */
3961 output_addr_const (file, XEXP (x, 0));
3962 break;
3963
807e902e
KZ
3964 case CONST_WIDE_INT:
3965 /* We do not know the mode here so we have to use a round about
3966 way to build a wide-int to get it printed properly. */
3967 {
3968 wide_int w = wide_int::from_array (&CONST_WIDE_INT_ELT (x, 0),
3969 CONST_WIDE_INT_NUNITS (x),
3970 CONST_WIDE_INT_NUNITS (x)
3971 * HOST_BITS_PER_WIDE_INT,
3972 false);
3973 print_decs (w, file);
3974 }
3975 break;
3976
3cf2715d 3977 case CONST_DOUBLE:
807e902e 3978 if (CONST_DOUBLE_AS_INT_P (x))
3cf2715d
DE
3979 {
3980 /* We can use %d if the number is one word and positive. */
3981 if (CONST_DOUBLE_HIGH (x))
21e3a81b 3982 fprintf (file, HOST_WIDE_INT_PRINT_DOUBLE_HEX,
3d57d7ce
DK
3983 (unsigned HOST_WIDE_INT) CONST_DOUBLE_HIGH (x),
3984 (unsigned HOST_WIDE_INT) CONST_DOUBLE_LOW (x));
f5d927c0 3985 else if (CONST_DOUBLE_LOW (x) < 0)
3d57d7ce
DK
3986 fprintf (file, HOST_WIDE_INT_PRINT_HEX,
3987 (unsigned HOST_WIDE_INT) CONST_DOUBLE_LOW (x));
3cf2715d 3988 else
21e3a81b 3989 fprintf (file, HOST_WIDE_INT_PRINT_DEC, CONST_DOUBLE_LOW (x));
3cf2715d
DE
3990 }
3991 else
3992 /* We can't handle floating point constants;
3993 PRINT_OPERAND must handle them. */
3994 output_operand_lossage ("floating constant misused");
3995 break;
3996
14c931f1 3997 case CONST_FIXED:
848fac28 3998 fprintf (file, HOST_WIDE_INT_PRINT_DEC, CONST_FIXED_VALUE_LOW (x));
14c931f1
CF
3999 break;
4000
3cf2715d
DE
4001 case PLUS:
4002 /* Some assemblers need integer constants to appear last (eg masm). */
481683e1 4003 if (CONST_INT_P (XEXP (x, 0)))
3cf2715d
DE
4004 {
4005 output_addr_const (file, XEXP (x, 1));
4006 if (INTVAL (XEXP (x, 0)) >= 0)
4007 fprintf (file, "+");
4008 output_addr_const (file, XEXP (x, 0));
4009 }
4010 else
4011 {
4012 output_addr_const (file, XEXP (x, 0));
481683e1 4013 if (!CONST_INT_P (XEXP (x, 1))
08106825 4014 || INTVAL (XEXP (x, 1)) >= 0)
3cf2715d
DE
4015 fprintf (file, "+");
4016 output_addr_const (file, XEXP (x, 1));
4017 }
4018 break;
4019
4020 case MINUS:
4021 /* Avoid outputting things like x-x or x+5-x,
4022 since some assemblers can't handle that. */
4023 x = simplify_subtraction (x);
4024 if (GET_CODE (x) != MINUS)
4025 goto restart;
4026
4027 output_addr_const (file, XEXP (x, 0));
4028 fprintf (file, "-");
481683e1 4029 if ((CONST_INT_P (XEXP (x, 1)) && INTVAL (XEXP (x, 1)) >= 0)
301d03af
RS
4030 || GET_CODE (XEXP (x, 1)) == PC
4031 || GET_CODE (XEXP (x, 1)) == SYMBOL_REF)
4032 output_addr_const (file, XEXP (x, 1));
4033 else
3cf2715d 4034 {
17b53c33 4035 fputs (targetm.asm_out.open_paren, file);
3cf2715d 4036 output_addr_const (file, XEXP (x, 1));
17b53c33 4037 fputs (targetm.asm_out.close_paren, file);
3cf2715d 4038 }
3cf2715d
DE
4039 break;
4040
4041 case ZERO_EXTEND:
4042 case SIGN_EXTEND:
fdf473ae 4043 case SUBREG:
c01e4479 4044 case TRUNCATE:
3cf2715d
DE
4045 output_addr_const (file, XEXP (x, 0));
4046 break;
4047
4048 default:
6cbd8875
AS
4049 if (targetm.asm_out.output_addr_const_extra (file, x))
4050 break;
422be3c3 4051
3cf2715d
DE
4052 output_operand_lossage ("invalid expression as operand");
4053 }
4054}
4055\f
a803773f
JM
4056/* Output a quoted string. */
4057
4058void
4059output_quoted_string (FILE *asm_file, const char *string)
4060{
4061#ifdef OUTPUT_QUOTED_STRING
4062 OUTPUT_QUOTED_STRING (asm_file, string);
4063#else
4064 char c;
4065
4066 putc ('\"', asm_file);
4067 while ((c = *string++) != 0)
4068 {
4069 if (ISPRINT (c))
4070 {
4071 if (c == '\"' || c == '\\')
4072 putc ('\\', asm_file);
4073 putc (c, asm_file);
4074 }
4075 else
4076 fprintf (asm_file, "\\%03o", (unsigned char) c);
4077 }
4078 putc ('\"', asm_file);
4079#endif
4080}
4081\f
5e3929ed
DA
4082/* Write a HOST_WIDE_INT number in hex form 0x1234, fast. */
4083
4084void
4085fprint_whex (FILE *f, unsigned HOST_WIDE_INT value)
4086{
4087 char buf[2 + CHAR_BIT * sizeof (value) / 4];
4088 if (value == 0)
4089 putc ('0', f);
4090 else
4091 {
4092 char *p = buf + sizeof (buf);
4093 do
4094 *--p = "0123456789abcdef"[value % 16];
4095 while ((value /= 16) != 0);
4096 *--p = 'x';
4097 *--p = '0';
4098 fwrite (p, 1, buf + sizeof (buf) - p, f);
4099 }
4100}
4101
4102/* Internal function that prints an unsigned long in decimal in reverse.
4103 The output string IS NOT null-terminated. */
4104
4105static int
4106sprint_ul_rev (char *s, unsigned long value)
4107{
4108 int i = 0;
4109 do
4110 {
4111 s[i] = "0123456789"[value % 10];
4112 value /= 10;
4113 i++;
4114 /* alternate version, without modulo */
4115 /* oldval = value; */
4116 /* value /= 10; */
4117 /* s[i] = "0123456789" [oldval - 10*value]; */
4118 /* i++ */
4119 }
4120 while (value != 0);
4121 return i;
4122}
4123
5e3929ed
DA
4124/* Write an unsigned long as decimal to a file, fast. */
4125
4126void
4127fprint_ul (FILE *f, unsigned long value)
4128{
4129 /* python says: len(str(2**64)) == 20 */
4130 char s[20];
4131 int i;
4132
4133 i = sprint_ul_rev (s, value);
4134
4135 /* It's probably too small to bother with string reversal and fputs. */
4136 do
4137 {
4138 i--;
4139 putc (s[i], f);
4140 }
4141 while (i != 0);
4142}
4143
4144/* Write an unsigned long as decimal to a string, fast.
4145 s must be wide enough to not overflow, at least 21 chars.
4146 Returns the length of the string (without terminating '\0'). */
4147
4148int
4149sprint_ul (char *s, unsigned long value)
4150{
fab27f52 4151 int len = sprint_ul_rev (s, value);
5e3929ed
DA
4152 s[len] = '\0';
4153
fab27f52 4154 std::reverse (s, s + len);
5e3929ed
DA
4155 return len;
4156}
4157
3cf2715d
DE
4158/* A poor man's fprintf, with the added features of %I, %R, %L, and %U.
4159 %R prints the value of REGISTER_PREFIX.
4160 %L prints the value of LOCAL_LABEL_PREFIX.
4161 %U prints the value of USER_LABEL_PREFIX.
4162 %I prints the value of IMMEDIATE_PREFIX.
4163 %O runs ASM_OUTPUT_OPCODE to transform what follows in the string.
b1721339 4164 Also supported are %d, %i, %u, %x, %X, %o, %c, %s and %%.
3cf2715d
DE
4165
4166 We handle alternate assembler dialects here, just like output_asm_insn. */
4167
4168void
e34d07f2 4169asm_fprintf (FILE *file, const char *p, ...)
3cf2715d 4170{
3cf2715d
DE
4171 char buf[10];
4172 char *q, c;
d1658619
SP
4173#ifdef ASSEMBLER_DIALECT
4174 int dialect = 0;
4175#endif
e34d07f2 4176 va_list argptr;
6cf9ac28 4177
e34d07f2 4178 va_start (argptr, p);
3cf2715d
DE
4179
4180 buf[0] = '%';
4181
b729186a 4182 while ((c = *p++))
3cf2715d
DE
4183 switch (c)
4184 {
4185#ifdef ASSEMBLER_DIALECT
4186 case '{':
3cf2715d 4187 case '}':
d1658619
SP
4188 case '|':
4189 p = do_assembler_dialects (p, &dialect);
3cf2715d
DE
4190 break;
4191#endif
4192
4193 case '%':
4194 c = *p++;
4195 q = &buf[1];
b1721339
KG
4196 while (strchr ("-+ #0", c))
4197 {
4198 *q++ = c;
4199 c = *p++;
4200 }
0df6c2c7 4201 while (ISDIGIT (c) || c == '.')
3cf2715d
DE
4202 {
4203 *q++ = c;
4204 c = *p++;
4205 }
4206 switch (c)
4207 {
4208 case '%':
b1721339 4209 putc ('%', file);
3cf2715d
DE
4210 break;
4211
4212 case 'd': case 'i': case 'u':
b1721339
KG
4213 case 'x': case 'X': case 'o':
4214 case 'c':
3cf2715d
DE
4215 *q++ = c;
4216 *q = 0;
4217 fprintf (file, buf, va_arg (argptr, int));
4218 break;
4219
4220 case 'w':
b1721339
KG
4221 /* This is a prefix to the 'd', 'i', 'u', 'x', 'X', and
4222 'o' cases, but we do not check for those cases. It
4223 means that the value is a HOST_WIDE_INT, which may be
4224 either `long' or `long long'. */
85f015e1
KG
4225 memcpy (q, HOST_WIDE_INT_PRINT, strlen (HOST_WIDE_INT_PRINT));
4226 q += strlen (HOST_WIDE_INT_PRINT);
3cf2715d
DE
4227 *q++ = *p++;
4228 *q = 0;
4229 fprintf (file, buf, va_arg (argptr, HOST_WIDE_INT));
4230 break;
4231
4232 case 'l':
4233 *q++ = c;
b1721339
KG
4234#ifdef HAVE_LONG_LONG
4235 if (*p == 'l')
4236 {
4237 *q++ = *p++;
4238 *q++ = *p++;
4239 *q = 0;
4240 fprintf (file, buf, va_arg (argptr, long long));
4241 }
4242 else
4243#endif
4244 {
4245 *q++ = *p++;
4246 *q = 0;
4247 fprintf (file, buf, va_arg (argptr, long));
4248 }
6cf9ac28 4249
3cf2715d
DE
4250 break;
4251
4252 case 's':
4253 *q++ = c;
4254 *q = 0;
4255 fprintf (file, buf, va_arg (argptr, char *));
4256 break;
4257
4258 case 'O':
4259#ifdef ASM_OUTPUT_OPCODE
4260 ASM_OUTPUT_OPCODE (asm_out_file, p);
4261#endif
4262 break;
4263
4264 case 'R':
4265#ifdef REGISTER_PREFIX
4266 fprintf (file, "%s", REGISTER_PREFIX);
4267#endif
4268 break;
4269
4270 case 'I':
4271#ifdef IMMEDIATE_PREFIX
4272 fprintf (file, "%s", IMMEDIATE_PREFIX);
4273#endif
4274 break;
4275
4276 case 'L':
4277#ifdef LOCAL_LABEL_PREFIX
4278 fprintf (file, "%s", LOCAL_LABEL_PREFIX);
4279#endif
4280 break;
4281
4282 case 'U':
19283265 4283 fputs (user_label_prefix, file);
3cf2715d
DE
4284 break;
4285
fe0503ea 4286#ifdef ASM_FPRINTF_EXTENSIONS
7ef0daad 4287 /* Uppercase letters are reserved for general use by asm_fprintf
fe0503ea
NC
4288 and so are not available to target specific code. In order to
4289 prevent the ASM_FPRINTF_EXTENSIONS macro from using them then,
4290 they are defined here. As they get turned into real extensions
4291 to asm_fprintf they should be removed from this list. */
4292 case 'A': case 'B': case 'C': case 'D': case 'E':
4293 case 'F': case 'G': case 'H': case 'J': case 'K':
4294 case 'M': case 'N': case 'P': case 'Q': case 'S':
4295 case 'T': case 'V': case 'W': case 'Y': case 'Z':
4296 break;
f5d927c0 4297
fe0503ea
NC
4298 ASM_FPRINTF_EXTENSIONS (file, argptr, p)
4299#endif
3cf2715d 4300 default:
0bccc606 4301 gcc_unreachable ();
3cf2715d
DE
4302 }
4303 break;
4304
4305 default:
b1721339 4306 putc (c, file);
3cf2715d 4307 }
e34d07f2 4308 va_end (argptr);
3cf2715d
DE
4309}
4310\f
3cf2715d
DE
4311/* Return nonzero if this function has no function calls. */
4312
4313int
6cf9ac28 4314leaf_function_p (void)
3cf2715d 4315{
fa7af581 4316 rtx_insn *insn;
3cf2715d 4317
00d60013
WD
4318 /* Ensure we walk the entire function body. */
4319 gcc_assert (!in_sequence_p ());
4320
d56a43a0
AK
4321 /* Some back-ends (e.g. s390) want leaf functions to stay leaf
4322 functions even if they call mcount. */
4323 if (crtl->profile && !targetm.keep_leaf_when_profiled ())
3cf2715d
DE
4324 return 0;
4325
4326 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
4327 {
4b4bf941 4328 if (CALL_P (insn)
7d167afd 4329 && ! SIBLING_CALL_P (insn))
3cf2715d 4330 return 0;
4b4bf941 4331 if (NONJUMP_INSN_P (insn)
3cf2715d 4332 && GET_CODE (PATTERN (insn)) == SEQUENCE
4b4bf941 4333 && CALL_P (XVECEXP (PATTERN (insn), 0, 0))
0a1c58a2 4334 && ! SIBLING_CALL_P (XVECEXP (PATTERN (insn), 0, 0)))
3cf2715d
DE
4335 return 0;
4336 }
3cf2715d
DE
4337
4338 return 1;
4339}
4340
09da1532 4341/* Return 1 if branch is a forward branch.
ef6257cd
JH
4342 Uses insn_shuid array, so it works only in the final pass. May be used by
4343 output templates to customary add branch prediction hints.
4344 */
4345int
fa7af581 4346final_forward_branch_p (rtx_insn *insn)
ef6257cd
JH
4347{
4348 int insn_id, label_id;
b0efb46b 4349
0bccc606 4350 gcc_assert (uid_shuid);
ef6257cd
JH
4351 insn_id = INSN_SHUID (insn);
4352 label_id = INSN_SHUID (JUMP_LABEL (insn));
4353 /* We've hit some insns that does not have id information available. */
0bccc606 4354 gcc_assert (insn_id && label_id);
ef6257cd
JH
4355 return insn_id < label_id;
4356}
4357
3cf2715d
DE
4358/* On some machines, a function with no call insns
4359 can run faster if it doesn't create its own register window.
4360 When output, the leaf function should use only the "output"
4361 registers. Ordinarily, the function would be compiled to use
4362 the "input" registers to find its arguments; it is a candidate
4363 for leaf treatment if it uses only the "input" registers.
4364 Leaf function treatment means renumbering so the function
4365 uses the "output" registers instead. */
4366
4367#ifdef LEAF_REGISTERS
4368
3cf2715d
DE
4369/* Return 1 if this function uses only the registers that can be
4370 safely renumbered. */
4371
4372int
6cf9ac28 4373only_leaf_regs_used (void)
3cf2715d
DE
4374{
4375 int i;
4977bab6 4376 const char *const permitted_reg_in_leaf_functions = LEAF_REGISTERS;
3cf2715d
DE
4377
4378 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
6fb5fa3c 4379 if ((df_regs_ever_live_p (i) || global_regs[i])
e5e809f4
JL
4380 && ! permitted_reg_in_leaf_functions[i])
4381 return 0;
4382
e3b5732b 4383 if (crtl->uses_pic_offset_table
e5e809f4 4384 && pic_offset_table_rtx != 0
f8cfc6aa 4385 && REG_P (pic_offset_table_rtx)
e5e809f4
JL
4386 && ! permitted_reg_in_leaf_functions[REGNO (pic_offset_table_rtx)])
4387 return 0;
4388
3cf2715d
DE
4389 return 1;
4390}
4391
4392/* Scan all instructions and renumber all registers into those
4393 available in leaf functions. */
4394
4395static void
fa7af581 4396leaf_renumber_regs (rtx_insn *first)
3cf2715d 4397{
fa7af581 4398 rtx_insn *insn;
3cf2715d
DE
4399
4400 /* Renumber only the actual patterns.
4401 The reg-notes can contain frame pointer refs,
4402 and renumbering them could crash, and should not be needed. */
4403 for (insn = first; insn; insn = NEXT_INSN (insn))
2c3c49de 4404 if (INSN_P (insn))
3cf2715d 4405 leaf_renumber_regs_insn (PATTERN (insn));
3cf2715d
DE
4406}
4407
4408/* Scan IN_RTX and its subexpressions, and renumber all regs into those
4409 available in leaf functions. */
4410
4411void
6cf9ac28 4412leaf_renumber_regs_insn (rtx in_rtx)
3cf2715d 4413{
b3694847
SS
4414 int i, j;
4415 const char *format_ptr;
3cf2715d
DE
4416
4417 if (in_rtx == 0)
4418 return;
4419
4420 /* Renumber all input-registers into output-registers.
4421 renumbered_regs would be 1 for an output-register;
4422 they */
4423
f8cfc6aa 4424 if (REG_P (in_rtx))
3cf2715d
DE
4425 {
4426 int newreg;
4427
4428 /* Don't renumber the same reg twice. */
4429 if (in_rtx->used)
4430 return;
4431
4432 newreg = REGNO (in_rtx);
4433 /* Don't try to renumber pseudo regs. It is possible for a pseudo reg
4434 to reach here as part of a REG_NOTE. */
4435 if (newreg >= FIRST_PSEUDO_REGISTER)
4436 {
4437 in_rtx->used = 1;
4438 return;
4439 }
4440 newreg = LEAF_REG_REMAP (newreg);
0bccc606 4441 gcc_assert (newreg >= 0);
6fb5fa3c
DB
4442 df_set_regs_ever_live (REGNO (in_rtx), false);
4443 df_set_regs_ever_live (newreg, true);
4444 SET_REGNO (in_rtx, newreg);
3cf2715d 4445 in_rtx->used = 1;
9fccb335 4446 return;
3cf2715d
DE
4447 }
4448
2c3c49de 4449 if (INSN_P (in_rtx))
3cf2715d
DE
4450 {
4451 /* Inside a SEQUENCE, we find insns.
4452 Renumber just the patterns of these insns,
4453 just as we do for the top-level insns. */
4454 leaf_renumber_regs_insn (PATTERN (in_rtx));
4455 return;
4456 }
4457
4458 format_ptr = GET_RTX_FORMAT (GET_CODE (in_rtx));
4459
4460 for (i = 0; i < GET_RTX_LENGTH (GET_CODE (in_rtx)); i++)
4461 switch (*format_ptr++)
4462 {
4463 case 'e':
4464 leaf_renumber_regs_insn (XEXP (in_rtx, i));
4465 break;
4466
4467 case 'E':
4468 if (NULL != XVEC (in_rtx, i))
4469 {
4470 for (j = 0; j < XVECLEN (in_rtx, i); j++)
4471 leaf_renumber_regs_insn (XVECEXP (in_rtx, i, j));
4472 }
4473 break;
4474
4475 case 'S':
4476 case 's':
4477 case '0':
4478 case 'i':
4479 case 'w':
4480 case 'n':
4481 case 'u':
4482 break;
4483
4484 default:
0bccc606 4485 gcc_unreachable ();
3cf2715d
DE
4486 }
4487}
4488#endif
ef330312
PB
4489\f
4490/* Turn the RTL into assembly. */
c2924966 4491static unsigned int
ef330312
PB
4492rest_of_handle_final (void)
4493{
0d4b5b86 4494 const char *fnname = get_fnname_from_decl (current_function_decl);
ef330312
PB
4495
4496 assemble_start_function (current_function_decl, fnname);
4497 final_start_function (get_insns (), asm_out_file, optimize);
4498 final (get_insns (), asm_out_file, optimize);
036ea399
JJ
4499 if (flag_ipa_ra
4500 && !lookup_attribute ("noipa", DECL_ATTRIBUTES (current_function_decl)))
27c07cc5 4501 collect_fn_hard_reg_usage ();
ef330312
PB
4502 final_end_function ();
4503
182a0c11
RH
4504 /* The IA-64 ".handlerdata" directive must be issued before the ".endp"
4505 directive that closes the procedure descriptor. Similarly, for x64 SEH.
4506 Otherwise it's not strictly necessary, but it doesn't hurt either. */
22ba88ef 4507 output_function_exception_table (fnname);
ef330312
PB
4508
4509 assemble_end_function (current_function_decl, fnname);
4510
6fb5fa3c
DB
4511 /* Free up reg info memory. */
4512 free_reg_info ();
4513
ef330312
PB
4514 if (! quiet_flag)
4515 fflush (asm_out_file);
4516
ef330312
PB
4517 /* Write DBX symbols if requested. */
4518
4519 /* Note that for those inline functions where we don't initially
4520 know for certain that we will be generating an out-of-line copy,
4521 the first invocation of this routine (rest_of_compilation) will
4522 skip over this code by doing a `goto exit_rest_of_compilation;'.
4523 Later on, wrapup_global_declarations will (indirectly) call
4524 rest_of_compilation again for those inline functions that need
4525 to have out-of-line copies generated. During that call, we
4526 *will* be routed past here. */
4527
4528 timevar_push (TV_SYMOUT);
725730f2
EB
4529 if (!DECL_IGNORED_P (current_function_decl))
4530 debug_hooks->function_decl (current_function_decl);
ef330312 4531 timevar_pop (TV_SYMOUT);
6b20f353
DS
4532
4533 /* Release the blocks that are linked to DECL_INITIAL() to free the memory. */
4534 DECL_INITIAL (current_function_decl) = error_mark_node;
4535
395a40e0
JH
4536 if (DECL_STATIC_CONSTRUCTOR (current_function_decl)
4537 && targetm.have_ctors_dtors)
4538 targetm.asm_out.constructor (XEXP (DECL_RTL (current_function_decl), 0),
4539 decl_init_priority_lookup
4540 (current_function_decl));
4541 if (DECL_STATIC_DESTRUCTOR (current_function_decl)
4542 && targetm.have_ctors_dtors)
4543 targetm.asm_out.destructor (XEXP (DECL_RTL (current_function_decl), 0),
4544 decl_fini_priority_lookup
4545 (current_function_decl));
c2924966 4546 return 0;
ef330312
PB
4547}
4548
27a4cd48
DM
4549namespace {
4550
4551const pass_data pass_data_final =
ef330312 4552{
27a4cd48
DM
4553 RTL_PASS, /* type */
4554 "final", /* name */
4555 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
4556 TV_FINAL, /* tv_id */
4557 0, /* properties_required */
4558 0, /* properties_provided */
4559 0, /* properties_destroyed */
4560 0, /* todo_flags_start */
4561 0, /* todo_flags_finish */
ef330312
PB
4562};
4563
27a4cd48
DM
4564class pass_final : public rtl_opt_pass
4565{
4566public:
c3284718
RS
4567 pass_final (gcc::context *ctxt)
4568 : rtl_opt_pass (pass_data_final, ctxt)
27a4cd48
DM
4569 {}
4570
4571 /* opt_pass methods: */
be55bfe6 4572 virtual unsigned int execute (function *) { return rest_of_handle_final (); }
27a4cd48
DM
4573
4574}; // class pass_final
4575
4576} // anon namespace
4577
4578rtl_opt_pass *
4579make_pass_final (gcc::context *ctxt)
4580{
4581 return new pass_final (ctxt);
4582}
4583
ef330312 4584
c2924966 4585static unsigned int
ef330312
PB
4586rest_of_handle_shorten_branches (void)
4587{
4588 /* Shorten branches. */
4589 shorten_branches (get_insns ());
c2924966 4590 return 0;
ef330312 4591}
b0efb46b 4592
27a4cd48
DM
4593namespace {
4594
4595const pass_data pass_data_shorten_branches =
ef330312 4596{
27a4cd48
DM
4597 RTL_PASS, /* type */
4598 "shorten", /* name */
4599 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
4600 TV_SHORTEN_BRANCH, /* tv_id */
4601 0, /* properties_required */
4602 0, /* properties_provided */
4603 0, /* properties_destroyed */
4604 0, /* todo_flags_start */
4605 0, /* todo_flags_finish */
ef330312
PB
4606};
4607
27a4cd48
DM
4608class pass_shorten_branches : public rtl_opt_pass
4609{
4610public:
c3284718
RS
4611 pass_shorten_branches (gcc::context *ctxt)
4612 : rtl_opt_pass (pass_data_shorten_branches, ctxt)
27a4cd48
DM
4613 {}
4614
4615 /* opt_pass methods: */
be55bfe6
TS
4616 virtual unsigned int execute (function *)
4617 {
4618 return rest_of_handle_shorten_branches ();
4619 }
27a4cd48
DM
4620
4621}; // class pass_shorten_branches
4622
4623} // anon namespace
4624
4625rtl_opt_pass *
4626make_pass_shorten_branches (gcc::context *ctxt)
4627{
4628 return new pass_shorten_branches (ctxt);
4629}
4630
ef330312 4631
c2924966 4632static unsigned int
ef330312
PB
4633rest_of_clean_state (void)
4634{
fa7af581 4635 rtx_insn *insn, *next;
2153915d
AO
4636 FILE *final_output = NULL;
4637 int save_unnumbered = flag_dump_unnumbered;
4638 int save_noaddr = flag_dump_noaddr;
4639
4640 if (flag_dump_final_insns)
4641 {
4642 final_output = fopen (flag_dump_final_insns, "a");
4643 if (!final_output)
4644 {
7ca92787
JM
4645 error ("could not open final insn dump file %qs: %m",
4646 flag_dump_final_insns);
2153915d
AO
4647 flag_dump_final_insns = NULL;
4648 }
4649 else
4650 {
2153915d 4651 flag_dump_noaddr = flag_dump_unnumbered = 1;
c7ba0cfb 4652 if (flag_compare_debug_opt || flag_compare_debug)
171a55e7 4653 dump_flags |= TDF_NOUID | TDF_COMPARE_DEBUG;
6d8402ac
AO
4654 dump_function_header (final_output, current_function_decl,
4655 dump_flags);
6ca5d1f6 4656 final_insns_dump_p = true;
2153915d
AO
4657
4658 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
4659 if (LABEL_P (insn))
4660 INSN_UID (insn) = CODE_LABEL_NUMBER (insn);
4661 else
a59d15cf
AO
4662 {
4663 if (NOTE_P (insn))
4664 set_block_for_insn (insn, NULL);
4665 INSN_UID (insn) = 0;
4666 }
2153915d
AO
4667 }
4668 }
ef330312
PB
4669
4670 /* It is very important to decompose the RTL instruction chain here:
4671 debug information keeps pointing into CODE_LABEL insns inside the function
4672 body. If these remain pointing to the other insns, we end up preserving
4673 whole RTL chain and attached detailed debug info in memory. */
4674 for (insn = get_insns (); insn; insn = next)
4675 {
4676 next = NEXT_INSN (insn);
0f82e5c9
DM
4677 SET_NEXT_INSN (insn) = NULL;
4678 SET_PREV_INSN (insn) = NULL;
2153915d
AO
4679
4680 if (final_output
4681 && (!NOTE_P (insn) ||
4682 (NOTE_KIND (insn) != NOTE_INSN_VAR_LOCATION
2b1c5433 4683 && NOTE_KIND (insn) != NOTE_INSN_CALL_ARG_LOCATION
2153915d 4684 && NOTE_KIND (insn) != NOTE_INSN_BLOCK_BEG
5619e52c
JJ
4685 && NOTE_KIND (insn) != NOTE_INSN_BLOCK_END
4686 && NOTE_KIND (insn) != NOTE_INSN_DELETED_DEBUG_LABEL)))
2153915d 4687 print_rtl_single (final_output, insn);
2153915d
AO
4688 }
4689
4690 if (final_output)
4691 {
4692 flag_dump_noaddr = save_noaddr;
4693 flag_dump_unnumbered = save_unnumbered;
6ca5d1f6 4694 final_insns_dump_p = false;
2153915d
AO
4695
4696 if (fclose (final_output))
4697 {
7ca92787
JM
4698 error ("could not close final insn dump file %qs: %m",
4699 flag_dump_final_insns);
2153915d
AO
4700 flag_dump_final_insns = NULL;
4701 }
ef330312
PB
4702 }
4703
5f39ad47 4704 flag_rerun_cse_after_global_opts = 0;
ef330312
PB
4705 reload_completed = 0;
4706 epilogue_completed = 0;
23249ac4
DB
4707#ifdef STACK_REGS
4708 regstack_completed = 0;
4709#endif
ef330312
PB
4710
4711 /* Clear out the insn_length contents now that they are no
4712 longer valid. */
4713 init_insn_lengths ();
4714
4715 /* Show no temporary slots allocated. */
4716 init_temp_slots ();
4717
ef330312
PB
4718 free_bb_for_insn ();
4719
c2e84327
DM
4720 if (cfun->gimple_df)
4721 delete_tree_ssa (cfun);
55b34b5f 4722
051f8cc6
JH
4723 /* We can reduce stack alignment on call site only when we are sure that
4724 the function body just produced will be actually used in the final
4725 executable. */
4726 if (decl_binds_to_current_def_p (current_function_decl))
ef330312 4727 {
17b29c0a 4728 unsigned int pref = crtl->preferred_stack_boundary;
cb91fab0
JH
4729 if (crtl->stack_alignment_needed > crtl->preferred_stack_boundary)
4730 pref = crtl->stack_alignment_needed;
3dafb85c
ML
4731 cgraph_node::rtl_info (current_function_decl)
4732 ->preferred_incoming_stack_boundary = pref;
ef330312
PB
4733 }
4734
4735 /* Make sure volatile mem refs aren't considered valid operands for
4736 arithmetic insns. We must call this here if this is a nested inline
4737 function, since the above code leaves us in the init_recog state,
4738 and the function context push/pop code does not save/restore volatile_ok.
4739
4740 ??? Maybe it isn't necessary for expand_start_function to call this
4741 anymore if we do it here? */
4742
4743 init_recog_no_volatile ();
4744
4745 /* We're done with this function. Free up memory if we can. */
4746 free_after_parsing (cfun);
4747 free_after_compilation (cfun);
c2924966 4748 return 0;
ef330312
PB
4749}
4750
27a4cd48
DM
4751namespace {
4752
4753const pass_data pass_data_clean_state =
ef330312 4754{
27a4cd48
DM
4755 RTL_PASS, /* type */
4756 "*clean_state", /* name */
4757 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
4758 TV_FINAL, /* tv_id */
4759 0, /* properties_required */
4760 0, /* properties_provided */
4761 PROP_rtl, /* properties_destroyed */
4762 0, /* todo_flags_start */
4763 0, /* todo_flags_finish */
ef330312 4764};
27a4cd48
DM
4765
4766class pass_clean_state : public rtl_opt_pass
4767{
4768public:
c3284718
RS
4769 pass_clean_state (gcc::context *ctxt)
4770 : rtl_opt_pass (pass_data_clean_state, ctxt)
27a4cd48
DM
4771 {}
4772
4773 /* opt_pass methods: */
be55bfe6
TS
4774 virtual unsigned int execute (function *)
4775 {
4776 return rest_of_clean_state ();
4777 }
27a4cd48
DM
4778
4779}; // class pass_clean_state
4780
4781} // anon namespace
4782
4783rtl_opt_pass *
4784make_pass_clean_state (gcc::context *ctxt)
4785{
4786 return new pass_clean_state (ctxt);
4787}
27c07cc5 4788
026c3cfd 4789/* Return true if INSN is a call to the current function. */
26e288ba
TV
4790
4791static bool
fa7af581 4792self_recursive_call_p (rtx_insn *insn)
26e288ba
TV
4793{
4794 tree fndecl = get_call_fndecl (insn);
4795 return (fndecl == current_function_decl
4796 && decl_binds_to_current_def_p (fndecl));
4797}
4798
27c07cc5
RO
4799/* Collect hard register usage for the current function. */
4800
4801static void
4802collect_fn_hard_reg_usage (void)
4803{
fa7af581 4804 rtx_insn *insn;
4b29b965 4805#ifdef STACK_REGS
27c07cc5 4806 int i;
4b29b965 4807#endif
27c07cc5 4808 struct cgraph_rtl_info *node;
53f2f6c1 4809 HARD_REG_SET function_used_regs;
27c07cc5
RO
4810
4811 /* ??? To be removed when all the ports have been fixed. */
4812 if (!targetm.call_fusage_contains_non_callee_clobbers)
4813 return;
4814
53f2f6c1 4815 CLEAR_HARD_REG_SET (function_used_regs);
27c07cc5
RO
4816
4817 for (insn = get_insns (); insn != NULL_RTX; insn = next_insn (insn))
4818 {
4819 HARD_REG_SET insn_used_regs;
4820
4821 if (!NONDEBUG_INSN_P (insn))
4822 continue;
4823
26e288ba
TV
4824 if (CALL_P (insn)
4825 && !self_recursive_call_p (insn))
6621ab68
TV
4826 {
4827 if (!get_call_reg_set_usage (insn, &insn_used_regs,
4828 call_used_reg_set))
4829 return;
27c07cc5 4830
6621ab68
TV
4831 IOR_HARD_REG_SET (function_used_regs, insn_used_regs);
4832 }
27c07cc5 4833
6621ab68 4834 find_all_hard_reg_sets (insn, &insn_used_regs, false);
53f2f6c1 4835 IOR_HARD_REG_SET (function_used_regs, insn_used_regs);
27c07cc5
RO
4836 }
4837
4838 /* Be conservative - mark fixed and global registers as used. */
53f2f6c1 4839 IOR_HARD_REG_SET (function_used_regs, fixed_reg_set);
27c07cc5
RO
4840
4841#ifdef STACK_REGS
4842 /* Handle STACK_REGS conservatively, since the df-framework does not
4843 provide accurate information for them. */
4844
4845 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
53f2f6c1 4846 SET_HARD_REG_BIT (function_used_regs, i);
27c07cc5
RO
4847#endif
4848
5fea8186
TV
4849 /* The information we have gathered is only interesting if it exposes a
4850 register from the call_used_regs that is not used in this function. */
4851 if (hard_reg_set_subset_p (call_used_reg_set, function_used_regs))
4852 return;
4853
3dafb85c 4854 node = cgraph_node::rtl_info (current_function_decl);
53f2f6c1
TV
4855 gcc_assert (node != NULL);
4856
4857 COPY_HARD_REG_SET (node->function_used_regs, function_used_regs);
27c07cc5
RO
4858 node->function_used_regs_valid = 1;
4859}
4860
4861/* Get the declaration of the function called by INSN. */
4862
4863static tree
fa7af581 4864get_call_fndecl (rtx_insn *insn)
27c07cc5
RO
4865{
4866 rtx note, datum;
4867
4868 note = find_reg_note (insn, REG_CALL_DECL, NULL_RTX);
4869 if (note == NULL_RTX)
4870 return NULL_TREE;
4871
4872 datum = XEXP (note, 0);
4873 if (datum != NULL_RTX)
4874 return SYMBOL_REF_DECL (datum);
4875
4876 return NULL_TREE;
4877}
4878
4879/* Return the cgraph_rtl_info of the function called by INSN. Returns NULL for
4880 call targets that can be overwritten. */
4881
4882static struct cgraph_rtl_info *
fa7af581 4883get_call_cgraph_rtl_info (rtx_insn *insn)
27c07cc5
RO
4884{
4885 tree fndecl;
4886
4887 if (insn == NULL_RTX)
4888 return NULL;
4889
4890 fndecl = get_call_fndecl (insn);
4891 if (fndecl == NULL_TREE
4892 || !decl_binds_to_current_def_p (fndecl))
4893 return NULL;
4894
3dafb85c 4895 return cgraph_node::rtl_info (fndecl);
27c07cc5
RO
4896}
4897
4898/* Find hard registers used by function call instruction INSN, and return them
4899 in REG_SET. Return DEFAULT_SET in REG_SET if not found. */
4900
4901bool
86bf2d46 4902get_call_reg_set_usage (rtx_insn *insn, HARD_REG_SET *reg_set,
27c07cc5
RO
4903 HARD_REG_SET default_set)
4904{
1e288103 4905 if (flag_ipa_ra)
27c07cc5
RO
4906 {
4907 struct cgraph_rtl_info *node = get_call_cgraph_rtl_info (insn);
4908 if (node != NULL
4909 && node->function_used_regs_valid)
4910 {
4911 COPY_HARD_REG_SET (*reg_set, node->function_used_regs);
4912 AND_HARD_REG_SET (*reg_set, default_set);
4913 return true;
4914 }
4915 }
4916
4917 COPY_HARD_REG_SET (*reg_set, default_set);
4918 return false;
4919}