]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/ira.c
re PR rtl-optimization/57100 (ICE: in pre_and_rev_post_order_compute, at cfganal...
[thirdparty/gcc.git] / gcc / ira.c
CommitLineData
058e97ec 1/* Integrated Register Allocator (IRA) entry point.
d1e082c2 2 Copyright (C) 2006-2013 Free Software Foundation, Inc.
058e97ec
VM
3 Contributed by Vladimir Makarov <vmakarov@redhat.com>.
4
5This file is part of GCC.
6
7GCC is free software; you can redistribute it and/or modify it under
8the terms of the GNU General Public License as published by the Free
9Software Foundation; either version 3, or (at your option) any later
10version.
11
12GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13WARRANTY; without even the implied warranty of MERCHANTABILITY or
14FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15for more details.
16
17You should have received a copy of the GNU General Public License
18along with GCC; see the file COPYING3. If not see
19<http://www.gnu.org/licenses/>. */
20
21/* The integrated register allocator (IRA) is a
22 regional register allocator performing graph coloring on a top-down
23 traversal of nested regions. Graph coloring in a region is based
24 on Chaitin-Briggs algorithm. It is called integrated because
25 register coalescing, register live range splitting, and choosing a
26 better hard register are done on-the-fly during coloring. Register
27 coalescing and choosing a cheaper hard register is done by hard
28 register preferencing during hard register assigning. The live
29 range splitting is a byproduct of the regional register allocation.
30
31 Major IRA notions are:
32
33 o *Region* is a part of CFG where graph coloring based on
34 Chaitin-Briggs algorithm is done. IRA can work on any set of
35 nested CFG regions forming a tree. Currently the regions are
36 the entire function for the root region and natural loops for
37 the other regions. Therefore data structure representing a
38 region is called loop_tree_node.
39
1756cb66
VM
40 o *Allocno class* is a register class used for allocation of
41 given allocno. It means that only hard register of given
42 register class can be assigned to given allocno. In reality,
43 even smaller subset of (*profitable*) hard registers can be
44 assigned. In rare cases, the subset can be even smaller
45 because our modification of Chaitin-Briggs algorithm requires
46 that sets of hard registers can be assigned to allocnos forms a
47 forest, i.e. the sets can be ordered in a way where any
48 previous set is not intersected with given set or is a superset
49 of given set.
50
51 o *Pressure class* is a register class belonging to a set of
52 register classes containing all of the hard-registers available
53 for register allocation. The set of all pressure classes for a
54 target is defined in the corresponding machine-description file
55 according some criteria. Register pressure is calculated only
56 for pressure classes and it affects some IRA decisions as
57 forming allocation regions.
058e97ec
VM
58
59 o *Allocno* represents the live range of a pseudo-register in a
60 region. Besides the obvious attributes like the corresponding
1756cb66 61 pseudo-register number, allocno class, conflicting allocnos and
058e97ec
VM
62 conflicting hard-registers, there are a few allocno attributes
63 which are important for understanding the allocation algorithm:
64
1756cb66
VM
65 - *Live ranges*. This is a list of ranges of *program points*
66 where the allocno lives. Program points represent places
67 where a pseudo can be born or become dead (there are
058e97ec
VM
68 approximately two times more program points than the insns)
69 and they are represented by integers starting with 0. The
1756cb66
VM
70 live ranges are used to find conflicts between allocnos.
71 They also play very important role for the transformation of
72 the IRA internal representation of several regions into a one
73 region representation. The later is used during the reload
74 pass work because each allocno represents all of the
75 corresponding pseudo-registers.
058e97ec
VM
76
77 - *Hard-register costs*. This is a vector of size equal to the
1756cb66
VM
78 number of available hard-registers of the allocno class. The
79 cost of a callee-clobbered hard-register for an allocno is
80 increased by the cost of save/restore code around the calls
81 through the given allocno's life. If the allocno is a move
82 instruction operand and another operand is a hard-register of
83 the allocno class, the cost of the hard-register is decreased
84 by the move cost.
058e97ec
VM
85
86 When an allocno is assigned, the hard-register with minimal
87 full cost is used. Initially, a hard-register's full cost is
88 the corresponding value from the hard-register's cost vector.
89 If the allocno is connected by a *copy* (see below) to
90 another allocno which has just received a hard-register, the
91 cost of the hard-register is decreased. Before choosing a
92 hard-register for an allocno, the allocno's current costs of
93 the hard-registers are modified by the conflict hard-register
94 costs of all of the conflicting allocnos which are not
95 assigned yet.
96
97 - *Conflict hard-register costs*. This is a vector of the same
98 size as the hard-register costs vector. To permit an
99 unassigned allocno to get a better hard-register, IRA uses
100 this vector to calculate the final full cost of the
101 available hard-registers. Conflict hard-register costs of an
102 unassigned allocno are also changed with a change of the
103 hard-register cost of the allocno when a copy involving the
104 allocno is processed as described above. This is done to
105 show other unassigned allocnos that a given allocno prefers
106 some hard-registers in order to remove the move instruction
107 corresponding to the copy.
108
109 o *Cap*. If a pseudo-register does not live in a region but
110 lives in a nested region, IRA creates a special allocno called
111 a cap in the outer region. A region cap is also created for a
112 subregion cap.
113
114 o *Copy*. Allocnos can be connected by copies. Copies are used
115 to modify hard-register costs for allocnos during coloring.
116 Such modifications reflects a preference to use the same
117 hard-register for the allocnos connected by copies. Usually
118 copies are created for move insns (in this case it results in
119 register coalescing). But IRA also creates copies for operands
120 of an insn which should be assigned to the same hard-register
121 due to constraints in the machine description (it usually
122 results in removing a move generated in reload to satisfy
123 the constraints) and copies referring to the allocno which is
124 the output operand of an instruction and the allocno which is
125 an input operand dying in the instruction (creation of such
126 copies results in less register shuffling). IRA *does not*
127 create copies between the same register allocnos from different
128 regions because we use another technique for propagating
129 hard-register preference on the borders of regions.
130
131 Allocnos (including caps) for the upper region in the region tree
132 *accumulate* information important for coloring from allocnos with
133 the same pseudo-register from nested regions. This includes
134 hard-register and memory costs, conflicts with hard-registers,
135 allocno conflicts, allocno copies and more. *Thus, attributes for
136 allocnos in a region have the same values as if the region had no
137 subregions*. It means that attributes for allocnos in the
138 outermost region corresponding to the function have the same values
139 as though the allocation used only one region which is the entire
140 function. It also means that we can look at IRA work as if the
141 first IRA did allocation for all function then it improved the
142 allocation for loops then their subloops and so on.
143
144 IRA major passes are:
145
146 o Building IRA internal representation which consists of the
147 following subpasses:
148
149 * First, IRA builds regions and creates allocnos (file
150 ira-build.c) and initializes most of their attributes.
151
1756cb66
VM
152 * Then IRA finds an allocno class for each allocno and
153 calculates its initial (non-accumulated) cost of memory and
154 each hard-register of its allocno class (file ira-cost.c).
058e97ec
VM
155
156 * IRA creates live ranges of each allocno, calulates register
1756cb66 157 pressure for each pressure class in each region, sets up
058e97ec
VM
158 conflict hard registers for each allocno and info about calls
159 the allocno lives through (file ira-lives.c).
160
161 * IRA removes low register pressure loops from the regions
162 mostly to speed IRA up (file ira-build.c).
163
164 * IRA propagates accumulated allocno info from lower region
165 allocnos to corresponding upper region allocnos (file
166 ira-build.c).
167
168 * IRA creates all caps (file ira-build.c).
169
1756cb66
VM
170 * Having live-ranges of allocnos and their classes, IRA creates
171 conflicting allocnos for each allocno. Conflicting allocnos
172 are stored as a bit vector or array of pointers to the
173 conflicting allocnos whatever is more profitable (file
174 ira-conflicts.c). At this point IRA creates allocno copies.
058e97ec
VM
175
176 o Coloring. Now IRA has all necessary info to start graph coloring
177 process. It is done in each region on top-down traverse of the
178 region tree (file ira-color.c). There are following subpasses:
b8698a0f 179
1756cb66
VM
180 * Finding profitable hard registers of corresponding allocno
181 class for each allocno. For example, only callee-saved hard
182 registers are frequently profitable for allocnos living
183 through colors. If the profitable hard register set of
184 allocno does not form a tree based on subset relation, we use
185 some approximation to form the tree. This approximation is
186 used to figure out trivial colorability of allocnos. The
187 approximation is a pretty rare case.
188
058e97ec
VM
189 * Putting allocnos onto the coloring stack. IRA uses Briggs
190 optimistic coloring which is a major improvement over
191 Chaitin's coloring. Therefore IRA does not spill allocnos at
192 this point. There is some freedom in the order of putting
193 allocnos on the stack which can affect the final result of
1756cb66
VM
194 the allocation. IRA uses some heuristics to improve the
195 order.
196
197 We also use a modification of Chaitin-Briggs algorithm which
198 works for intersected register classes of allocnos. To
199 figure out trivial colorability of allocnos, the mentioned
200 above tree of hard register sets is used. To get an idea how
201 the algorithm works in i386 example, let us consider an
202 allocno to which any general hard register can be assigned.
203 If the allocno conflicts with eight allocnos to which only
204 EAX register can be assigned, given allocno is still
205 trivially colorable because all conflicting allocnos might be
206 assigned only to EAX and all other general hard registers are
207 still free.
208
209 To get an idea of the used trivial colorability criterion, it
210 is also useful to read article "Graph-Coloring Register
211 Allocation for Irregular Architectures" by Michael D. Smith
212 and Glen Holloway. Major difference between the article
213 approach and approach used in IRA is that Smith's approach
214 takes register classes only from machine description and IRA
215 calculate register classes from intermediate code too
216 (e.g. an explicit usage of hard registers in RTL code for
217 parameter passing can result in creation of additional
218 register classes which contain or exclude the hard
219 registers). That makes IRA approach useful for improving
220 coloring even for architectures with regular register files
221 and in fact some benchmarking shows the improvement for
222 regular class architectures is even bigger than for irregular
223 ones. Another difference is that Smith's approach chooses
224 intersection of classes of all insn operands in which a given
225 pseudo occurs. IRA can use bigger classes if it is still
226 more profitable than memory usage.
058e97ec
VM
227
228 * Popping the allocnos from the stack and assigning them hard
229 registers. If IRA can not assign a hard register to an
230 allocno and the allocno is coalesced, IRA undoes the
231 coalescing and puts the uncoalesced allocnos onto the stack in
232 the hope that some such allocnos will get a hard register
233 separately. If IRA fails to assign hard register or memory
234 is more profitable for it, IRA spills the allocno. IRA
235 assigns the allocno the hard-register with minimal full
236 allocation cost which reflects the cost of usage of the
237 hard-register for the allocno and cost of usage of the
238 hard-register for allocnos conflicting with given allocno.
239
1756cb66
VM
240 * Chaitin-Briggs coloring assigns as many pseudos as possible
241 to hard registers. After coloringh we try to improve
242 allocation with cost point of view. We improve the
243 allocation by spilling some allocnos and assigning the freed
244 hard registers to other allocnos if it decreases the overall
245 allocation cost.
246
058e97ec
VM
247 * After allono assigning in the region, IRA modifies the hard
248 register and memory costs for the corresponding allocnos in
249 the subregions to reflect the cost of possible loads, stores,
250 or moves on the border of the region and its subregions.
251 When default regional allocation algorithm is used
252 (-fira-algorithm=mixed), IRA just propagates the assignment
253 for allocnos if the register pressure in the region for the
1756cb66
VM
254 corresponding pressure class is less than number of available
255 hard registers for given pressure class.
058e97ec
VM
256
257 o Spill/restore code moving. When IRA performs an allocation
258 by traversing regions in top-down order, it does not know what
259 happens below in the region tree. Therefore, sometimes IRA
260 misses opportunities to perform a better allocation. A simple
261 optimization tries to improve allocation in a region having
262 subregions and containing in another region. If the
263 corresponding allocnos in the subregion are spilled, it spills
264 the region allocno if it is profitable. The optimization
265 implements a simple iterative algorithm performing profitable
266 transformations while they are still possible. It is fast in
267 practice, so there is no real need for a better time complexity
268 algorithm.
269
1756cb66
VM
270 o Code change. After coloring, two allocnos representing the
271 same pseudo-register outside and inside a region respectively
272 may be assigned to different locations (hard-registers or
273 memory). In this case IRA creates and uses a new
274 pseudo-register inside the region and adds code to move allocno
275 values on the region's borders. This is done during top-down
276 traversal of the regions (file ira-emit.c). In some
277 complicated cases IRA can create a new allocno to move allocno
278 values (e.g. when a swap of values stored in two hard-registers
279 is needed). At this stage, the new allocno is marked as
280 spilled. IRA still creates the pseudo-register and the moves
281 on the region borders even when both allocnos were assigned to
282 the same hard-register. If the reload pass spills a
283 pseudo-register for some reason, the effect will be smaller
284 because another allocno will still be in the hard-register. In
285 most cases, this is better then spilling both allocnos. If
286 reload does not change the allocation for the two
287 pseudo-registers, the trivial move will be removed by
288 post-reload optimizations. IRA does not generate moves for
058e97ec
VM
289 allocnos assigned to the same hard register when the default
290 regional allocation algorithm is used and the register pressure
1756cb66
VM
291 in the region for the corresponding pressure class is less than
292 number of available hard registers for given pressure class.
058e97ec
VM
293 IRA also does some optimizations to remove redundant stores and
294 to reduce code duplication on the region borders.
295
296 o Flattening internal representation. After changing code, IRA
297 transforms its internal representation for several regions into
298 one region representation (file ira-build.c). This process is
299 called IR flattening. Such process is more complicated than IR
300 rebuilding would be, but is much faster.
301
302 o After IR flattening, IRA tries to assign hard registers to all
303 spilled allocnos. This is impelemented by a simple and fast
304 priority coloring algorithm (see function
305 ira_reassign_conflict_allocnos::ira-color.c). Here new allocnos
306 created during the code change pass can be assigned to hard
307 registers.
308
309 o At the end IRA calls the reload pass. The reload pass
310 communicates with IRA through several functions in file
311 ira-color.c to improve its decisions in
312
313 * sharing stack slots for the spilled pseudos based on IRA info
314 about pseudo-register conflicts.
315
316 * reassigning hard-registers to all spilled pseudos at the end
317 of each reload iteration.
318
319 * choosing a better hard-register to spill based on IRA info
320 about pseudo-register live ranges and the register pressure
321 in places where the pseudo-register lives.
322
323 IRA uses a lot of data representing the target processors. These
324 data are initilized in file ira.c.
325
326 If function has no loops (or the loops are ignored when
327 -fira-algorithm=CB is used), we have classic Chaitin-Briggs
328 coloring (only instead of separate pass of coalescing, we use hard
329 register preferencing). In such case, IRA works much faster
330 because many things are not made (like IR flattening, the
331 spill/restore optimization, and the code change).
332
333 Literature is worth to read for better understanding the code:
334
335 o Preston Briggs, Keith D. Cooper, Linda Torczon. Improvements to
336 Graph Coloring Register Allocation.
337
338 o David Callahan, Brian Koblenz. Register allocation via
339 hierarchical graph coloring.
340
341 o Keith Cooper, Anshuman Dasgupta, Jason Eckhardt. Revisiting Graph
342 Coloring Register Allocation: A Study of the Chaitin-Briggs and
343 Callahan-Koblenz Algorithms.
344
345 o Guei-Yuan Lueh, Thomas Gross, and Ali-Reza Adl-Tabatabai. Global
346 Register Allocation Based on Graph Fusion.
347
1756cb66
VM
348 o Michael D. Smith and Glenn Holloway. Graph-Coloring Register
349 Allocation for Irregular Architectures
350
058e97ec
VM
351 o Vladimir Makarov. The Integrated Register Allocator for GCC.
352
353 o Vladimir Makarov. The top-down register allocator for irregular
354 register file architectures.
355
356*/
357
358
359#include "config.h"
360#include "system.h"
361#include "coretypes.h"
362#include "tm.h"
363#include "regs.h"
4d648807 364#include "tree.h"
058e97ec
VM
365#include "rtl.h"
366#include "tm_p.h"
367#include "target.h"
368#include "flags.h"
369#include "obstack.h"
370#include "bitmap.h"
371#include "hard-reg-set.h"
372#include "basic-block.h"
7a8cba34 373#include "df.h"
058e97ec
VM
374#include "expr.h"
375#include "recog.h"
376#include "params.h"
058e97ec
VM
377#include "tree-pass.h"
378#include "output.h"
2af2dbdc 379#include "except.h"
058e97ec 380#include "reload.h"
718f9c0f 381#include "diagnostic-core.h"
6399c0ab 382#include "function.h"
058e97ec
VM
383#include "ggc.h"
384#include "ira-int.h"
55a2c322 385#include "lra.h"
b0c11403 386#include "dce.h"
acf41a74 387#include "dbgcnt.h"
058e97ec 388
afcc66c4
RS
389struct target_ira default_target_ira;
390struct target_ira_int default_target_ira_int;
391#if SWITCHABLE_TARGET
392struct target_ira *this_target_ira = &default_target_ira;
393struct target_ira_int *this_target_ira_int = &default_target_ira_int;
394#endif
395
058e97ec
VM
396/* A modified value of flag `-fira-verbose' used internally. */
397int internal_flag_ira_verbose;
398
399/* Dump file of the allocator if it is not NULL. */
400FILE *ira_dump_file;
401
058e97ec
VM
402/* The number of elements in the following array. */
403int ira_spilled_reg_stack_slots_num;
404
405/* The following array contains info about spilled pseudo-registers
406 stack slots used in current function so far. */
407struct ira_spilled_reg_stack_slot *ira_spilled_reg_stack_slots;
408
ae2b9cb6
BS
409/* Correspondingly overall cost of the allocation, overall cost before
410 reload, cost of the allocnos assigned to hard-registers, cost of
411 the allocnos assigned to memory, cost of loads, stores and register
412 move insns generated for pseudo-register live range splitting (see
413 ira-emit.c). */
414int ira_overall_cost, overall_cost_before;
058e97ec
VM
415int ira_reg_cost, ira_mem_cost;
416int ira_load_cost, ira_store_cost, ira_shuffle_cost;
417int ira_move_loops_num, ira_additional_jumps_num;
418
2af2dbdc
VM
419/* All registers that can be eliminated. */
420
421HARD_REG_SET eliminable_regset;
422
70cc3288
VM
423/* Value of max_reg_num () before IRA work start. This value helps
424 us to recognize a situation when new pseudos were created during
425 IRA work. */
426static int max_regno_before_ira;
427
058e97ec
VM
428/* Temporary hard reg set used for a different calculation. */
429static HARD_REG_SET temp_hard_regset;
430
e80ccebc
RS
431#define last_mode_for_init_move_cost \
432 (this_target_ira_int->x_last_mode_for_init_move_cost)
058e97ec
VM
433\f
434
435/* The function sets up the map IRA_REG_MODE_HARD_REGSET. */
436static void
437setup_reg_mode_hard_regset (void)
438{
439 int i, m, hard_regno;
440
441 for (m = 0; m < NUM_MACHINE_MODES; m++)
442 for (hard_regno = 0; hard_regno < FIRST_PSEUDO_REGISTER; hard_regno++)
443 {
444 CLEAR_HARD_REG_SET (ira_reg_mode_hard_regset[hard_regno][m]);
445 for (i = hard_regno_nregs[hard_regno][m] - 1; i >= 0; i--)
446 if (hard_regno + i < FIRST_PSEUDO_REGISTER)
447 SET_HARD_REG_BIT (ira_reg_mode_hard_regset[hard_regno][m],
448 hard_regno + i);
449 }
450}
451
452\f
afcc66c4
RS
453#define no_unit_alloc_regs \
454 (this_target_ira_int->x_no_unit_alloc_regs)
058e97ec
VM
455
456/* The function sets up the three arrays declared above. */
457static void
458setup_class_hard_regs (void)
459{
460 int cl, i, hard_regno, n;
461 HARD_REG_SET processed_hard_reg_set;
462
463 ira_assert (SHRT_MAX >= FIRST_PSEUDO_REGISTER);
058e97ec
VM
464 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
465 {
466 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
467 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
468 CLEAR_HARD_REG_SET (processed_hard_reg_set);
7db7ed3c 469 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
0583835c 470 {
854edfcd
VM
471 ira_non_ordered_class_hard_regs[cl][i] = -1;
472 ira_class_hard_reg_index[cl][i] = -1;
0583835c 473 }
058e97ec
VM
474 for (n = 0, i = 0; i < FIRST_PSEUDO_REGISTER; i++)
475 {
476#ifdef REG_ALLOC_ORDER
477 hard_regno = reg_alloc_order[i];
478#else
479 hard_regno = i;
b8698a0f 480#endif
058e97ec
VM
481 if (TEST_HARD_REG_BIT (processed_hard_reg_set, hard_regno))
482 continue;
483 SET_HARD_REG_BIT (processed_hard_reg_set, hard_regno);
484 if (! TEST_HARD_REG_BIT (temp_hard_regset, hard_regno))
485 ira_class_hard_reg_index[cl][hard_regno] = -1;
486 else
487 {
488 ira_class_hard_reg_index[cl][hard_regno] = n;
489 ira_class_hard_regs[cl][n++] = hard_regno;
490 }
491 }
492 ira_class_hard_regs_num[cl] = n;
0583835c
VM
493 for (n = 0, i = 0; i < FIRST_PSEUDO_REGISTER; i++)
494 if (TEST_HARD_REG_BIT (temp_hard_regset, i))
495 ira_non_ordered_class_hard_regs[cl][n++] = i;
496 ira_assert (ira_class_hard_regs_num[cl] == n);
058e97ec
VM
497 }
498}
499
058e97ec
VM
500/* Set up global variables defining info about hard registers for the
501 allocation. These depend on USE_HARD_FRAME_P whose TRUE value means
502 that we can use the hard frame pointer for the allocation. */
503static void
504setup_alloc_regs (bool use_hard_frame_p)
505{
5a733826
BS
506#ifdef ADJUST_REG_ALLOC_ORDER
507 ADJUST_REG_ALLOC_ORDER;
508#endif
058e97ec
VM
509 COPY_HARD_REG_SET (no_unit_alloc_regs, fixed_reg_set);
510 if (! use_hard_frame_p)
511 SET_HARD_REG_BIT (no_unit_alloc_regs, HARD_FRAME_POINTER_REGNUM);
512 setup_class_hard_regs ();
058e97ec
VM
513}
514
515\f
516
1756cb66
VM
517#define alloc_reg_class_subclasses \
518 (this_target_ira_int->x_alloc_reg_class_subclasses)
519
520/* Initialize the table of subclasses of each reg class. */
521static void
522setup_reg_subclasses (void)
523{
524 int i, j;
525 HARD_REG_SET temp_hard_regset2;
526
527 for (i = 0; i < N_REG_CLASSES; i++)
528 for (j = 0; j < N_REG_CLASSES; j++)
529 alloc_reg_class_subclasses[i][j] = LIM_REG_CLASSES;
530
531 for (i = 0; i < N_REG_CLASSES; i++)
532 {
533 if (i == (int) NO_REGS)
534 continue;
535
536 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[i]);
537 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
538 if (hard_reg_set_empty_p (temp_hard_regset))
539 continue;
540 for (j = 0; j < N_REG_CLASSES; j++)
541 if (i != j)
542 {
543 enum reg_class *p;
544
545 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[j]);
546 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
547 if (! hard_reg_set_subset_p (temp_hard_regset,
548 temp_hard_regset2))
549 continue;
550 p = &alloc_reg_class_subclasses[j][0];
551 while (*p != LIM_REG_CLASSES) p++;
552 *p = (enum reg_class) i;
553 }
554 }
555}
556
557\f
558
559/* Set up IRA_MEMORY_MOVE_COST and IRA_MAX_MEMORY_MOVE_COST. */
058e97ec
VM
560static void
561setup_class_subset_and_memory_move_costs (void)
562{
1756cb66 563 int cl, cl2, mode, cost;
058e97ec
VM
564 HARD_REG_SET temp_hard_regset2;
565
566 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
567 ira_memory_move_cost[mode][NO_REGS][0]
568 = ira_memory_move_cost[mode][NO_REGS][1] = SHRT_MAX;
569 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
570 {
571 if (cl != (int) NO_REGS)
572 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
573 {
1756cb66
VM
574 ira_max_memory_move_cost[mode][cl][0]
575 = ira_memory_move_cost[mode][cl][0]
576 = memory_move_cost ((enum machine_mode) mode,
6f76a878 577 (reg_class_t) cl, false);
1756cb66
VM
578 ira_max_memory_move_cost[mode][cl][1]
579 = ira_memory_move_cost[mode][cl][1]
580 = memory_move_cost ((enum machine_mode) mode,
6f76a878 581 (reg_class_t) cl, true);
058e97ec
VM
582 /* Costs for NO_REGS are used in cost calculation on the
583 1st pass when the preferred register classes are not
584 known yet. In this case we take the best scenario. */
585 if (ira_memory_move_cost[mode][NO_REGS][0]
586 > ira_memory_move_cost[mode][cl][0])
1756cb66
VM
587 ira_max_memory_move_cost[mode][NO_REGS][0]
588 = ira_memory_move_cost[mode][NO_REGS][0]
058e97ec
VM
589 = ira_memory_move_cost[mode][cl][0];
590 if (ira_memory_move_cost[mode][NO_REGS][1]
591 > ira_memory_move_cost[mode][cl][1])
1756cb66
VM
592 ira_max_memory_move_cost[mode][NO_REGS][1]
593 = ira_memory_move_cost[mode][NO_REGS][1]
058e97ec
VM
594 = ira_memory_move_cost[mode][cl][1];
595 }
058e97ec 596 }
1756cb66
VM
597 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
598 for (cl2 = (int) N_REG_CLASSES - 1; cl2 >= 0; cl2--)
599 {
600 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
601 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
602 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl2]);
603 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
604 ira_class_subset_p[cl][cl2]
605 = hard_reg_set_subset_p (temp_hard_regset, temp_hard_regset2);
606 if (! hard_reg_set_empty_p (temp_hard_regset2)
607 && hard_reg_set_subset_p (reg_class_contents[cl2],
608 reg_class_contents[cl]))
609 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
610 {
611 cost = ira_memory_move_cost[mode][cl2][0];
612 if (cost > ira_max_memory_move_cost[mode][cl][0])
613 ira_max_memory_move_cost[mode][cl][0] = cost;
614 cost = ira_memory_move_cost[mode][cl2][1];
615 if (cost > ira_max_memory_move_cost[mode][cl][1])
616 ira_max_memory_move_cost[mode][cl][1] = cost;
617 }
618 }
619 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
620 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
621 {
622 ira_memory_move_cost[mode][cl][0]
623 = ira_max_memory_move_cost[mode][cl][0];
624 ira_memory_move_cost[mode][cl][1]
625 = ira_max_memory_move_cost[mode][cl][1];
626 }
627 setup_reg_subclasses ();
058e97ec
VM
628}
629
630\f
631
632/* Define the following macro if allocation through malloc if
633 preferable. */
634#define IRA_NO_OBSTACK
635
636#ifndef IRA_NO_OBSTACK
637/* Obstack used for storing all dynamic data (except bitmaps) of the
638 IRA. */
639static struct obstack ira_obstack;
640#endif
641
642/* Obstack used for storing all bitmaps of the IRA. */
643static struct bitmap_obstack ira_bitmap_obstack;
644
645/* Allocate memory of size LEN for IRA data. */
646void *
647ira_allocate (size_t len)
648{
649 void *res;
650
651#ifndef IRA_NO_OBSTACK
652 res = obstack_alloc (&ira_obstack, len);
653#else
654 res = xmalloc (len);
655#endif
656 return res;
657}
658
058e97ec
VM
659/* Free memory ADDR allocated for IRA data. */
660void
661ira_free (void *addr ATTRIBUTE_UNUSED)
662{
663#ifndef IRA_NO_OBSTACK
664 /* do nothing */
665#else
666 free (addr);
667#endif
668}
669
670
671/* Allocate and returns bitmap for IRA. */
672bitmap
673ira_allocate_bitmap (void)
674{
675 return BITMAP_ALLOC (&ira_bitmap_obstack);
676}
677
678/* Free bitmap B allocated for IRA. */
679void
680ira_free_bitmap (bitmap b ATTRIBUTE_UNUSED)
681{
682 /* do nothing */
683}
684
685\f
686
687/* Output information about allocation of all allocnos (except for
688 caps) into file F. */
689void
690ira_print_disposition (FILE *f)
691{
692 int i, n, max_regno;
693 ira_allocno_t a;
694 basic_block bb;
695
696 fprintf (f, "Disposition:");
697 max_regno = max_reg_num ();
698 for (n = 0, i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
699 for (a = ira_regno_allocno_map[i];
700 a != NULL;
701 a = ALLOCNO_NEXT_REGNO_ALLOCNO (a))
702 {
703 if (n % 4 == 0)
704 fprintf (f, "\n");
705 n++;
706 fprintf (f, " %4d:r%-4d", ALLOCNO_NUM (a), ALLOCNO_REGNO (a));
707 if ((bb = ALLOCNO_LOOP_TREE_NODE (a)->bb) != NULL)
708 fprintf (f, "b%-3d", bb->index);
709 else
2608d841 710 fprintf (f, "l%-3d", ALLOCNO_LOOP_TREE_NODE (a)->loop_num);
058e97ec
VM
711 if (ALLOCNO_HARD_REGNO (a) >= 0)
712 fprintf (f, " %3d", ALLOCNO_HARD_REGNO (a));
713 else
714 fprintf (f, " mem");
715 }
716 fprintf (f, "\n");
717}
718
719/* Outputs information about allocation of all allocnos into
720 stderr. */
721void
722ira_debug_disposition (void)
723{
724 ira_print_disposition (stderr);
725}
726
727\f
058e97ec 728
1756cb66
VM
729/* Set up ira_stack_reg_pressure_class which is the biggest pressure
730 register class containing stack registers or NO_REGS if there are
731 no stack registers. To find this class, we iterate through all
732 register pressure classes and choose the first register pressure
733 class containing all the stack registers and having the biggest
734 size. */
fe82cdfb 735static void
1756cb66
VM
736setup_stack_reg_pressure_class (void)
737{
738 ira_stack_reg_pressure_class = NO_REGS;
739#ifdef STACK_REGS
740 {
741 int i, best, size;
742 enum reg_class cl;
743 HARD_REG_SET temp_hard_regset2;
744
745 CLEAR_HARD_REG_SET (temp_hard_regset);
746 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
747 SET_HARD_REG_BIT (temp_hard_regset, i);
748 best = 0;
749 for (i = 0; i < ira_pressure_classes_num; i++)
750 {
751 cl = ira_pressure_classes[i];
752 COPY_HARD_REG_SET (temp_hard_regset2, temp_hard_regset);
753 AND_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl]);
754 size = hard_reg_set_size (temp_hard_regset2);
755 if (best < size)
756 {
757 best = size;
758 ira_stack_reg_pressure_class = cl;
759 }
760 }
761 }
762#endif
763}
764
765/* Find pressure classes which are register classes for which we
766 calculate register pressure in IRA, register pressure sensitive
767 insn scheduling, and register pressure sensitive loop invariant
768 motion.
769
770 To make register pressure calculation easy, we always use
771 non-intersected register pressure classes. A move of hard
772 registers from one register pressure class is not more expensive
773 than load and store of the hard registers. Most likely an allocno
774 class will be a subset of a register pressure class and in many
775 cases a register pressure class. That makes usage of register
776 pressure classes a good approximation to find a high register
777 pressure. */
778static void
779setup_pressure_classes (void)
058e97ec 780{
1756cb66
VM
781 int cost, i, n, curr;
782 int cl, cl2;
783 enum reg_class pressure_classes[N_REG_CLASSES];
784 int m;
058e97ec 785 HARD_REG_SET temp_hard_regset2;
1756cb66 786 bool insert_p;
058e97ec 787
1756cb66
VM
788 n = 0;
789 for (cl = 0; cl < N_REG_CLASSES; cl++)
058e97ec 790 {
f508f827 791 if (ira_class_hard_regs_num[cl] == 0)
058e97ec 792 continue;
f508f827 793 if (ira_class_hard_regs_num[cl] != 1
574e418a
VM
794 /* A register class without subclasses may contain a few
795 hard registers and movement between them is costly
796 (e.g. SPARC FPCC registers). We still should consider it
797 as a candidate for a pressure class. */
af2b97c4 798 && alloc_reg_class_subclasses[cl][0] < cl)
1756cb66 799 {
113a5be6
VM
800 /* Check that the moves between any hard registers of the
801 current class are not more expensive for a legal mode
802 than load/store of the hard registers of the current
803 class. Such class is a potential candidate to be a
804 register pressure class. */
805 for (m = 0; m < NUM_MACHINE_MODES; m++)
806 {
807 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
808 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
809 AND_COMPL_HARD_REG_SET (temp_hard_regset,
810 ira_prohibited_class_mode_regs[cl][m]);
811 if (hard_reg_set_empty_p (temp_hard_regset))
812 continue;
813 ira_init_register_move_cost_if_necessary ((enum machine_mode) m);
814 cost = ira_register_move_cost[m][cl][cl];
815 if (cost <= ira_max_memory_move_cost[m][cl][1]
816 || cost <= ira_max_memory_move_cost[m][cl][0])
817 break;
818 }
819 if (m >= NUM_MACHINE_MODES)
1756cb66 820 continue;
1756cb66 821 }
1756cb66
VM
822 curr = 0;
823 insert_p = true;
824 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
825 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
826 /* Remove so far added pressure classes which are subset of the
827 current candidate class. Prefer GENERAL_REGS as a pressure
828 register class to another class containing the same
829 allocatable hard registers. We do this because machine
830 dependent cost hooks might give wrong costs for the latter
831 class but always give the right cost for the former class
832 (GENERAL_REGS). */
833 for (i = 0; i < n; i++)
834 {
835 cl2 = pressure_classes[i];
836 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl2]);
837 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
838 if (hard_reg_set_subset_p (temp_hard_regset, temp_hard_regset2)
839 && (! hard_reg_set_equal_p (temp_hard_regset, temp_hard_regset2)
840 || cl2 == (int) GENERAL_REGS))
841 {
842 pressure_classes[curr++] = (enum reg_class) cl2;
843 insert_p = false;
058e97ec 844 continue;
1756cb66
VM
845 }
846 if (hard_reg_set_subset_p (temp_hard_regset2, temp_hard_regset)
847 && (! hard_reg_set_equal_p (temp_hard_regset2, temp_hard_regset)
848 || cl == (int) GENERAL_REGS))
849 continue;
113a5be6
VM
850 if (hard_reg_set_equal_p (temp_hard_regset2, temp_hard_regset))
851 insert_p = false;
1756cb66
VM
852 pressure_classes[curr++] = (enum reg_class) cl2;
853 }
854 /* If the current candidate is a subset of a so far added
855 pressure class, don't add it to the list of the pressure
856 classes. */
857 if (insert_p)
858 pressure_classes[curr++] = (enum reg_class) cl;
859 n = curr;
fe82cdfb 860 }
1756cb66 861#ifdef ENABLE_IRA_CHECKING
113a5be6
VM
862 {
863 HARD_REG_SET ignore_hard_regs;
864
865 /* Check pressure classes correctness: here we check that hard
866 registers from all register pressure classes contains all hard
867 registers available for the allocation. */
868 CLEAR_HARD_REG_SET (temp_hard_regset);
869 CLEAR_HARD_REG_SET (temp_hard_regset2);
870 COPY_HARD_REG_SET (ignore_hard_regs, no_unit_alloc_regs);
871 for (cl = 0; cl < LIM_REG_CLASSES; cl++)
872 {
873 /* For some targets (like MIPS with MD_REGS), there are some
874 classes with hard registers available for allocation but
875 not able to hold value of any mode. */
876 for (m = 0; m < NUM_MACHINE_MODES; m++)
877 if (contains_reg_of_mode[cl][m])
878 break;
879 if (m >= NUM_MACHINE_MODES)
880 {
881 IOR_HARD_REG_SET (ignore_hard_regs, reg_class_contents[cl]);
882 continue;
883 }
884 for (i = 0; i < n; i++)
885 if ((int) pressure_classes[i] == cl)
886 break;
887 IOR_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl]);
888 if (i < n)
889 IOR_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
890 }
891 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
892 /* Some targets (like SPARC with ICC reg) have alocatable regs
893 for which no reg class is defined. */
894 if (REGNO_REG_CLASS (i) == NO_REGS)
895 SET_HARD_REG_BIT (ignore_hard_regs, i);
896 AND_COMPL_HARD_REG_SET (temp_hard_regset, ignore_hard_regs);
897 AND_COMPL_HARD_REG_SET (temp_hard_regset2, ignore_hard_regs);
898 ira_assert (hard_reg_set_subset_p (temp_hard_regset2, temp_hard_regset));
899 }
1756cb66
VM
900#endif
901 ira_pressure_classes_num = 0;
902 for (i = 0; i < n; i++)
903 {
904 cl = (int) pressure_classes[i];
905 ira_reg_pressure_class_p[cl] = true;
906 ira_pressure_classes[ira_pressure_classes_num++] = (enum reg_class) cl;
907 }
908 setup_stack_reg_pressure_class ();
058e97ec
VM
909}
910
165f639c
VM
911/* Set up IRA_UNIFORM_CLASS_P. Uniform class is a register class
912 whose register move cost between any registers of the class is the
913 same as for all its subclasses. We use the data to speed up the
914 2nd pass of calculations of allocno costs. */
915static void
916setup_uniform_class_p (void)
917{
918 int i, cl, cl2, m;
919
920 for (cl = 0; cl < N_REG_CLASSES; cl++)
921 {
922 ira_uniform_class_p[cl] = false;
923 if (ira_class_hard_regs_num[cl] == 0)
924 continue;
925 /* We can not use alloc_reg_class_subclasses here because move
926 cost hooks does not take into account that some registers are
927 unavailable for the subtarget. E.g. for i686, INT_SSE_REGS
928 is element of alloc_reg_class_subclasses for GENERAL_REGS
929 because SSE regs are unavailable. */
930 for (i = 0; (cl2 = reg_class_subclasses[cl][i]) != LIM_REG_CLASSES; i++)
931 {
932 if (ira_class_hard_regs_num[cl2] == 0)
933 continue;
934 for (m = 0; m < NUM_MACHINE_MODES; m++)
935 if (contains_reg_of_mode[cl][m] && contains_reg_of_mode[cl2][m])
936 {
937 ira_init_register_move_cost_if_necessary ((enum machine_mode) m);
938 if (ira_register_move_cost[m][cl][cl]
939 != ira_register_move_cost[m][cl2][cl2])
940 break;
941 }
942 if (m < NUM_MACHINE_MODES)
943 break;
944 }
945 if (cl2 == LIM_REG_CLASSES)
946 ira_uniform_class_p[cl] = true;
947 }
948}
949
1756cb66
VM
950/* Set up IRA_ALLOCNO_CLASSES, IRA_ALLOCNO_CLASSES_NUM,
951 IRA_IMPORTANT_CLASSES, and IRA_IMPORTANT_CLASSES_NUM.
952
953 Target may have many subtargets and not all target hard regiters can
954 be used for allocation, e.g. x86 port in 32-bit mode can not use
955 hard registers introduced in x86-64 like r8-r15). Some classes
956 might have the same allocatable hard registers, e.g. INDEX_REGS
957 and GENERAL_REGS in x86 port in 32-bit mode. To decrease different
958 calculations efforts we introduce allocno classes which contain
959 unique non-empty sets of allocatable hard-registers.
960
961 Pseudo class cost calculation in ira-costs.c is very expensive.
962 Therefore we are trying to decrease number of classes involved in
963 such calculation. Register classes used in the cost calculation
964 are called important classes. They are allocno classes and other
965 non-empty classes whose allocatable hard register sets are inside
966 of an allocno class hard register set. From the first sight, it
967 looks like that they are just allocno classes. It is not true. In
968 example of x86-port in 32-bit mode, allocno classes will contain
969 GENERAL_REGS but not LEGACY_REGS (because allocatable hard
970 registers are the same for the both classes). The important
971 classes will contain GENERAL_REGS and LEGACY_REGS. It is done
972 because a machine description insn constraint may refers for
973 LEGACY_REGS and code in ira-costs.c is mostly base on investigation
974 of the insn constraints. */
058e97ec 975static void
1756cb66 976setup_allocno_and_important_classes (void)
058e97ec 977{
32e8bb8e 978 int i, j, n, cl;
db1a8d98 979 bool set_p;
058e97ec 980 HARD_REG_SET temp_hard_regset2;
7db7ed3c
VM
981 static enum reg_class classes[LIM_REG_CLASSES + 1];
982
1756cb66
VM
983 n = 0;
984 /* Collect classes which contain unique sets of allocatable hard
985 registers. Prefer GENERAL_REGS to other classes containing the
986 same set of hard registers. */
a58dfa49 987 for (i = 0; i < LIM_REG_CLASSES; i++)
99710245 988 {
1756cb66
VM
989 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[i]);
990 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
991 for (j = 0; j < n; j++)
7db7ed3c 992 {
1756cb66
VM
993 cl = classes[j];
994 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl]);
995 AND_COMPL_HARD_REG_SET (temp_hard_regset2,
996 no_unit_alloc_regs);
997 if (hard_reg_set_equal_p (temp_hard_regset,
998 temp_hard_regset2))
999 break;
7db7ed3c 1000 }
1756cb66
VM
1001 if (j >= n)
1002 classes[n++] = (enum reg_class) i;
1003 else if (i == GENERAL_REGS)
1004 /* Prefer general regs. For i386 example, it means that
1005 we prefer GENERAL_REGS over INDEX_REGS or LEGACY_REGS
1006 (all of them consists of the same available hard
1007 registers). */
1008 classes[j] = (enum reg_class) i;
7db7ed3c 1009 }
1756cb66 1010 classes[n] = LIM_REG_CLASSES;
058e97ec 1011
1756cb66
VM
1012 /* Set up classes which can be used for allocnos as classes
1013 conatining non-empty unique sets of allocatable hard
1014 registers. */
1015 ira_allocno_classes_num = 0;
058e97ec 1016 for (i = 0; (cl = classes[i]) != LIM_REG_CLASSES; i++)
3e575fe2 1017 if (ira_class_hard_regs_num[cl] > 0)
1756cb66 1018 ira_allocno_classes[ira_allocno_classes_num++] = (enum reg_class) cl;
058e97ec 1019 ira_important_classes_num = 0;
1756cb66
VM
1020 /* Add non-allocno classes containing to non-empty set of
1021 allocatable hard regs. */
058e97ec 1022 for (cl = 0; cl < N_REG_CLASSES; cl++)
3e575fe2
RS
1023 if (ira_class_hard_regs_num[cl] > 0)
1024 {
1025 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
1026 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
1027 set_p = false;
1028 for (j = 0; j < ira_allocno_classes_num; j++)
1029 {
1030 COPY_HARD_REG_SET (temp_hard_regset2,
1031 reg_class_contents[ira_allocno_classes[j]]);
1032 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
1033 if ((enum reg_class) cl == ira_allocno_classes[j])
1034 break;
1035 else if (hard_reg_set_subset_p (temp_hard_regset,
1036 temp_hard_regset2))
1037 set_p = true;
1038 }
1039 if (set_p && j >= ira_allocno_classes_num)
1040 ira_important_classes[ira_important_classes_num++]
1041 = (enum reg_class) cl;
1042 }
1756cb66
VM
1043 /* Now add allocno classes to the important classes. */
1044 for (j = 0; j < ira_allocno_classes_num; j++)
db1a8d98 1045 ira_important_classes[ira_important_classes_num++]
1756cb66
VM
1046 = ira_allocno_classes[j];
1047 for (cl = 0; cl < N_REG_CLASSES; cl++)
1048 {
1049 ira_reg_allocno_class_p[cl] = false;
1050 ira_reg_pressure_class_p[cl] = false;
1051 }
1052 for (j = 0; j < ira_allocno_classes_num; j++)
1053 ira_reg_allocno_class_p[ira_allocno_classes[j]] = true;
1054 setup_pressure_classes ();
165f639c 1055 setup_uniform_class_p ();
058e97ec 1056}
058e97ec 1057
1756cb66
VM
1058/* Setup translation in CLASS_TRANSLATE of all classes into a class
1059 given by array CLASSES of length CLASSES_NUM. The function is used
1060 make translation any reg class to an allocno class or to an
1061 pressure class. This translation is necessary for some
1062 calculations when we can use only allocno or pressure classes and
1063 such translation represents an approximate representation of all
1064 classes.
1065
1066 The translation in case when allocatable hard register set of a
1067 given class is subset of allocatable hard register set of a class
1068 in CLASSES is pretty simple. We use smallest classes from CLASSES
1069 containing a given class. If allocatable hard register set of a
1070 given class is not a subset of any corresponding set of a class
1071 from CLASSES, we use the cheapest (with load/store point of view)
1072 class from CLASSES whose set intersects with given class set */
058e97ec 1073static void
1756cb66
VM
1074setup_class_translate_array (enum reg_class *class_translate,
1075 int classes_num, enum reg_class *classes)
058e97ec 1076{
32e8bb8e 1077 int cl, mode;
1756cb66 1078 enum reg_class aclass, best_class, *cl_ptr;
058e97ec
VM
1079 int i, cost, min_cost, best_cost;
1080
1081 for (cl = 0; cl < N_REG_CLASSES; cl++)
1756cb66 1082 class_translate[cl] = NO_REGS;
b8698a0f 1083
1756cb66 1084 for (i = 0; i < classes_num; i++)
058e97ec 1085 {
1756cb66
VM
1086 aclass = classes[i];
1087 for (cl_ptr = &alloc_reg_class_subclasses[aclass][0];
1088 (cl = *cl_ptr) != LIM_REG_CLASSES;
1089 cl_ptr++)
1090 if (class_translate[cl] == NO_REGS)
1091 class_translate[cl] = aclass;
1092 class_translate[aclass] = aclass;
058e97ec 1093 }
1756cb66
VM
1094 /* For classes which are not fully covered by one of given classes
1095 (in other words covered by more one given class), use the
1096 cheapest class. */
058e97ec
VM
1097 for (cl = 0; cl < N_REG_CLASSES; cl++)
1098 {
1756cb66 1099 if (cl == NO_REGS || class_translate[cl] != NO_REGS)
058e97ec
VM
1100 continue;
1101 best_class = NO_REGS;
1102 best_cost = INT_MAX;
1756cb66 1103 for (i = 0; i < classes_num; i++)
058e97ec 1104 {
1756cb66 1105 aclass = classes[i];
058e97ec 1106 COPY_HARD_REG_SET (temp_hard_regset,
1756cb66 1107 reg_class_contents[aclass]);
058e97ec
VM
1108 AND_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
1109 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
4f341ea0 1110 if (! hard_reg_set_empty_p (temp_hard_regset))
058e97ec
VM
1111 {
1112 min_cost = INT_MAX;
1113 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
1114 {
761a8eb7
VM
1115 cost = (ira_memory_move_cost[mode][aclass][0]
1116 + ira_memory_move_cost[mode][aclass][1]);
058e97ec
VM
1117 if (min_cost > cost)
1118 min_cost = cost;
1119 }
1120 if (best_class == NO_REGS || best_cost > min_cost)
1121 {
1756cb66 1122 best_class = aclass;
058e97ec
VM
1123 best_cost = min_cost;
1124 }
1125 }
1126 }
1756cb66 1127 class_translate[cl] = best_class;
058e97ec
VM
1128 }
1129}
058e97ec 1130
1756cb66
VM
1131/* Set up array IRA_ALLOCNO_CLASS_TRANSLATE and
1132 IRA_PRESSURE_CLASS_TRANSLATE. */
1133static void
1134setup_class_translate (void)
1135{
1136 setup_class_translate_array (ira_allocno_class_translate,
1137 ira_allocno_classes_num, ira_allocno_classes);
1138 setup_class_translate_array (ira_pressure_class_translate,
1139 ira_pressure_classes_num, ira_pressure_classes);
1140}
1141
1142/* Order numbers of allocno classes in original target allocno class
1143 array, -1 for non-allocno classes. */
1144static int allocno_class_order[N_REG_CLASSES];
db1a8d98
VM
1145
1146/* The function used to sort the important classes. */
1147static int
1148comp_reg_classes_func (const void *v1p, const void *v2p)
1149{
1150 enum reg_class cl1 = *(const enum reg_class *) v1p;
1151 enum reg_class cl2 = *(const enum reg_class *) v2p;
1756cb66 1152 enum reg_class tcl1, tcl2;
db1a8d98
VM
1153 int diff;
1154
1756cb66
VM
1155 tcl1 = ira_allocno_class_translate[cl1];
1156 tcl2 = ira_allocno_class_translate[cl2];
1157 if (tcl1 != NO_REGS && tcl2 != NO_REGS
1158 && (diff = allocno_class_order[tcl1] - allocno_class_order[tcl2]) != 0)
db1a8d98
VM
1159 return diff;
1160 return (int) cl1 - (int) cl2;
1161}
1162
1756cb66
VM
1163/* For correct work of function setup_reg_class_relation we need to
1164 reorder important classes according to the order of their allocno
1165 classes. It places important classes containing the same
1166 allocatable hard register set adjacent to each other and allocno
1167 class with the allocatable hard register set right after the other
1168 important classes with the same set.
1169
1170 In example from comments of function
1171 setup_allocno_and_important_classes, it places LEGACY_REGS and
1172 GENERAL_REGS close to each other and GENERAL_REGS is after
1173 LEGACY_REGS. */
db1a8d98
VM
1174static void
1175reorder_important_classes (void)
1176{
1177 int i;
1178
1179 for (i = 0; i < N_REG_CLASSES; i++)
1756cb66
VM
1180 allocno_class_order[i] = -1;
1181 for (i = 0; i < ira_allocno_classes_num; i++)
1182 allocno_class_order[ira_allocno_classes[i]] = i;
db1a8d98
VM
1183 qsort (ira_important_classes, ira_important_classes_num,
1184 sizeof (enum reg_class), comp_reg_classes_func);
1756cb66
VM
1185 for (i = 0; i < ira_important_classes_num; i++)
1186 ira_important_class_nums[ira_important_classes[i]] = i;
db1a8d98
VM
1187}
1188
1756cb66
VM
1189/* Set up IRA_REG_CLASS_SUBUNION, IRA_REG_CLASS_SUPERUNION,
1190 IRA_REG_CLASS_SUPER_CLASSES, IRA_REG_CLASSES_INTERSECT, and
1191 IRA_REG_CLASSES_INTERSECT_P. For the meaning of the relations,
1192 please see corresponding comments in ira-int.h. */
058e97ec 1193static void
7db7ed3c 1194setup_reg_class_relations (void)
058e97ec
VM
1195{
1196 int i, cl1, cl2, cl3;
1197 HARD_REG_SET intersection_set, union_set, temp_set2;
7db7ed3c 1198 bool important_class_p[N_REG_CLASSES];
058e97ec 1199
7db7ed3c
VM
1200 memset (important_class_p, 0, sizeof (important_class_p));
1201 for (i = 0; i < ira_important_classes_num; i++)
1202 important_class_p[ira_important_classes[i]] = true;
058e97ec
VM
1203 for (cl1 = 0; cl1 < N_REG_CLASSES; cl1++)
1204 {
7db7ed3c 1205 ira_reg_class_super_classes[cl1][0] = LIM_REG_CLASSES;
058e97ec
VM
1206 for (cl2 = 0; cl2 < N_REG_CLASSES; cl2++)
1207 {
7db7ed3c 1208 ira_reg_classes_intersect_p[cl1][cl2] = false;
058e97ec 1209 ira_reg_class_intersect[cl1][cl2] = NO_REGS;
55a2c322 1210 ira_reg_class_subset[cl1][cl2] = NO_REGS;
058e97ec
VM
1211 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl1]);
1212 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
1213 COPY_HARD_REG_SET (temp_set2, reg_class_contents[cl2]);
1214 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
4f341ea0
RS
1215 if (hard_reg_set_empty_p (temp_hard_regset)
1216 && hard_reg_set_empty_p (temp_set2))
058e97ec 1217 {
1756cb66
VM
1218 /* The both classes have no allocatable hard registers
1219 -- take all class hard registers into account and use
1220 reg_class_subunion and reg_class_superunion. */
058e97ec
VM
1221 for (i = 0;; i++)
1222 {
1223 cl3 = reg_class_subclasses[cl1][i];
1224 if (cl3 == LIM_REG_CLASSES)
1225 break;
1226 if (reg_class_subset_p (ira_reg_class_intersect[cl1][cl2],
bbbbb16a
ILT
1227 (enum reg_class) cl3))
1228 ira_reg_class_intersect[cl1][cl2] = (enum reg_class) cl3;
058e97ec 1229 }
1756cb66
VM
1230 ira_reg_class_subunion[cl1][cl2] = reg_class_subunion[cl1][cl2];
1231 ira_reg_class_superunion[cl1][cl2] = reg_class_superunion[cl1][cl2];
058e97ec
VM
1232 continue;
1233 }
7db7ed3c
VM
1234 ira_reg_classes_intersect_p[cl1][cl2]
1235 = hard_reg_set_intersect_p (temp_hard_regset, temp_set2);
1236 if (important_class_p[cl1] && important_class_p[cl2]
1237 && hard_reg_set_subset_p (temp_hard_regset, temp_set2))
1238 {
1756cb66
VM
1239 /* CL1 and CL2 are important classes and CL1 allocatable
1240 hard register set is inside of CL2 allocatable hard
1241 registers -- make CL1 a superset of CL2. */
7db7ed3c
VM
1242 enum reg_class *p;
1243
1244 p = &ira_reg_class_super_classes[cl1][0];
1245 while (*p != LIM_REG_CLASSES)
1246 p++;
1247 *p++ = (enum reg_class) cl2;
1248 *p = LIM_REG_CLASSES;
1249 }
1756cb66
VM
1250 ira_reg_class_subunion[cl1][cl2] = NO_REGS;
1251 ira_reg_class_superunion[cl1][cl2] = NO_REGS;
058e97ec
VM
1252 COPY_HARD_REG_SET (intersection_set, reg_class_contents[cl1]);
1253 AND_HARD_REG_SET (intersection_set, reg_class_contents[cl2]);
1254 AND_COMPL_HARD_REG_SET (intersection_set, no_unit_alloc_regs);
1255 COPY_HARD_REG_SET (union_set, reg_class_contents[cl1]);
1256 IOR_HARD_REG_SET (union_set, reg_class_contents[cl2]);
1257 AND_COMPL_HARD_REG_SET (union_set, no_unit_alloc_regs);
55a2c322 1258 for (cl3 = 0; cl3 < N_REG_CLASSES; cl3++)
058e97ec 1259 {
058e97ec
VM
1260 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl3]);
1261 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
1262 if (hard_reg_set_subset_p (temp_hard_regset, intersection_set))
1263 {
1756cb66
VM
1264 /* CL3 allocatable hard register set is inside of
1265 intersection of allocatable hard register sets
1266 of CL1 and CL2. */
55a2c322
VM
1267 if (important_class_p[cl3])
1268 {
1269 COPY_HARD_REG_SET
1270 (temp_set2,
1271 reg_class_contents
1272 [(int) ira_reg_class_intersect[cl1][cl2]]);
1273 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
1274 if (! hard_reg_set_subset_p (temp_hard_regset, temp_set2)
1275 /* If the allocatable hard register sets are
1276 the same, prefer GENERAL_REGS or the
1277 smallest class for debugging
1278 purposes. */
1279 || (hard_reg_set_equal_p (temp_hard_regset, temp_set2)
1280 && (cl3 == GENERAL_REGS
1281 || ((ira_reg_class_intersect[cl1][cl2]
1282 != GENERAL_REGS)
1283 && hard_reg_set_subset_p
1284 (reg_class_contents[cl3],
1285 reg_class_contents
1286 [(int)
1287 ira_reg_class_intersect[cl1][cl2]])))))
1288 ira_reg_class_intersect[cl1][cl2] = (enum reg_class) cl3;
1289 }
058e97ec
VM
1290 COPY_HARD_REG_SET
1291 (temp_set2,
55a2c322 1292 reg_class_contents[(int) ira_reg_class_subset[cl1][cl2]]);
058e97ec 1293 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
55a2c322
VM
1294 if (! hard_reg_set_subset_p (temp_hard_regset, temp_set2)
1295 /* Ignore unavailable hard registers and prefer
1296 smallest class for debugging purposes. */
058e97ec 1297 || (hard_reg_set_equal_p (temp_hard_regset, temp_set2)
55a2c322
VM
1298 && hard_reg_set_subset_p
1299 (reg_class_contents[cl3],
1300 reg_class_contents
1301 [(int) ira_reg_class_subset[cl1][cl2]])))
1302 ira_reg_class_subset[cl1][cl2] = (enum reg_class) cl3;
058e97ec 1303 }
55a2c322
VM
1304 if (important_class_p[cl3]
1305 && hard_reg_set_subset_p (temp_hard_regset, union_set))
058e97ec 1306 {
1756cb66
VM
1307 /* CL3 allocatbale hard register set is inside of
1308 union of allocatable hard register sets of CL1
1309 and CL2. */
058e97ec
VM
1310 COPY_HARD_REG_SET
1311 (temp_set2,
1756cb66 1312 reg_class_contents[(int) ira_reg_class_subunion[cl1][cl2]]);
058e97ec 1313 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
1756cb66 1314 if (ira_reg_class_subunion[cl1][cl2] == NO_REGS
058e97ec 1315 || (hard_reg_set_subset_p (temp_set2, temp_hard_regset)
1756cb66
VM
1316
1317 && (! hard_reg_set_equal_p (temp_set2,
1318 temp_hard_regset)
1319 || cl3 == GENERAL_REGS
1320 /* If the allocatable hard register sets are the
1321 same, prefer GENERAL_REGS or the smallest
1322 class for debugging purposes. */
1323 || (ira_reg_class_subunion[cl1][cl2] != GENERAL_REGS
1324 && hard_reg_set_subset_p
1325 (reg_class_contents[cl3],
1326 reg_class_contents
1327 [(int) ira_reg_class_subunion[cl1][cl2]])))))
1328 ira_reg_class_subunion[cl1][cl2] = (enum reg_class) cl3;
1329 }
1330 if (hard_reg_set_subset_p (union_set, temp_hard_regset))
1331 {
1332 /* CL3 allocatable hard register set contains union
1333 of allocatable hard register sets of CL1 and
1334 CL2. */
1335 COPY_HARD_REG_SET
1336 (temp_set2,
1337 reg_class_contents[(int) ira_reg_class_superunion[cl1][cl2]]);
1338 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
1339 if (ira_reg_class_superunion[cl1][cl2] == NO_REGS
1340 || (hard_reg_set_subset_p (temp_hard_regset, temp_set2)
b8698a0f 1341
058e97ec
VM
1342 && (! hard_reg_set_equal_p (temp_set2,
1343 temp_hard_regset)
1756cb66
VM
1344 || cl3 == GENERAL_REGS
1345 /* If the allocatable hard register sets are the
1346 same, prefer GENERAL_REGS or the smallest
1347 class for debugging purposes. */
1348 || (ira_reg_class_superunion[cl1][cl2] != GENERAL_REGS
1349 && hard_reg_set_subset_p
1350 (reg_class_contents[cl3],
1351 reg_class_contents
1352 [(int) ira_reg_class_superunion[cl1][cl2]])))))
1353 ira_reg_class_superunion[cl1][cl2] = (enum reg_class) cl3;
058e97ec
VM
1354 }
1355 }
1356 }
1357 }
1358}
1359
165f639c
VM
1360/* Output all unifrom and important classes into file F. */
1361static void
1362print_unform_and_important_classes (FILE *f)
1363{
1364 static const char *const reg_class_names[] = REG_CLASS_NAMES;
1365 int i, cl;
1366
1367 fprintf (f, "Uniform classes:\n");
1368 for (cl = 0; cl < N_REG_CLASSES; cl++)
1369 if (ira_uniform_class_p[cl])
1370 fprintf (f, " %s", reg_class_names[cl]);
1371 fprintf (f, "\nImportant classes:\n");
1372 for (i = 0; i < ira_important_classes_num; i++)
1373 fprintf (f, " %s", reg_class_names[ira_important_classes[i]]);
1374 fprintf (f, "\n");
1375}
1376
1377/* Output all possible allocno or pressure classes and their
1378 translation map into file F. */
058e97ec 1379static void
165f639c 1380print_translated_classes (FILE *f, bool pressure_p)
1756cb66
VM
1381{
1382 int classes_num = (pressure_p
1383 ? ira_pressure_classes_num : ira_allocno_classes_num);
1384 enum reg_class *classes = (pressure_p
1385 ? ira_pressure_classes : ira_allocno_classes);
1386 enum reg_class *class_translate = (pressure_p
1387 ? ira_pressure_class_translate
1388 : ira_allocno_class_translate);
058e97ec
VM
1389 static const char *const reg_class_names[] = REG_CLASS_NAMES;
1390 int i;
1391
1756cb66
VM
1392 fprintf (f, "%s classes:\n", pressure_p ? "Pressure" : "Allocno");
1393 for (i = 0; i < classes_num; i++)
1394 fprintf (f, " %s", reg_class_names[classes[i]]);
058e97ec
VM
1395 fprintf (f, "\nClass translation:\n");
1396 for (i = 0; i < N_REG_CLASSES; i++)
1397 fprintf (f, " %s -> %s\n", reg_class_names[i],
1756cb66 1398 reg_class_names[class_translate[i]]);
058e97ec
VM
1399}
1400
1756cb66
VM
1401/* Output all possible allocno and translation classes and the
1402 translation maps into stderr. */
058e97ec 1403void
1756cb66 1404ira_debug_allocno_classes (void)
058e97ec 1405{
165f639c
VM
1406 print_unform_and_important_classes (stderr);
1407 print_translated_classes (stderr, false);
1408 print_translated_classes (stderr, true);
058e97ec
VM
1409}
1410
1756cb66 1411/* Set up different arrays concerning class subsets, allocno and
058e97ec
VM
1412 important classes. */
1413static void
1756cb66 1414find_reg_classes (void)
058e97ec 1415{
1756cb66 1416 setup_allocno_and_important_classes ();
7db7ed3c 1417 setup_class_translate ();
db1a8d98 1418 reorder_important_classes ();
7db7ed3c 1419 setup_reg_class_relations ();
058e97ec
VM
1420}
1421
1422\f
1423
c0683a82
VM
1424/* Set up the array above. */
1425static void
1756cb66 1426setup_hard_regno_aclass (void)
c0683a82 1427{
7efcf910 1428 int i;
c0683a82
VM
1429
1430 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1431 {
1756cb66
VM
1432#if 1
1433 ira_hard_regno_allocno_class[i]
7efcf910
CLT
1434 = (TEST_HARD_REG_BIT (no_unit_alloc_regs, i)
1435 ? NO_REGS
1756cb66
VM
1436 : ira_allocno_class_translate[REGNO_REG_CLASS (i)]);
1437#else
1438 int j;
1439 enum reg_class cl;
1440 ira_hard_regno_allocno_class[i] = NO_REGS;
1441 for (j = 0; j < ira_allocno_classes_num; j++)
1442 {
1443 cl = ira_allocno_classes[j];
1444 if (ira_class_hard_reg_index[cl][i] >= 0)
1445 {
1446 ira_hard_regno_allocno_class[i] = cl;
1447 break;
1448 }
1449 }
1450#endif
c0683a82
VM
1451 }
1452}
1453
1454\f
1455
1756cb66 1456/* Form IRA_REG_CLASS_MAX_NREGS and IRA_REG_CLASS_MIN_NREGS maps. */
058e97ec
VM
1457static void
1458setup_reg_class_nregs (void)
1459{
1756cb66 1460 int i, cl, cl2, m;
058e97ec 1461
1756cb66
VM
1462 for (m = 0; m < MAX_MACHINE_MODE; m++)
1463 {
1464 for (cl = 0; cl < N_REG_CLASSES; cl++)
1465 ira_reg_class_max_nregs[cl][m]
1466 = ira_reg_class_min_nregs[cl][m]
a8c44c52 1467 = targetm.class_max_nregs ((reg_class_t) cl, (enum machine_mode) m);
1756cb66
VM
1468 for (cl = 0; cl < N_REG_CLASSES; cl++)
1469 for (i = 0;
1470 (cl2 = alloc_reg_class_subclasses[cl][i]) != LIM_REG_CLASSES;
1471 i++)
1472 if (ira_reg_class_min_nregs[cl2][m]
1473 < ira_reg_class_min_nregs[cl][m])
1474 ira_reg_class_min_nregs[cl][m] = ira_reg_class_min_nregs[cl2][m];
1475 }
058e97ec
VM
1476}
1477
1478\f
1479
c9d74da6
RS
1480/* Set up IRA_PROHIBITED_CLASS_MODE_REGS and IRA_CLASS_SINGLETON.
1481 This function is called once IRA_CLASS_HARD_REGS has been initialized. */
058e97ec
VM
1482static void
1483setup_prohibited_class_mode_regs (void)
1484{
c9d74da6 1485 int j, k, hard_regno, cl, last_hard_regno, count;
058e97ec 1486
1756cb66 1487 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
058e97ec 1488 {
c9d74da6
RS
1489 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
1490 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
058e97ec
VM
1491 for (j = 0; j < NUM_MACHINE_MODES; j++)
1492 {
c9d74da6
RS
1493 count = 0;
1494 last_hard_regno = -1;
1756cb66 1495 CLEAR_HARD_REG_SET (ira_prohibited_class_mode_regs[cl][j]);
058e97ec
VM
1496 for (k = ira_class_hard_regs_num[cl] - 1; k >= 0; k--)
1497 {
1498 hard_regno = ira_class_hard_regs[cl][k];
bbbbb16a 1499 if (! HARD_REGNO_MODE_OK (hard_regno, (enum machine_mode) j))
1756cb66 1500 SET_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
058e97ec 1501 hard_regno);
c9d74da6
RS
1502 else if (in_hard_reg_set_p (temp_hard_regset,
1503 (enum machine_mode) j, hard_regno))
1504 {
1505 last_hard_regno = hard_regno;
1506 count++;
1507 }
058e97ec 1508 }
c9d74da6 1509 ira_class_singleton[cl][j] = (count == 1 ? last_hard_regno : -1);
058e97ec
VM
1510 }
1511 }
1512}
1513
1756cb66
VM
1514/* Clarify IRA_PROHIBITED_CLASS_MODE_REGS by excluding hard registers
1515 spanning from one register pressure class to another one. It is
1516 called after defining the pressure classes. */
1517static void
1518clarify_prohibited_class_mode_regs (void)
1519{
1520 int j, k, hard_regno, cl, pclass, nregs;
1521
1522 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
1523 for (j = 0; j < NUM_MACHINE_MODES; j++)
a2c19e93
RS
1524 {
1525 CLEAR_HARD_REG_SET (ira_useful_class_mode_regs[cl][j]);
1526 for (k = ira_class_hard_regs_num[cl] - 1; k >= 0; k--)
1527 {
1528 hard_regno = ira_class_hard_regs[cl][k];
1529 if (TEST_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j], hard_regno))
1530 continue;
1531 nregs = hard_regno_nregs[hard_regno][j];
1532 if (hard_regno + nregs > FIRST_PSEUDO_REGISTER)
1756cb66
VM
1533 {
1534 SET_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
1535 hard_regno);
a2c19e93 1536 continue;
1756cb66 1537 }
a2c19e93
RS
1538 pclass = ira_pressure_class_translate[REGNO_REG_CLASS (hard_regno)];
1539 for (nregs-- ;nregs >= 0; nregs--)
1540 if (((enum reg_class) pclass
1541 != ira_pressure_class_translate[REGNO_REG_CLASS
1542 (hard_regno + nregs)]))
1543 {
1544 SET_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
1545 hard_regno);
1546 break;
1547 }
1548 if (!TEST_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
1549 hard_regno))
1550 add_to_hard_reg_set (&ira_useful_class_mode_regs[cl][j],
1551 (enum machine_mode) j, hard_regno);
1552 }
1553 }
1756cb66 1554}
058e97ec 1555\f
7cc61ee4
RS
1556/* Allocate and initialize IRA_REGISTER_MOVE_COST, IRA_MAY_MOVE_IN_COST
1557 and IRA_MAY_MOVE_OUT_COST for MODE. */
1558void
1559ira_init_register_move_cost (enum machine_mode mode)
e80ccebc
RS
1560{
1561 static unsigned short last_move_cost[N_REG_CLASSES][N_REG_CLASSES];
1562 bool all_match = true;
ed9e2ed0 1563 unsigned int cl1, cl2;
e80ccebc 1564
7cc61ee4
RS
1565 ira_assert (ira_register_move_cost[mode] == NULL
1566 && ira_may_move_in_cost[mode] == NULL
1567 && ira_may_move_out_cost[mode] == NULL);
ed9e2ed0
RS
1568 ira_assert (have_regs_of_mode[mode]);
1569 for (cl1 = 0; cl1 < N_REG_CLASSES; cl1++)
1570 if (contains_reg_of_mode[cl1][mode])
1571 for (cl2 = 0; cl2 < N_REG_CLASSES; cl2++)
e80ccebc
RS
1572 {
1573 int cost;
ed9e2ed0 1574 if (!contains_reg_of_mode[cl2][mode])
e80ccebc
RS
1575 cost = 65535;
1576 else
1577 {
ed9e2ed0
RS
1578 cost = register_move_cost (mode, (enum reg_class) cl1,
1579 (enum reg_class) cl2);
1580 ira_assert (cost < 65535);
e80ccebc 1581 }
ed9e2ed0
RS
1582 all_match &= (last_move_cost[cl1][cl2] == cost);
1583 last_move_cost[cl1][cl2] = cost;
e80ccebc
RS
1584 }
1585 if (all_match && last_mode_for_init_move_cost != -1)
1586 {
7cc61ee4
RS
1587 ira_register_move_cost[mode]
1588 = ira_register_move_cost[last_mode_for_init_move_cost];
1589 ira_may_move_in_cost[mode]
1590 = ira_may_move_in_cost[last_mode_for_init_move_cost];
1591 ira_may_move_out_cost[mode]
1592 = ira_may_move_out_cost[last_mode_for_init_move_cost];
e80ccebc
RS
1593 return;
1594 }
ed9e2ed0 1595 last_mode_for_init_move_cost = mode;
7cc61ee4
RS
1596 ira_register_move_cost[mode] = XNEWVEC (move_table, N_REG_CLASSES);
1597 ira_may_move_in_cost[mode] = XNEWVEC (move_table, N_REG_CLASSES);
1598 ira_may_move_out_cost[mode] = XNEWVEC (move_table, N_REG_CLASSES);
ed9e2ed0
RS
1599 for (cl1 = 0; cl1 < N_REG_CLASSES; cl1++)
1600 if (contains_reg_of_mode[cl1][mode])
1601 for (cl2 = 0; cl2 < N_REG_CLASSES; cl2++)
e80ccebc
RS
1602 {
1603 int cost;
1604 enum reg_class *p1, *p2;
1605
ed9e2ed0 1606 if (last_move_cost[cl1][cl2] == 65535)
e80ccebc 1607 {
7cc61ee4
RS
1608 ira_register_move_cost[mode][cl1][cl2] = 65535;
1609 ira_may_move_in_cost[mode][cl1][cl2] = 65535;
1610 ira_may_move_out_cost[mode][cl1][cl2] = 65535;
e80ccebc
RS
1611 }
1612 else
1613 {
ed9e2ed0 1614 cost = last_move_cost[cl1][cl2];
e80ccebc 1615
ed9e2ed0 1616 for (p2 = &reg_class_subclasses[cl2][0];
e80ccebc 1617 *p2 != LIM_REG_CLASSES; p2++)
48e3d6e9
RS
1618 if (ira_class_hard_regs_num[*p2] > 0
1619 && (ira_reg_class_max_nregs[*p2][mode]
1620 <= ira_class_hard_regs_num[*p2]))
7cc61ee4 1621 cost = MAX (cost, ira_register_move_cost[mode][cl1][*p2]);
e80ccebc 1622
ed9e2ed0 1623 for (p1 = &reg_class_subclasses[cl1][0];
e80ccebc 1624 *p1 != LIM_REG_CLASSES; p1++)
48e3d6e9
RS
1625 if (ira_class_hard_regs_num[*p1] > 0
1626 && (ira_reg_class_max_nregs[*p1][mode]
1627 <= ira_class_hard_regs_num[*p1]))
7cc61ee4 1628 cost = MAX (cost, ira_register_move_cost[mode][*p1][cl2]);
e80ccebc 1629
ed9e2ed0 1630 ira_assert (cost <= 65535);
7cc61ee4 1631 ira_register_move_cost[mode][cl1][cl2] = cost;
e80ccebc 1632
48e3d6e9 1633 if (ira_class_subset_p[cl1][cl2])
7cc61ee4 1634 ira_may_move_in_cost[mode][cl1][cl2] = 0;
e80ccebc 1635 else
7cc61ee4 1636 ira_may_move_in_cost[mode][cl1][cl2] = cost;
e80ccebc 1637
48e3d6e9 1638 if (ira_class_subset_p[cl2][cl1])
7cc61ee4 1639 ira_may_move_out_cost[mode][cl1][cl2] = 0;
e80ccebc 1640 else
7cc61ee4 1641 ira_may_move_out_cost[mode][cl1][cl2] = cost;
e80ccebc
RS
1642 }
1643 }
1644 else
ed9e2ed0 1645 for (cl2 = 0; cl2 < N_REG_CLASSES; cl2++)
e80ccebc 1646 {
7cc61ee4
RS
1647 ira_register_move_cost[mode][cl1][cl2] = 65535;
1648 ira_may_move_in_cost[mode][cl1][cl2] = 65535;
1649 ira_may_move_out_cost[mode][cl1][cl2] = 65535;
058e97ec 1650 }
058e97ec 1651}
058e97ec
VM
1652\f
1653
058e97ec
VM
1654/* This is called once during compiler work. It sets up
1655 different arrays whose values don't depend on the compiled
1656 function. */
1657void
1658ira_init_once (void)
1659{
058e97ec 1660 ira_init_costs_once ();
55a2c322 1661 lra_init_once ();
058e97ec
VM
1662}
1663
7cc61ee4
RS
1664/* Free ira_max_register_move_cost, ira_may_move_in_cost and
1665 ira_may_move_out_cost for each mode. */
058e97ec
VM
1666static void
1667free_register_move_costs (void)
1668{
e80ccebc 1669 int mode, i;
058e97ec 1670
e80ccebc
RS
1671 /* Reset move_cost and friends, making sure we only free shared
1672 table entries once. */
1673 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
7cc61ee4 1674 if (ira_register_move_cost[mode])
e80ccebc 1675 {
7cc61ee4
RS
1676 for (i = 0;
1677 i < mode && (ira_register_move_cost[i]
1678 != ira_register_move_cost[mode]);
1679 i++)
e80ccebc
RS
1680 ;
1681 if (i == mode)
1682 {
7cc61ee4
RS
1683 free (ira_register_move_cost[mode]);
1684 free (ira_may_move_in_cost[mode]);
1685 free (ira_may_move_out_cost[mode]);
e80ccebc
RS
1686 }
1687 }
7cc61ee4
RS
1688 memset (ira_register_move_cost, 0, sizeof ira_register_move_cost);
1689 memset (ira_may_move_in_cost, 0, sizeof ira_may_move_in_cost);
1690 memset (ira_may_move_out_cost, 0, sizeof ira_may_move_out_cost);
e80ccebc 1691 last_mode_for_init_move_cost = -1;
058e97ec
VM
1692}
1693
1694/* This is called every time when register related information is
1695 changed. */
1696void
1697ira_init (void)
1698{
1699 free_register_move_costs ();
1700 setup_reg_mode_hard_regset ();
1701 setup_alloc_regs (flag_omit_frame_pointer != 0);
1702 setup_class_subset_and_memory_move_costs ();
058e97ec
VM
1703 setup_reg_class_nregs ();
1704 setup_prohibited_class_mode_regs ();
1756cb66
VM
1705 find_reg_classes ();
1706 clarify_prohibited_class_mode_regs ();
1707 setup_hard_regno_aclass ();
058e97ec 1708 ira_init_costs ();
55a2c322 1709 lra_init ();
058e97ec
VM
1710}
1711
1712/* Function called once at the end of compiler work. */
1713void
1714ira_finish_once (void)
1715{
1716 ira_finish_costs_once ();
1717 free_register_move_costs ();
55a2c322 1718 lra_finish_once ();
058e97ec
VM
1719}
1720
1721\f
15e7b94f
RS
1722#define ira_prohibited_mode_move_regs_initialized_p \
1723 (this_target_ira_int->x_ira_prohibited_mode_move_regs_initialized_p)
058e97ec
VM
1724
1725/* Set up IRA_PROHIBITED_MODE_MOVE_REGS. */
1726static void
1727setup_prohibited_mode_move_regs (void)
1728{
1729 int i, j;
1730 rtx test_reg1, test_reg2, move_pat, move_insn;
1731
1732 if (ira_prohibited_mode_move_regs_initialized_p)
1733 return;
1734 ira_prohibited_mode_move_regs_initialized_p = true;
1735 test_reg1 = gen_rtx_REG (VOIDmode, 0);
1736 test_reg2 = gen_rtx_REG (VOIDmode, 0);
1737 move_pat = gen_rtx_SET (VOIDmode, test_reg1, test_reg2);
418e920f 1738 move_insn = gen_rtx_INSN (VOIDmode, 0, 0, 0, 0, move_pat, 0, -1, 0);
058e97ec
VM
1739 for (i = 0; i < NUM_MACHINE_MODES; i++)
1740 {
1741 SET_HARD_REG_SET (ira_prohibited_mode_move_regs[i]);
1742 for (j = 0; j < FIRST_PSEUDO_REGISTER; j++)
1743 {
bbbbb16a 1744 if (! HARD_REGNO_MODE_OK (j, (enum machine_mode) i))
058e97ec 1745 continue;
5444da31 1746 SET_REGNO_RAW (test_reg1, j);
32e8bb8e 1747 PUT_MODE (test_reg1, (enum machine_mode) i);
5444da31 1748 SET_REGNO_RAW (test_reg2, j);
32e8bb8e 1749 PUT_MODE (test_reg2, (enum machine_mode) i);
058e97ec
VM
1750 INSN_CODE (move_insn) = -1;
1751 recog_memoized (move_insn);
1752 if (INSN_CODE (move_insn) < 0)
1753 continue;
1754 extract_insn (move_insn);
1755 if (! constrain_operands (1))
1756 continue;
1757 CLEAR_HARD_REG_BIT (ira_prohibited_mode_move_regs[i], j);
1758 }
1759 }
1760}
1761
1762\f
1763
0896cc66
JL
1764/* Return nonzero if REGNO is a particularly bad choice for reloading X. */
1765static bool
1766ira_bad_reload_regno_1 (int regno, rtx x)
1767{
ac0ab4f7 1768 int x_regno, n, i;
0896cc66
JL
1769 ira_allocno_t a;
1770 enum reg_class pref;
1771
1772 /* We only deal with pseudo regs. */
1773 if (! x || GET_CODE (x) != REG)
1774 return false;
1775
1776 x_regno = REGNO (x);
1777 if (x_regno < FIRST_PSEUDO_REGISTER)
1778 return false;
1779
1780 /* If the pseudo prefers REGNO explicitly, then do not consider
1781 REGNO a bad spill choice. */
1782 pref = reg_preferred_class (x_regno);
1783 if (reg_class_size[pref] == 1)
1784 return !TEST_HARD_REG_BIT (reg_class_contents[pref], regno);
1785
1786 /* If the pseudo conflicts with REGNO, then we consider REGNO a
1787 poor choice for a reload regno. */
1788 a = ira_regno_allocno_map[x_regno];
ac0ab4f7
BS
1789 n = ALLOCNO_NUM_OBJECTS (a);
1790 for (i = 0; i < n; i++)
1791 {
1792 ira_object_t obj = ALLOCNO_OBJECT (a, i);
1793 if (TEST_HARD_REG_BIT (OBJECT_TOTAL_CONFLICT_HARD_REGS (obj), regno))
1794 return true;
1795 }
0896cc66
JL
1796 return false;
1797}
1798
1799/* Return nonzero if REGNO is a particularly bad choice for reloading
1800 IN or OUT. */
1801bool
1802ira_bad_reload_regno (int regno, rtx in, rtx out)
1803{
1804 return (ira_bad_reload_regno_1 (regno, in)
1805 || ira_bad_reload_regno_1 (regno, out));
1806}
1807
058e97ec
VM
1808/* Return TRUE if *LOC contains an asm. */
1809static int
1810insn_contains_asm_1 (rtx *loc, void *data ATTRIBUTE_UNUSED)
1811{
1812 if ( !*loc)
1813 return FALSE;
1814 if (GET_CODE (*loc) == ASM_OPERANDS)
1815 return TRUE;
1816 return FALSE;
1817}
1818
1819
1820/* Return TRUE if INSN contains an ASM. */
1821static bool
1822insn_contains_asm (rtx insn)
1823{
1824 return for_each_rtx (&insn, insn_contains_asm_1, NULL);
1825}
1826
b748fbd6 1827/* Add register clobbers from asm statements. */
058e97ec 1828static void
b748fbd6 1829compute_regs_asm_clobbered (void)
058e97ec
VM
1830{
1831 basic_block bb;
1832
058e97ec
VM
1833 FOR_EACH_BB (bb)
1834 {
1835 rtx insn;
1836 FOR_BB_INSNS_REVERSE (bb, insn)
1837 {
57512f53 1838 df_ref *def_rec;
058e97ec
VM
1839
1840 if (insn_contains_asm (insn))
1841 for (def_rec = DF_INSN_DEFS (insn); *def_rec; def_rec++)
1842 {
57512f53 1843 df_ref def = *def_rec;
058e97ec 1844 unsigned int dregno = DF_REF_REGNO (def);
d108e679
AS
1845 if (HARD_REGISTER_NUM_P (dregno))
1846 add_to_hard_reg_set (&crtl->asm_clobbers,
1847 GET_MODE (DF_REF_REAL_REG (def)),
1848 dregno);
058e97ec
VM
1849 }
1850 }
1851 }
1852}
1853
1854
55a2c322
VM
1855/* Set up ELIMINABLE_REGSET, IRA_NO_ALLOC_REGS, and REGS_EVER_LIVE.
1856 If the function is called from IRA (not from the insn scheduler or
1857 RTL loop invariant motion), FROM_IRA_P is true. */
ce18efcb 1858void
55a2c322 1859ira_setup_eliminable_regset (bool from_ira_p)
058e97ec 1860{
058e97ec 1861#ifdef ELIMINABLE_REGS
89ceba31 1862 int i;
058e97ec
VM
1863 static const struct {const int from, to; } eliminables[] = ELIMINABLE_REGS;
1864#endif
1865 /* FIXME: If EXIT_IGNORE_STACK is set, we will not save and restore
1866 sp for alloca. So we can't eliminate the frame pointer in that
1867 case. At some point, we should improve this by emitting the
1868 sp-adjusting insns for this case. */
55a2c322 1869 frame_pointer_needed
058e97ec
VM
1870 = (! flag_omit_frame_pointer
1871 || (cfun->calls_alloca && EXIT_IGNORE_STACK)
d809253a
EB
1872 /* We need the frame pointer to catch stack overflow exceptions
1873 if the stack pointer is moving. */
1874 || (flag_stack_check && STACK_CHECK_MOVING_SP)
058e97ec
VM
1875 || crtl->accesses_prior_frames
1876 || crtl->stack_realign_needed
939b37da
BI
1877 /* We need a frame pointer for all Cilk Plus functions that use
1878 Cilk keywords. */
1879 || (flag_enable_cilkplus && cfun->is_cilk_function)
b52b1749 1880 || targetm.frame_pointer_required ());
058e97ec 1881
55a2c322
VM
1882 if (from_ira_p && ira_use_lra_p)
1883 /* It can change FRAME_POINTER_NEEDED. We call it only from IRA
1884 because it is expensive. */
1885 lra_init_elimination ();
058e97ec 1886
55a2c322
VM
1887 if (frame_pointer_needed)
1888 df_set_regs_ever_live (HARD_FRAME_POINTER_REGNUM, true);
1889
058e97ec
VM
1890 COPY_HARD_REG_SET (ira_no_alloc_regs, no_unit_alloc_regs);
1891 CLEAR_HARD_REG_SET (eliminable_regset);
1892
b748fbd6
PB
1893 compute_regs_asm_clobbered ();
1894
058e97ec
VM
1895 /* Build the regset of all eliminable registers and show we can't
1896 use those that we already know won't be eliminated. */
1897#ifdef ELIMINABLE_REGS
1898 for (i = 0; i < (int) ARRAY_SIZE (eliminables); i++)
1899 {
1900 bool cannot_elim
7b5cbb57 1901 = (! targetm.can_eliminate (eliminables[i].from, eliminables[i].to)
55a2c322 1902 || (eliminables[i].to == STACK_POINTER_REGNUM && frame_pointer_needed));
058e97ec 1903
b748fbd6 1904 if (!TEST_HARD_REG_BIT (crtl->asm_clobbers, eliminables[i].from))
058e97ec
VM
1905 {
1906 SET_HARD_REG_BIT (eliminable_regset, eliminables[i].from);
1907
1908 if (cannot_elim)
1909 SET_HARD_REG_BIT (ira_no_alloc_regs, eliminables[i].from);
1910 }
1911 else if (cannot_elim)
1912 error ("%s cannot be used in asm here",
1913 reg_names[eliminables[i].from]);
1914 else
1915 df_set_regs_ever_live (eliminables[i].from, true);
1916 }
e3339d0f 1917#if !HARD_FRAME_POINTER_IS_FRAME_POINTER
b748fbd6 1918 if (!TEST_HARD_REG_BIT (crtl->asm_clobbers, HARD_FRAME_POINTER_REGNUM))
058e97ec
VM
1919 {
1920 SET_HARD_REG_BIT (eliminable_regset, HARD_FRAME_POINTER_REGNUM);
55a2c322 1921 if (frame_pointer_needed)
058e97ec
VM
1922 SET_HARD_REG_BIT (ira_no_alloc_regs, HARD_FRAME_POINTER_REGNUM);
1923 }
55a2c322 1924 else if (frame_pointer_needed)
058e97ec
VM
1925 error ("%s cannot be used in asm here",
1926 reg_names[HARD_FRAME_POINTER_REGNUM]);
1927 else
1928 df_set_regs_ever_live (HARD_FRAME_POINTER_REGNUM, true);
1929#endif
1930
1931#else
b748fbd6 1932 if (!TEST_HARD_REG_BIT (crtl->asm_clobbers, HARD_FRAME_POINTER_REGNUM))
058e97ec
VM
1933 {
1934 SET_HARD_REG_BIT (eliminable_regset, FRAME_POINTER_REGNUM);
55a2c322 1935 if (frame_pointer_needed)
058e97ec
VM
1936 SET_HARD_REG_BIT (ira_no_alloc_regs, FRAME_POINTER_REGNUM);
1937 }
55a2c322 1938 else if (frame_pointer_needed)
058e97ec
VM
1939 error ("%s cannot be used in asm here", reg_names[FRAME_POINTER_REGNUM]);
1940 else
1941 df_set_regs_ever_live (FRAME_POINTER_REGNUM, true);
1942#endif
1943}
1944
1945\f
1946
2af2dbdc
VM
1947/* Vector of substitutions of register numbers,
1948 used to map pseudo regs into hardware regs.
1949 This is set up as a result of register allocation.
1950 Element N is the hard reg assigned to pseudo reg N,
1951 or is -1 if no hard reg was assigned.
1952 If N is a hard reg number, element N is N. */
1953short *reg_renumber;
1954
058e97ec
VM
1955/* Set up REG_RENUMBER and CALLER_SAVE_NEEDED (used by reload) from
1956 the allocation found by IRA. */
1957static void
1958setup_reg_renumber (void)
1959{
1960 int regno, hard_regno;
1961 ira_allocno_t a;
1962 ira_allocno_iterator ai;
1963
1964 caller_save_needed = 0;
1965 FOR_EACH_ALLOCNO (a, ai)
1966 {
55a2c322
VM
1967 if (ira_use_lra_p && ALLOCNO_CAP_MEMBER (a) != NULL)
1968 continue;
058e97ec
VM
1969 /* There are no caps at this point. */
1970 ira_assert (ALLOCNO_CAP_MEMBER (a) == NULL);
1971 if (! ALLOCNO_ASSIGNED_P (a))
1972 /* It can happen if A is not referenced but partially anticipated
1973 somewhere in a region. */
1974 ALLOCNO_ASSIGNED_P (a) = true;
1975 ira_free_allocno_updated_costs (a);
1976 hard_regno = ALLOCNO_HARD_REGNO (a);
1756cb66 1977 regno = ALLOCNO_REGNO (a);
058e97ec 1978 reg_renumber[regno] = (hard_regno < 0 ? -1 : hard_regno);
1756cb66 1979 if (hard_regno >= 0)
058e97ec 1980 {
1756cb66
VM
1981 int i, nwords;
1982 enum reg_class pclass;
1983 ira_object_t obj;
1984
1985 pclass = ira_pressure_class_translate[REGNO_REG_CLASS (hard_regno)];
1986 nwords = ALLOCNO_NUM_OBJECTS (a);
1987 for (i = 0; i < nwords; i++)
1988 {
1989 obj = ALLOCNO_OBJECT (a, i);
1990 IOR_COMPL_HARD_REG_SET (OBJECT_TOTAL_CONFLICT_HARD_REGS (obj),
1991 reg_class_contents[pclass]);
1992 }
1993 if (ALLOCNO_CALLS_CROSSED_NUM (a) != 0
9181a6e5
VM
1994 && ira_hard_reg_set_intersection_p (hard_regno, ALLOCNO_MODE (a),
1995 call_used_reg_set))
1756cb66
VM
1996 {
1997 ira_assert (!optimize || flag_caller_saves
e384e6b5
BS
1998 || (ALLOCNO_CALLS_CROSSED_NUM (a)
1999 == ALLOCNO_CHEAP_CALLS_CROSSED_NUM (a))
15652f68 2000 || regno >= ira_reg_equiv_len
55a2c322 2001 || ira_equiv_no_lvalue_p (regno));
1756cb66
VM
2002 caller_save_needed = 1;
2003 }
058e97ec
VM
2004 }
2005 }
2006}
2007
2008/* Set up allocno assignment flags for further allocation
2009 improvements. */
2010static void
2011setup_allocno_assignment_flags (void)
2012{
2013 int hard_regno;
2014 ira_allocno_t a;
2015 ira_allocno_iterator ai;
2016
2017 FOR_EACH_ALLOCNO (a, ai)
2018 {
2019 if (! ALLOCNO_ASSIGNED_P (a))
2020 /* It can happen if A is not referenced but partially anticipated
2021 somewhere in a region. */
2022 ira_free_allocno_updated_costs (a);
2023 hard_regno = ALLOCNO_HARD_REGNO (a);
2024 /* Don't assign hard registers to allocnos which are destination
2025 of removed store at the end of loop. It has no sense to keep
2026 the same value in different hard registers. It is also
2027 impossible to assign hard registers correctly to such
2028 allocnos because the cost info and info about intersected
2029 calls are incorrect for them. */
2030 ALLOCNO_ASSIGNED_P (a) = (hard_regno >= 0
1756cb66 2031 || ALLOCNO_EMIT_DATA (a)->mem_optimized_dest_p
058e97ec 2032 || (ALLOCNO_MEMORY_COST (a)
1756cb66 2033 - ALLOCNO_CLASS_COST (a)) < 0);
9181a6e5
VM
2034 ira_assert
2035 (hard_regno < 0
2036 || ira_hard_reg_in_set_p (hard_regno, ALLOCNO_MODE (a),
2037 reg_class_contents[ALLOCNO_CLASS (a)]));
058e97ec
VM
2038 }
2039}
2040
2041/* Evaluate overall allocation cost and the costs for using hard
2042 registers and memory for allocnos. */
2043static void
2044calculate_allocation_cost (void)
2045{
2046 int hard_regno, cost;
2047 ira_allocno_t a;
2048 ira_allocno_iterator ai;
2049
2050 ira_overall_cost = ira_reg_cost = ira_mem_cost = 0;
2051 FOR_EACH_ALLOCNO (a, ai)
2052 {
2053 hard_regno = ALLOCNO_HARD_REGNO (a);
2054 ira_assert (hard_regno < 0
9181a6e5
VM
2055 || (ira_hard_reg_in_set_p
2056 (hard_regno, ALLOCNO_MODE (a),
2057 reg_class_contents[ALLOCNO_CLASS (a)])));
058e97ec
VM
2058 if (hard_regno < 0)
2059 {
2060 cost = ALLOCNO_MEMORY_COST (a);
2061 ira_mem_cost += cost;
2062 }
2063 else if (ALLOCNO_HARD_REG_COSTS (a) != NULL)
2064 {
2065 cost = (ALLOCNO_HARD_REG_COSTS (a)
2066 [ira_class_hard_reg_index
1756cb66 2067 [ALLOCNO_CLASS (a)][hard_regno]]);
058e97ec
VM
2068 ira_reg_cost += cost;
2069 }
2070 else
2071 {
1756cb66 2072 cost = ALLOCNO_CLASS_COST (a);
058e97ec
VM
2073 ira_reg_cost += cost;
2074 }
2075 ira_overall_cost += cost;
2076 }
2077
2078 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL)
2079 {
2080 fprintf (ira_dump_file,
2081 "+++Costs: overall %d, reg %d, mem %d, ld %d, st %d, move %d\n",
2082 ira_overall_cost, ira_reg_cost, ira_mem_cost,
2083 ira_load_cost, ira_store_cost, ira_shuffle_cost);
2084 fprintf (ira_dump_file, "+++ move loops %d, new jumps %d\n",
2085 ira_move_loops_num, ira_additional_jumps_num);
2086 }
2087
2088}
2089
2090#ifdef ENABLE_IRA_CHECKING
2091/* Check the correctness of the allocation. We do need this because
2092 of complicated code to transform more one region internal
2093 representation into one region representation. */
2094static void
2095check_allocation (void)
2096{
fa86d337 2097 ira_allocno_t a;
ac0ab4f7 2098 int hard_regno, nregs, conflict_nregs;
058e97ec
VM
2099 ira_allocno_iterator ai;
2100
2101 FOR_EACH_ALLOCNO (a, ai)
2102 {
ac0ab4f7
BS
2103 int n = ALLOCNO_NUM_OBJECTS (a);
2104 int i;
fa86d337 2105
058e97ec
VM
2106 if (ALLOCNO_CAP_MEMBER (a) != NULL
2107 || (hard_regno = ALLOCNO_HARD_REGNO (a)) < 0)
2108 continue;
2109 nregs = hard_regno_nregs[hard_regno][ALLOCNO_MODE (a)];
8cfd82bf
BS
2110 if (nregs == 1)
2111 /* We allocated a single hard register. */
2112 n = 1;
2113 else if (n > 1)
2114 /* We allocated multiple hard registers, and we will test
2115 conflicts in a granularity of single hard regs. */
2116 nregs = 1;
2117
ac0ab4f7
BS
2118 for (i = 0; i < n; i++)
2119 {
2120 ira_object_t obj = ALLOCNO_OBJECT (a, i);
2121 ira_object_t conflict_obj;
2122 ira_object_conflict_iterator oci;
2123 int this_regno = hard_regno;
2124 if (n > 1)
fa86d337 2125 {
2805e6c0 2126 if (REG_WORDS_BIG_ENDIAN)
ac0ab4f7
BS
2127 this_regno += n - i - 1;
2128 else
2129 this_regno += i;
2130 }
2131 FOR_EACH_OBJECT_CONFLICT (obj, conflict_obj, oci)
2132 {
2133 ira_allocno_t conflict_a = OBJECT_ALLOCNO (conflict_obj);
2134 int conflict_hard_regno = ALLOCNO_HARD_REGNO (conflict_a);
2135 if (conflict_hard_regno < 0)
2136 continue;
8cfd82bf
BS
2137
2138 conflict_nregs
2139 = (hard_regno_nregs
2140 [conflict_hard_regno][ALLOCNO_MODE (conflict_a)]);
2141
2142 if (ALLOCNO_NUM_OBJECTS (conflict_a) > 1
2143 && conflict_nregs == ALLOCNO_NUM_OBJECTS (conflict_a))
ac0ab4f7 2144 {
2805e6c0 2145 if (REG_WORDS_BIG_ENDIAN)
ac0ab4f7
BS
2146 conflict_hard_regno += (ALLOCNO_NUM_OBJECTS (conflict_a)
2147 - OBJECT_SUBWORD (conflict_obj) - 1);
2148 else
2149 conflict_hard_regno += OBJECT_SUBWORD (conflict_obj);
2150 conflict_nregs = 1;
2151 }
ac0ab4f7
BS
2152
2153 if ((conflict_hard_regno <= this_regno
2154 && this_regno < conflict_hard_regno + conflict_nregs)
2155 || (this_regno <= conflict_hard_regno
2156 && conflict_hard_regno < this_regno + nregs))
fa86d337
BS
2157 {
2158 fprintf (stderr, "bad allocation for %d and %d\n",
2159 ALLOCNO_REGNO (a), ALLOCNO_REGNO (conflict_a));
2160 gcc_unreachable ();
2161 }
2162 }
2163 }
058e97ec
VM
2164 }
2165}
2166#endif
2167
55a2c322
VM
2168/* Allocate REG_EQUIV_INIT. Set up it from IRA_REG_EQUIV which should
2169 be already calculated. */
2170static void
2171setup_reg_equiv_init (void)
2172{
2173 int i;
2174 int max_regno = max_reg_num ();
2175
2176 for (i = 0; i < max_regno; i++)
2177 reg_equiv_init (i) = ira_reg_equiv[i].init_insns;
2178}
2179
2180/* Update equiv regno from movement of FROM_REGNO to TO_REGNO. INSNS
2181 are insns which were generated for such movement. It is assumed
2182 that FROM_REGNO and TO_REGNO always have the same value at the
2183 point of any move containing such registers. This function is used
2184 to update equiv info for register shuffles on the region borders
2185 and for caller save/restore insns. */
2186void
2187ira_update_equiv_info_by_shuffle_insn (int to_regno, int from_regno, rtx insns)
2188{
2189 rtx insn, x, note;
2190
2191 if (! ira_reg_equiv[from_regno].defined_p
2192 && (! ira_reg_equiv[to_regno].defined_p
2193 || ((x = ira_reg_equiv[to_regno].memory) != NULL_RTX
2194 && ! MEM_READONLY_P (x))))
5a107a0f 2195 return;
55a2c322
VM
2196 insn = insns;
2197 if (NEXT_INSN (insn) != NULL_RTX)
2198 {
2199 if (! ira_reg_equiv[to_regno].defined_p)
2200 {
2201 ira_assert (ira_reg_equiv[to_regno].init_insns == NULL_RTX);
2202 return;
2203 }
2204 ira_reg_equiv[to_regno].defined_p = false;
2205 ira_reg_equiv[to_regno].memory
2206 = ira_reg_equiv[to_regno].constant
2207 = ira_reg_equiv[to_regno].invariant
2208 = ira_reg_equiv[to_regno].init_insns = NULL_RTX;
2209 if (internal_flag_ira_verbose > 3 && ira_dump_file != NULL)
2210 fprintf (ira_dump_file,
2211 " Invalidating equiv info for reg %d\n", to_regno);
2212 return;
2213 }
2214 /* It is possible that FROM_REGNO still has no equivalence because
2215 in shuffles to_regno<-from_regno and from_regno<-to_regno the 2nd
2216 insn was not processed yet. */
2217 if (ira_reg_equiv[from_regno].defined_p)
2218 {
2219 ira_reg_equiv[to_regno].defined_p = true;
2220 if ((x = ira_reg_equiv[from_regno].memory) != NULL_RTX)
2221 {
2222 ira_assert (ira_reg_equiv[from_regno].invariant == NULL_RTX
2223 && ira_reg_equiv[from_regno].constant == NULL_RTX);
2224 ira_assert (ira_reg_equiv[to_regno].memory == NULL_RTX
2225 || rtx_equal_p (ira_reg_equiv[to_regno].memory, x));
2226 ira_reg_equiv[to_regno].memory = x;
2227 if (! MEM_READONLY_P (x))
2228 /* We don't add the insn to insn init list because memory
2229 equivalence is just to say what memory is better to use
2230 when the pseudo is spilled. */
2231 return;
2232 }
2233 else if ((x = ira_reg_equiv[from_regno].constant) != NULL_RTX)
2234 {
2235 ira_assert (ira_reg_equiv[from_regno].invariant == NULL_RTX);
2236 ira_assert (ira_reg_equiv[to_regno].constant == NULL_RTX
2237 || rtx_equal_p (ira_reg_equiv[to_regno].constant, x));
2238 ira_reg_equiv[to_regno].constant = x;
2239 }
2240 else
2241 {
2242 x = ira_reg_equiv[from_regno].invariant;
2243 ira_assert (x != NULL_RTX);
2244 ira_assert (ira_reg_equiv[to_regno].invariant == NULL_RTX
2245 || rtx_equal_p (ira_reg_equiv[to_regno].invariant, x));
2246 ira_reg_equiv[to_regno].invariant = x;
2247 }
2248 if (find_reg_note (insn, REG_EQUIV, x) == NULL_RTX)
2249 {
2250 note = set_unique_reg_note (insn, REG_EQUIV, x);
2251 gcc_assert (note != NULL_RTX);
2252 if (internal_flag_ira_verbose > 3 && ira_dump_file != NULL)
2253 {
2254 fprintf (ira_dump_file,
2255 " Adding equiv note to insn %u for reg %d ",
2256 INSN_UID (insn), to_regno);
cfbeaedf 2257 dump_value_slim (ira_dump_file, x, 1);
55a2c322
VM
2258 fprintf (ira_dump_file, "\n");
2259 }
2260 }
2261 }
2262 ira_reg_equiv[to_regno].init_insns
2263 = gen_rtx_INSN_LIST (VOIDmode, insn,
2264 ira_reg_equiv[to_regno].init_insns);
2265 if (internal_flag_ira_verbose > 3 && ira_dump_file != NULL)
2266 fprintf (ira_dump_file,
2267 " Adding equiv init move insn %u to reg %d\n",
2268 INSN_UID (insn), to_regno);
2269}
2270
058e97ec
VM
2271/* Fix values of array REG_EQUIV_INIT after live range splitting done
2272 by IRA. */
2273static void
2274fix_reg_equiv_init (void)
2275{
70cc3288 2276 int max_regno = max_reg_num ();
f2034d06 2277 int i, new_regno, max;
058e97ec 2278 rtx x, prev, next, insn, set;
b8698a0f 2279
70cc3288 2280 if (max_regno_before_ira < max_regno)
058e97ec 2281 {
9771b263 2282 max = vec_safe_length (reg_equivs);
f2034d06
JL
2283 grow_reg_equivs ();
2284 for (i = FIRST_PSEUDO_REGISTER; i < max; i++)
2285 for (prev = NULL_RTX, x = reg_equiv_init (i);
2286 x != NULL_RTX;
2287 x = next)
058e97ec
VM
2288 {
2289 next = XEXP (x, 1);
2290 insn = XEXP (x, 0);
2291 set = single_set (insn);
2292 ira_assert (set != NULL_RTX
2293 && (REG_P (SET_DEST (set)) || REG_P (SET_SRC (set))));
2294 if (REG_P (SET_DEST (set))
2295 && ((int) REGNO (SET_DEST (set)) == i
2296 || (int) ORIGINAL_REGNO (SET_DEST (set)) == i))
2297 new_regno = REGNO (SET_DEST (set));
2298 else if (REG_P (SET_SRC (set))
2299 && ((int) REGNO (SET_SRC (set)) == i
2300 || (int) ORIGINAL_REGNO (SET_SRC (set)) == i))
2301 new_regno = REGNO (SET_SRC (set));
2302 else
2303 gcc_unreachable ();
2304 if (new_regno == i)
2305 prev = x;
2306 else
2307 {
55a2c322 2308 /* Remove the wrong list element. */
058e97ec 2309 if (prev == NULL_RTX)
f2034d06 2310 reg_equiv_init (i) = next;
058e97ec
VM
2311 else
2312 XEXP (prev, 1) = next;
f2034d06
JL
2313 XEXP (x, 1) = reg_equiv_init (new_regno);
2314 reg_equiv_init (new_regno) = x;
058e97ec
VM
2315 }
2316 }
2317 }
2318}
2319
2320#ifdef ENABLE_IRA_CHECKING
2321/* Print redundant memory-memory copies. */
2322static void
2323print_redundant_copies (void)
2324{
2325 int hard_regno;
2326 ira_allocno_t a;
2327 ira_copy_t cp, next_cp;
2328 ira_allocno_iterator ai;
b8698a0f 2329
058e97ec
VM
2330 FOR_EACH_ALLOCNO (a, ai)
2331 {
2332 if (ALLOCNO_CAP_MEMBER (a) != NULL)
2333 /* It is a cap. */
2334 continue;
2335 hard_regno = ALLOCNO_HARD_REGNO (a);
2336 if (hard_regno >= 0)
2337 continue;
2338 for (cp = ALLOCNO_COPIES (a); cp != NULL; cp = next_cp)
2339 if (cp->first == a)
2340 next_cp = cp->next_first_allocno_copy;
2341 else
2342 {
2343 next_cp = cp->next_second_allocno_copy;
2344 if (internal_flag_ira_verbose > 4 && ira_dump_file != NULL
2345 && cp->insn != NULL_RTX
2346 && ALLOCNO_HARD_REGNO (cp->first) == hard_regno)
2347 fprintf (ira_dump_file,
2348 " Redundant move from %d(freq %d):%d\n",
2349 INSN_UID (cp->insn), cp->freq, hard_regno);
2350 }
2351 }
2352}
2353#endif
2354
2355/* Setup preferred and alternative classes for new pseudo-registers
2356 created by IRA starting with START. */
2357static void
2358setup_preferred_alternate_classes_for_new_pseudos (int start)
2359{
2360 int i, old_regno;
2361 int max_regno = max_reg_num ();
2362
2363 for (i = start; i < max_regno; i++)
2364 {
2365 old_regno = ORIGINAL_REGNO (regno_reg_rtx[i]);
b8698a0f 2366 ira_assert (i != old_regno);
058e97ec 2367 setup_reg_classes (i, reg_preferred_class (old_regno),
ce18efcb 2368 reg_alternate_class (old_regno),
1756cb66 2369 reg_allocno_class (old_regno));
058e97ec
VM
2370 if (internal_flag_ira_verbose > 2 && ira_dump_file != NULL)
2371 fprintf (ira_dump_file,
2372 " New r%d: setting preferred %s, alternative %s\n",
2373 i, reg_class_names[reg_preferred_class (old_regno)],
2374 reg_class_names[reg_alternate_class (old_regno)]);
2375 }
2376}
2377
2378\f
fb99ee9b
BS
2379/* The number of entries allocated in teg_info. */
2380static int allocated_reg_info_size;
058e97ec
VM
2381
2382/* Regional allocation can create new pseudo-registers. This function
2383 expands some arrays for pseudo-registers. */
2384static void
fb99ee9b 2385expand_reg_info (void)
058e97ec
VM
2386{
2387 int i;
2388 int size = max_reg_num ();
2389
2390 resize_reg_info ();
fb99ee9b 2391 for (i = allocated_reg_info_size; i < size; i++)
ce18efcb 2392 setup_reg_classes (i, GENERAL_REGS, ALL_REGS, GENERAL_REGS);
fb99ee9b
BS
2393 setup_preferred_alternate_classes_for_new_pseudos (allocated_reg_info_size);
2394 allocated_reg_info_size = size;
058e97ec
VM
2395}
2396
3553f0bb
VM
2397/* Return TRUE if there is too high register pressure in the function.
2398 It is used to decide when stack slot sharing is worth to do. */
2399static bool
2400too_high_register_pressure_p (void)
2401{
2402 int i;
1756cb66 2403 enum reg_class pclass;
b8698a0f 2404
1756cb66 2405 for (i = 0; i < ira_pressure_classes_num; i++)
3553f0bb 2406 {
1756cb66
VM
2407 pclass = ira_pressure_classes[i];
2408 if (ira_loop_tree_root->reg_pressure[pclass] > 10000)
3553f0bb
VM
2409 return true;
2410 }
2411 return false;
2412}
2413
058e97ec
VM
2414\f
2415
2af2dbdc
VM
2416/* Indicate that hard register number FROM was eliminated and replaced with
2417 an offset from hard register number TO. The status of hard registers live
2418 at the start of a basic block is updated by replacing a use of FROM with
2419 a use of TO. */
2420
2421void
2422mark_elimination (int from, int to)
2423{
2424 basic_block bb;
bf744527 2425 bitmap r;
2af2dbdc
VM
2426
2427 FOR_EACH_BB (bb)
2428 {
bf744527
SB
2429 r = DF_LR_IN (bb);
2430 if (bitmap_bit_p (r, from))
2431 {
2432 bitmap_clear_bit (r, from);
2433 bitmap_set_bit (r, to);
2434 }
2435 if (! df_live)
2436 continue;
2437 r = DF_LIVE_IN (bb);
2438 if (bitmap_bit_p (r, from))
2af2dbdc 2439 {
bf744527
SB
2440 bitmap_clear_bit (r, from);
2441 bitmap_set_bit (r, to);
2af2dbdc
VM
2442 }
2443 }
2444}
2445
2446\f
2447
55a2c322
VM
2448/* The length of the following array. */
2449int ira_reg_equiv_len;
2450
2451/* Info about equiv. info for each register. */
2452struct ira_reg_equiv *ira_reg_equiv;
2453
2454/* Expand ira_reg_equiv if necessary. */
2455void
2456ira_expand_reg_equiv (void)
2457{
2458 int old = ira_reg_equiv_len;
2459
2460 if (ira_reg_equiv_len > max_reg_num ())
2461 return;
2462 ira_reg_equiv_len = max_reg_num () * 3 / 2 + 1;
2463 ira_reg_equiv
2464 = (struct ira_reg_equiv *) xrealloc (ira_reg_equiv,
2465 ira_reg_equiv_len
2466 * sizeof (struct ira_reg_equiv));
2467 gcc_assert (old < ira_reg_equiv_len);
2468 memset (ira_reg_equiv + old, 0,
2469 sizeof (struct ira_reg_equiv) * (ira_reg_equiv_len - old));
2470}
2471
2472static void
2473init_reg_equiv (void)
2474{
2475 ira_reg_equiv_len = 0;
2476 ira_reg_equiv = NULL;
2477 ira_expand_reg_equiv ();
2478}
2479
2480static void
2481finish_reg_equiv (void)
2482{
2483 free (ira_reg_equiv);
2484}
2485
2486\f
2487
2af2dbdc
VM
2488struct equivalence
2489{
2af2dbdc
VM
2490 /* Set when a REG_EQUIV note is found or created. Use to
2491 keep track of what memory accesses might be created later,
2492 e.g. by reload. */
2493 rtx replacement;
2494 rtx *src_p;
8f5929e1
JJ
2495 /* The list of each instruction which initializes this register. */
2496 rtx init_insns;
2af2dbdc
VM
2497 /* Loop depth is used to recognize equivalences which appear
2498 to be present within the same loop (or in an inner loop). */
2499 int loop_depth;
2af2dbdc
VM
2500 /* Nonzero if this had a preexisting REG_EQUIV note. */
2501 int is_arg_equivalence;
8f5929e1
JJ
2502 /* Set when an attempt should be made to replace a register
2503 with the associated src_p entry. */
2504 char replace;
2af2dbdc
VM
2505};
2506
2507/* reg_equiv[N] (where N is a pseudo reg number) is the equivalence
2508 structure for that register. */
2509static struct equivalence *reg_equiv;
2510
2511/* Used for communication between the following two functions: contains
2512 a MEM that we wish to ensure remains unchanged. */
2513static rtx equiv_mem;
2514
2515/* Set nonzero if EQUIV_MEM is modified. */
2516static int equiv_mem_modified;
2517
2518/* If EQUIV_MEM is modified by modifying DEST, indicate that it is modified.
2519 Called via note_stores. */
2520static void
2521validate_equiv_mem_from_store (rtx dest, const_rtx set ATTRIBUTE_UNUSED,
2522 void *data ATTRIBUTE_UNUSED)
2523{
2524 if ((REG_P (dest)
2525 && reg_overlap_mentioned_p (dest, equiv_mem))
2526 || (MEM_P (dest)
a55757ea 2527 && anti_dependence (equiv_mem, dest)))
2af2dbdc
VM
2528 equiv_mem_modified = 1;
2529}
2530
2531/* Verify that no store between START and the death of REG invalidates
2532 MEMREF. MEMREF is invalidated by modifying a register used in MEMREF,
2533 by storing into an overlapping memory location, or with a non-const
2534 CALL_INSN.
2535
2536 Return 1 if MEMREF remains valid. */
2537static int
2538validate_equiv_mem (rtx start, rtx reg, rtx memref)
2539{
2540 rtx insn;
2541 rtx note;
2542
2543 equiv_mem = memref;
2544 equiv_mem_modified = 0;
2545
2546 /* If the memory reference has side effects or is volatile, it isn't a
2547 valid equivalence. */
2548 if (side_effects_p (memref))
2549 return 0;
2550
2551 for (insn = start; insn && ! equiv_mem_modified; insn = NEXT_INSN (insn))
2552 {
2553 if (! INSN_P (insn))
2554 continue;
2555
2556 if (find_reg_note (insn, REG_DEAD, reg))
2557 return 1;
2558
a22265a4
JL
2559 /* This used to ignore readonly memory and const/pure calls. The problem
2560 is the equivalent form may reference a pseudo which gets assigned a
2561 call clobbered hard reg. When we later replace REG with its
2562 equivalent form, the value in the call-clobbered reg has been
2563 changed and all hell breaks loose. */
2564 if (CALL_P (insn))
2af2dbdc
VM
2565 return 0;
2566
2567 note_stores (PATTERN (insn), validate_equiv_mem_from_store, NULL);
2568
2569 /* If a register mentioned in MEMREF is modified via an
2570 auto-increment, we lose the equivalence. Do the same if one
2571 dies; although we could extend the life, it doesn't seem worth
2572 the trouble. */
2573
2574 for (note = REG_NOTES (insn); note; note = XEXP (note, 1))
2575 if ((REG_NOTE_KIND (note) == REG_INC
2576 || REG_NOTE_KIND (note) == REG_DEAD)
2577 && REG_P (XEXP (note, 0))
2578 && reg_overlap_mentioned_p (XEXP (note, 0), memref))
2579 return 0;
2580 }
2581
2582 return 0;
2583}
2584
2585/* Returns zero if X is known to be invariant. */
2586static int
2587equiv_init_varies_p (rtx x)
2588{
2589 RTX_CODE code = GET_CODE (x);
2590 int i;
2591 const char *fmt;
2592
2593 switch (code)
2594 {
2595 case MEM:
2596 return !MEM_READONLY_P (x) || equiv_init_varies_p (XEXP (x, 0));
2597
2598 case CONST:
d8116890 2599 CASE_CONST_ANY:
2af2dbdc
VM
2600 case SYMBOL_REF:
2601 case LABEL_REF:
2602 return 0;
2603
2604 case REG:
2605 return reg_equiv[REGNO (x)].replace == 0 && rtx_varies_p (x, 0);
2606
2607 case ASM_OPERANDS:
2608 if (MEM_VOLATILE_P (x))
2609 return 1;
2610
2611 /* Fall through. */
2612
2613 default:
2614 break;
2615 }
2616
2617 fmt = GET_RTX_FORMAT (code);
2618 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
2619 if (fmt[i] == 'e')
2620 {
2621 if (equiv_init_varies_p (XEXP (x, i)))
2622 return 1;
2623 }
2624 else if (fmt[i] == 'E')
2625 {
2626 int j;
2627 for (j = 0; j < XVECLEN (x, i); j++)
2628 if (equiv_init_varies_p (XVECEXP (x, i, j)))
2629 return 1;
2630 }
2631
2632 return 0;
2633}
2634
2635/* Returns nonzero if X (used to initialize register REGNO) is movable.
2636 X is only movable if the registers it uses have equivalent initializations
2637 which appear to be within the same loop (or in an inner loop) and movable
2638 or if they are not candidates for local_alloc and don't vary. */
2639static int
2640equiv_init_movable_p (rtx x, int regno)
2641{
2642 int i, j;
2643 const char *fmt;
2644 enum rtx_code code = GET_CODE (x);
2645
2646 switch (code)
2647 {
2648 case SET:
2649 return equiv_init_movable_p (SET_SRC (x), regno);
2650
2651 case CC0:
2652 case CLOBBER:
2653 return 0;
2654
2655 case PRE_INC:
2656 case PRE_DEC:
2657 case POST_INC:
2658 case POST_DEC:
2659 case PRE_MODIFY:
2660 case POST_MODIFY:
2661 return 0;
2662
2663 case REG:
1756cb66
VM
2664 return ((reg_equiv[REGNO (x)].loop_depth >= reg_equiv[regno].loop_depth
2665 && reg_equiv[REGNO (x)].replace)
2666 || (REG_BASIC_BLOCK (REGNO (x)) < NUM_FIXED_BLOCKS
2667 && ! rtx_varies_p (x, 0)));
2af2dbdc
VM
2668
2669 case UNSPEC_VOLATILE:
2670 return 0;
2671
2672 case ASM_OPERANDS:
2673 if (MEM_VOLATILE_P (x))
2674 return 0;
2675
2676 /* Fall through. */
2677
2678 default:
2679 break;
2680 }
2681
2682 fmt = GET_RTX_FORMAT (code);
2683 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
2684 switch (fmt[i])
2685 {
2686 case 'e':
2687 if (! equiv_init_movable_p (XEXP (x, i), regno))
2688 return 0;
2689 break;
2690 case 'E':
2691 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
2692 if (! equiv_init_movable_p (XVECEXP (x, i, j), regno))
2693 return 0;
2694 break;
2695 }
2696
2697 return 1;
2698}
2699
1756cb66
VM
2700/* TRUE if X uses any registers for which reg_equiv[REGNO].replace is
2701 true. */
2af2dbdc
VM
2702static int
2703contains_replace_regs (rtx x)
2704{
2705 int i, j;
2706 const char *fmt;
2707 enum rtx_code code = GET_CODE (x);
2708
2709 switch (code)
2710 {
2af2dbdc
VM
2711 case CONST:
2712 case LABEL_REF:
2713 case SYMBOL_REF:
d8116890 2714 CASE_CONST_ANY:
2af2dbdc
VM
2715 case PC:
2716 case CC0:
2717 case HIGH:
2718 return 0;
2719
2720 case REG:
2721 return reg_equiv[REGNO (x)].replace;
2722
2723 default:
2724 break;
2725 }
2726
2727 fmt = GET_RTX_FORMAT (code);
2728 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
2729 switch (fmt[i])
2730 {
2731 case 'e':
2732 if (contains_replace_regs (XEXP (x, i)))
2733 return 1;
2734 break;
2735 case 'E':
2736 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
2737 if (contains_replace_regs (XVECEXP (x, i, j)))
2738 return 1;
2739 break;
2740 }
2741
2742 return 0;
2743}
2744
2745/* TRUE if X references a memory location that would be affected by a store
2746 to MEMREF. */
2747static int
2748memref_referenced_p (rtx memref, rtx x)
2749{
2750 int i, j;
2751 const char *fmt;
2752 enum rtx_code code = GET_CODE (x);
2753
2754 switch (code)
2755 {
2af2dbdc
VM
2756 case CONST:
2757 case LABEL_REF:
2758 case SYMBOL_REF:
d8116890 2759 CASE_CONST_ANY:
2af2dbdc
VM
2760 case PC:
2761 case CC0:
2762 case HIGH:
2763 case LO_SUM:
2764 return 0;
2765
2766 case REG:
2767 return (reg_equiv[REGNO (x)].replacement
2768 && memref_referenced_p (memref,
2769 reg_equiv[REGNO (x)].replacement));
2770
2771 case MEM:
53d9622b 2772 if (true_dependence (memref, VOIDmode, x))
2af2dbdc
VM
2773 return 1;
2774 break;
2775
2776 case SET:
2777 /* If we are setting a MEM, it doesn't count (its address does), but any
2778 other SET_DEST that has a MEM in it is referencing the MEM. */
2779 if (MEM_P (SET_DEST (x)))
2780 {
2781 if (memref_referenced_p (memref, XEXP (SET_DEST (x), 0)))
2782 return 1;
2783 }
2784 else if (memref_referenced_p (memref, SET_DEST (x)))
2785 return 1;
2786
2787 return memref_referenced_p (memref, SET_SRC (x));
2788
2789 default:
2790 break;
2791 }
2792
2793 fmt = GET_RTX_FORMAT (code);
2794 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
2795 switch (fmt[i])
2796 {
2797 case 'e':
2798 if (memref_referenced_p (memref, XEXP (x, i)))
2799 return 1;
2800 break;
2801 case 'E':
2802 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
2803 if (memref_referenced_p (memref, XVECEXP (x, i, j)))
2804 return 1;
2805 break;
2806 }
2807
2808 return 0;
2809}
2810
2811/* TRUE if some insn in the range (START, END] references a memory location
2812 that would be affected by a store to MEMREF. */
2813static int
2814memref_used_between_p (rtx memref, rtx start, rtx end)
2815{
2816 rtx insn;
2817
2818 for (insn = NEXT_INSN (start); insn != NEXT_INSN (end);
2819 insn = NEXT_INSN (insn))
2820 {
b5b8b0ac 2821 if (!NONDEBUG_INSN_P (insn))
2af2dbdc 2822 continue;
b8698a0f 2823
2af2dbdc
VM
2824 if (memref_referenced_p (memref, PATTERN (insn)))
2825 return 1;
2826
2827 /* Nonconst functions may access memory. */
2828 if (CALL_P (insn) && (! RTL_CONST_CALL_P (insn)))
2829 return 1;
2830 }
2831
2832 return 0;
2833}
2834
2835/* Mark REG as having no known equivalence.
2836 Some instructions might have been processed before and furnished
2837 with REG_EQUIV notes for this register; these notes will have to be
2838 removed.
2839 STORE is the piece of RTL that does the non-constant / conflicting
2840 assignment - a SET, CLOBBER or REG_INC note. It is currently not used,
2841 but needs to be there because this function is called from note_stores. */
2842static void
1756cb66
VM
2843no_equiv (rtx reg, const_rtx store ATTRIBUTE_UNUSED,
2844 void *data ATTRIBUTE_UNUSED)
2af2dbdc
VM
2845{
2846 int regno;
2847 rtx list;
2848
2849 if (!REG_P (reg))
2850 return;
2851 regno = REGNO (reg);
2852 list = reg_equiv[regno].init_insns;
2853 if (list == const0_rtx)
2854 return;
2855 reg_equiv[regno].init_insns = const0_rtx;
2856 reg_equiv[regno].replacement = NULL_RTX;
2857 /* This doesn't matter for equivalences made for argument registers, we
2858 should keep their initialization insns. */
2859 if (reg_equiv[regno].is_arg_equivalence)
2860 return;
55a2c322
VM
2861 ira_reg_equiv[regno].defined_p = false;
2862 ira_reg_equiv[regno].init_insns = NULL_RTX;
2af2dbdc
VM
2863 for (; list; list = XEXP (list, 1))
2864 {
2865 rtx insn = XEXP (list, 0);
2866 remove_note (insn, find_reg_note (insn, REG_EQUIV, NULL_RTX));
2867 }
2868}
2869
e3f9e0ac
WM
2870/* Check whether the SUBREG is a paradoxical subreg and set the result
2871 in PDX_SUBREGS. */
2872
2873static int
2874set_paradoxical_subreg (rtx *subreg, void *pdx_subregs)
2875{
2876 rtx reg;
2877
2878 if ((*subreg) == NULL_RTX)
2879 return 1;
2880 if (GET_CODE (*subreg) != SUBREG)
2881 return 0;
2882 reg = SUBREG_REG (*subreg);
2883 if (!REG_P (reg))
2884 return 0;
2885
2886 if (paradoxical_subreg_p (*subreg))
2887 ((bool *)pdx_subregs)[REGNO (reg)] = true;
2888
2889 return 0;
2890}
2891
3a6191b1
JJ
2892/* In DEBUG_INSN location adjust REGs from CLEARED_REGS bitmap to the
2893 equivalent replacement. */
2894
2895static rtx
2896adjust_cleared_regs (rtx loc, const_rtx old_rtx ATTRIBUTE_UNUSED, void *data)
2897{
2898 if (REG_P (loc))
2899 {
2900 bitmap cleared_regs = (bitmap) data;
2901 if (bitmap_bit_p (cleared_regs, REGNO (loc)))
2902 return simplify_replace_fn_rtx (*reg_equiv[REGNO (loc)].src_p,
2903 NULL_RTX, adjust_cleared_regs, data);
2904 }
2905 return NULL_RTX;
2906}
2907
2af2dbdc
VM
2908/* Nonzero if we recorded an equivalence for a LABEL_REF. */
2909static int recorded_label_ref;
2910
2911/* Find registers that are equivalent to a single value throughout the
1756cb66
VM
2912 compilation (either because they can be referenced in memory or are
2913 set once from a single constant). Lower their priority for a
2914 register.
2af2dbdc 2915
1756cb66
VM
2916 If such a register is only referenced once, try substituting its
2917 value into the using insn. If it succeeds, we can eliminate the
2918 register completely.
2af2dbdc 2919
55a2c322 2920 Initialize init_insns in ira_reg_equiv array.
2af2dbdc
VM
2921
2922 Return non-zero if jump label rebuilding should be done. */
2923static int
2924update_equiv_regs (void)
2925{
2926 rtx insn;
2927 basic_block bb;
2928 int loop_depth;
2929 bitmap cleared_regs;
e3f9e0ac 2930 bool *pdx_subregs;
b8698a0f 2931
2af2dbdc
VM
2932 /* We need to keep track of whether or not we recorded a LABEL_REF so
2933 that we know if the jump optimizer needs to be rerun. */
2934 recorded_label_ref = 0;
2935
e3f9e0ac
WM
2936 /* Use pdx_subregs to show whether a reg is used in a paradoxical
2937 subreg. */
2938 pdx_subregs = XCNEWVEC (bool, max_regno);
2939
2af2dbdc 2940 reg_equiv = XCNEWVEC (struct equivalence, max_regno);
f2034d06 2941 grow_reg_equivs ();
2af2dbdc
VM
2942
2943 init_alias_analysis ();
2944
e3f9e0ac
WM
2945 /* Scan insns and set pdx_subregs[regno] if the reg is used in a
2946 paradoxical subreg. Don't set such reg sequivalent to a mem,
2947 because lra will not substitute such equiv memory in order to
2948 prevent access beyond allocated memory for paradoxical memory subreg. */
2949 FOR_EACH_BB (bb)
2950 FOR_BB_INSNS (bb, insn)
c34c46dd
RS
2951 if (NONDEBUG_INSN_P (insn))
2952 for_each_rtx (&insn, set_paradoxical_subreg, (void *) pdx_subregs);
e3f9e0ac 2953
2af2dbdc
VM
2954 /* Scan the insns and find which registers have equivalences. Do this
2955 in a separate scan of the insns because (due to -fcse-follow-jumps)
2956 a register can be set below its use. */
2957 FOR_EACH_BB (bb)
2958 {
391886c8 2959 loop_depth = bb_loop_depth (bb);
2af2dbdc
VM
2960
2961 for (insn = BB_HEAD (bb);
2962 insn != NEXT_INSN (BB_END (bb));
2963 insn = NEXT_INSN (insn))
2964 {
2965 rtx note;
2966 rtx set;
2967 rtx dest, src;
2968 int regno;
2969
2970 if (! INSN_P (insn))
2971 continue;
2972
2973 for (note = REG_NOTES (insn); note; note = XEXP (note, 1))
2974 if (REG_NOTE_KIND (note) == REG_INC)
2975 no_equiv (XEXP (note, 0), note, NULL);
2976
2977 set = single_set (insn);
2978
2979 /* If this insn contains more (or less) than a single SET,
2980 only mark all destinations as having no known equivalence. */
2981 if (set == 0)
2982 {
2983 note_stores (PATTERN (insn), no_equiv, NULL);
2984 continue;
2985 }
2986 else if (GET_CODE (PATTERN (insn)) == PARALLEL)
2987 {
2988 int i;
2989
2990 for (i = XVECLEN (PATTERN (insn), 0) - 1; i >= 0; i--)
2991 {
2992 rtx part = XVECEXP (PATTERN (insn), 0, i);
2993 if (part != set)
2994 note_stores (part, no_equiv, NULL);
2995 }
2996 }
2997
2998 dest = SET_DEST (set);
2999 src = SET_SRC (set);
3000
3001 /* See if this is setting up the equivalence between an argument
3002 register and its stack slot. */
3003 note = find_reg_note (insn, REG_EQUIV, NULL_RTX);
3004 if (note)
3005 {
3006 gcc_assert (REG_P (dest));
3007 regno = REGNO (dest);
3008
55a2c322
VM
3009 /* Note that we don't want to clear init_insns in
3010 ira_reg_equiv even if there are multiple sets of this
3011 register. */
2af2dbdc
VM
3012 reg_equiv[regno].is_arg_equivalence = 1;
3013
5a107a0f
VM
3014 /* The insn result can have equivalence memory although
3015 the equivalence is not set up by the insn. We add
3016 this insn to init insns as it is a flag for now that
3017 regno has an equivalence. We will remove the insn
3018 from init insn list later. */
3019 if (rtx_equal_p (src, XEXP (note, 0)) || MEM_P (XEXP (note, 0)))
55a2c322
VM
3020 ira_reg_equiv[regno].init_insns
3021 = gen_rtx_INSN_LIST (VOIDmode, insn,
3022 ira_reg_equiv[regno].init_insns);
2af2dbdc
VM
3023
3024 /* Continue normally in case this is a candidate for
3025 replacements. */
3026 }
3027
3028 if (!optimize)
3029 continue;
3030
3031 /* We only handle the case of a pseudo register being set
3032 once, or always to the same value. */
1fe28116
VM
3033 /* ??? The mn10200 port breaks if we add equivalences for
3034 values that need an ADDRESS_REGS register and set them equivalent
3035 to a MEM of a pseudo. The actual problem is in the over-conservative
3036 handling of INPADDR_ADDRESS / INPUT_ADDRESS / INPUT triples in
3037 calculate_needs, but we traditionally work around this problem
3038 here by rejecting equivalences when the destination is in a register
3039 that's likely spilled. This is fragile, of course, since the
3040 preferred class of a pseudo depends on all instructions that set
3041 or use it. */
3042
2af2dbdc
VM
3043 if (!REG_P (dest)
3044 || (regno = REGNO (dest)) < FIRST_PSEUDO_REGISTER
1fe28116 3045 || reg_equiv[regno].init_insns == const0_rtx
07b8f0a8 3046 || (targetm.class_likely_spilled_p (reg_preferred_class (regno))
1fe28116 3047 && MEM_P (src) && ! reg_equiv[regno].is_arg_equivalence))
2af2dbdc
VM
3048 {
3049 /* This might be setting a SUBREG of a pseudo, a pseudo that is
3050 also set somewhere else to a constant. */
3051 note_stores (set, no_equiv, NULL);
3052 continue;
3053 }
3054
e3f9e0ac
WM
3055 /* Don't set reg (if pdx_subregs[regno] == true) equivalent to a mem. */
3056 if (MEM_P (src) && pdx_subregs[regno])
3057 {
3058 note_stores (set, no_equiv, NULL);
3059 continue;
3060 }
3061
2af2dbdc
VM
3062 note = find_reg_note (insn, REG_EQUAL, NULL_RTX);
3063
3064 /* cse sometimes generates function invariants, but doesn't put a
3065 REG_EQUAL note on the insn. Since this note would be redundant,
3066 there's no point creating it earlier than here. */
3067 if (! note && ! rtx_varies_p (src, 0))
3068 note = set_unique_reg_note (insn, REG_EQUAL, copy_rtx (src));
3069
3070 /* Don't bother considering a REG_EQUAL note containing an EXPR_LIST
3071 since it represents a function call */
3072 if (note && GET_CODE (XEXP (note, 0)) == EXPR_LIST)
3073 note = NULL_RTX;
3074
3075 if (DF_REG_DEF_COUNT (regno) != 1
3076 && (! note
3077 || rtx_varies_p (XEXP (note, 0), 0)
3078 || (reg_equiv[regno].replacement
3079 && ! rtx_equal_p (XEXP (note, 0),
3080 reg_equiv[regno].replacement))))
3081 {
3082 no_equiv (dest, set, NULL);
3083 continue;
3084 }
3085 /* Record this insn as initializing this register. */
3086 reg_equiv[regno].init_insns
3087 = gen_rtx_INSN_LIST (VOIDmode, insn, reg_equiv[regno].init_insns);
3088
3089 /* If this register is known to be equal to a constant, record that
3090 it is always equivalent to the constant. */
3091 if (DF_REG_DEF_COUNT (regno) == 1
3092 && note && ! rtx_varies_p (XEXP (note, 0), 0))
3093 {
3094 rtx note_value = XEXP (note, 0);
3095 remove_note (insn, note);
3096 set_unique_reg_note (insn, REG_EQUIV, note_value);
3097 }
3098
3099 /* If this insn introduces a "constant" register, decrease the priority
3100 of that register. Record this insn if the register is only used once
3101 more and the equivalence value is the same as our source.
3102
3103 The latter condition is checked for two reasons: First, it is an
3104 indication that it may be more efficient to actually emit the insn
3105 as written (if no registers are available, reload will substitute
3106 the equivalence). Secondly, it avoids problems with any registers
3107 dying in this insn whose death notes would be missed.
3108
3109 If we don't have a REG_EQUIV note, see if this insn is loading
3110 a register used only in one basic block from a MEM. If so, and the
3111 MEM remains unchanged for the life of the register, add a REG_EQUIV
3112 note. */
3113
3114 note = find_reg_note (insn, REG_EQUIV, NULL_RTX);
3115
3116 if (note == 0 && REG_BASIC_BLOCK (regno) >= NUM_FIXED_BLOCKS
3117 && MEM_P (SET_SRC (set))
3118 && validate_equiv_mem (insn, dest, SET_SRC (set)))
3119 note = set_unique_reg_note (insn, REG_EQUIV, copy_rtx (SET_SRC (set)));
3120
3121 if (note)
3122 {
3123 int regno = REGNO (dest);
3124 rtx x = XEXP (note, 0);
3125
3126 /* If we haven't done so, record for reload that this is an
3127 equivalencing insn. */
3128 if (!reg_equiv[regno].is_arg_equivalence)
55a2c322
VM
3129 ira_reg_equiv[regno].init_insns
3130 = gen_rtx_INSN_LIST (VOIDmode, insn,
3131 ira_reg_equiv[regno].init_insns);
2af2dbdc
VM
3132
3133 /* Record whether or not we created a REG_EQUIV note for a LABEL_REF.
3134 We might end up substituting the LABEL_REF for uses of the
3135 pseudo here or later. That kind of transformation may turn an
3136 indirect jump into a direct jump, in which case we must rerun the
3137 jump optimizer to ensure that the JUMP_LABEL fields are valid. */
3138 if (GET_CODE (x) == LABEL_REF
3139 || (GET_CODE (x) == CONST
3140 && GET_CODE (XEXP (x, 0)) == PLUS
3141 && (GET_CODE (XEXP (XEXP (x, 0), 0)) == LABEL_REF)))
3142 recorded_label_ref = 1;
3143
3144 reg_equiv[regno].replacement = x;
3145 reg_equiv[regno].src_p = &SET_SRC (set);
3146 reg_equiv[regno].loop_depth = loop_depth;
3147
3148 /* Don't mess with things live during setjmp. */
3149 if (REG_LIVE_LENGTH (regno) >= 0 && optimize)
3150 {
3151 /* Note that the statement below does not affect the priority
3152 in local-alloc! */
3153 REG_LIVE_LENGTH (regno) *= 2;
3154
3155 /* If the register is referenced exactly twice, meaning it is
3156 set once and used once, indicate that the reference may be
3157 replaced by the equivalence we computed above. Do this
3158 even if the register is only used in one block so that
3159 dependencies can be handled where the last register is
3160 used in a different block (i.e. HIGH / LO_SUM sequences)
3161 and to reduce the number of registers alive across
3162 calls. */
3163
3164 if (REG_N_REFS (regno) == 2
3165 && (rtx_equal_p (x, src)
3166 || ! equiv_init_varies_p (src))
3167 && NONJUMP_INSN_P (insn)
3168 && equiv_init_movable_p (PATTERN (insn), regno))
3169 reg_equiv[regno].replace = 1;
3170 }
3171 }
3172 }
3173 }
3174
3175 if (!optimize)
3176 goto out;
3177
3178 /* A second pass, to gather additional equivalences with memory. This needs
3179 to be done after we know which registers we are going to replace. */
3180
3181 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
3182 {
3183 rtx set, src, dest;
3184 unsigned regno;
3185
3186 if (! INSN_P (insn))
3187 continue;
3188
3189 set = single_set (insn);
3190 if (! set)
3191 continue;
3192
3193 dest = SET_DEST (set);
3194 src = SET_SRC (set);
3195
3196 /* If this sets a MEM to the contents of a REG that is only used
3197 in a single basic block, see if the register is always equivalent
3198 to that memory location and if moving the store from INSN to the
3199 insn that set REG is safe. If so, put a REG_EQUIV note on the
3200 initializing insn.
3201
3202 Don't add a REG_EQUIV note if the insn already has one. The existing
3203 REG_EQUIV is likely more useful than the one we are adding.
3204
3205 If one of the regs in the address has reg_equiv[REGNO].replace set,
3206 then we can't add this REG_EQUIV note. The reg_equiv[REGNO].replace
3207 optimization may move the set of this register immediately before
3208 insn, which puts it after reg_equiv[REGNO].init_insns, and hence
3209 the mention in the REG_EQUIV note would be to an uninitialized
3210 pseudo. */
3211
3212 if (MEM_P (dest) && REG_P (src)
3213 && (regno = REGNO (src)) >= FIRST_PSEUDO_REGISTER
3214 && REG_BASIC_BLOCK (regno) >= NUM_FIXED_BLOCKS
3215 && DF_REG_DEF_COUNT (regno) == 1
3216 && reg_equiv[regno].init_insns != 0
3217 && reg_equiv[regno].init_insns != const0_rtx
3218 && ! find_reg_note (XEXP (reg_equiv[regno].init_insns, 0),
3219 REG_EQUIV, NULL_RTX)
e3f9e0ac
WM
3220 && ! contains_replace_regs (XEXP (dest, 0))
3221 && ! pdx_subregs[regno])
2af2dbdc
VM
3222 {
3223 rtx init_insn = XEXP (reg_equiv[regno].init_insns, 0);
3224 if (validate_equiv_mem (init_insn, src, dest)
3225 && ! memref_used_between_p (dest, init_insn, insn)
3226 /* Attaching a REG_EQUIV note will fail if INIT_INSN has
3227 multiple sets. */
3228 && set_unique_reg_note (init_insn, REG_EQUIV, copy_rtx (dest)))
3229 {
3230 /* This insn makes the equivalence, not the one initializing
3231 the register. */
55a2c322 3232 ira_reg_equiv[regno].init_insns
2af2dbdc
VM
3233 = gen_rtx_INSN_LIST (VOIDmode, insn, NULL_RTX);
3234 df_notes_rescan (init_insn);
3235 }
3236 }
3237 }
3238
3239 cleared_regs = BITMAP_ALLOC (NULL);
3240 /* Now scan all regs killed in an insn to see if any of them are
3241 registers only used that once. If so, see if we can replace the
3242 reference with the equivalent form. If we can, delete the
3243 initializing reference and this register will go away. If we
3244 can't replace the reference, and the initializing reference is
3245 within the same loop (or in an inner loop), then move the register
3246 initialization just before the use, so that they are in the same
3247 basic block. */
3248 FOR_EACH_BB_REVERSE (bb)
3249 {
391886c8 3250 loop_depth = bb_loop_depth (bb);
2af2dbdc
VM
3251 for (insn = BB_END (bb);
3252 insn != PREV_INSN (BB_HEAD (bb));
3253 insn = PREV_INSN (insn))
3254 {
3255 rtx link;
3256
3257 if (! INSN_P (insn))
3258 continue;
3259
3260 /* Don't substitute into a non-local goto, this confuses CFG. */
3261 if (JUMP_P (insn)
3262 && find_reg_note (insn, REG_NON_LOCAL_GOTO, NULL_RTX))
3263 continue;
3264
3265 for (link = REG_NOTES (insn); link; link = XEXP (link, 1))
3266 {
3267 if (REG_NOTE_KIND (link) == REG_DEAD
3268 /* Make sure this insn still refers to the register. */
3269 && reg_mentioned_p (XEXP (link, 0), PATTERN (insn)))
3270 {
3271 int regno = REGNO (XEXP (link, 0));
3272 rtx equiv_insn;
3273
3274 if (! reg_equiv[regno].replace
0cad4827
VM
3275 || reg_equiv[regno].loop_depth < loop_depth
3276 /* There is no sense to move insns if we did
3277 register pressure-sensitive scheduling was
3278 done because it will not improve allocation
3279 but worsen insn schedule with a big
3280 probability. */
3281 || (flag_sched_pressure && flag_schedule_insns))
2af2dbdc
VM
3282 continue;
3283
3284 /* reg_equiv[REGNO].replace gets set only when
3285 REG_N_REFS[REGNO] is 2, i.e. the register is set
55a2c322
VM
3286 once and used once. (If it were only set, but
3287 not used, flow would have deleted the setting
3288 insns.) Hence there can only be one insn in
3289 reg_equiv[REGNO].init_insns. */
2af2dbdc
VM
3290 gcc_assert (reg_equiv[regno].init_insns
3291 && !XEXP (reg_equiv[regno].init_insns, 1));
3292 equiv_insn = XEXP (reg_equiv[regno].init_insns, 0);
3293
3294 /* We may not move instructions that can throw, since
3295 that changes basic block boundaries and we are not
3296 prepared to adjust the CFG to match. */
3297 if (can_throw_internal (equiv_insn))
3298 continue;
3299
3300 if (asm_noperands (PATTERN (equiv_insn)) < 0
3301 && validate_replace_rtx (regno_reg_rtx[regno],
3302 *(reg_equiv[regno].src_p), insn))
3303 {
3304 rtx equiv_link;
3305 rtx last_link;
3306 rtx note;
3307
3308 /* Find the last note. */
3309 for (last_link = link; XEXP (last_link, 1);
3310 last_link = XEXP (last_link, 1))
3311 ;
3312
3313 /* Append the REG_DEAD notes from equiv_insn. */
3314 equiv_link = REG_NOTES (equiv_insn);
3315 while (equiv_link)
3316 {
3317 note = equiv_link;
3318 equiv_link = XEXP (equiv_link, 1);
3319 if (REG_NOTE_KIND (note) == REG_DEAD)
3320 {
3321 remove_note (equiv_insn, note);
3322 XEXP (last_link, 1) = note;
3323 XEXP (note, 1) = NULL_RTX;
3324 last_link = note;
3325 }
3326 }
3327
3328 remove_death (regno, insn);
3329 SET_REG_N_REFS (regno, 0);
3330 REG_FREQ (regno) = 0;
3331 delete_insn (equiv_insn);
3332
3333 reg_equiv[regno].init_insns
3334 = XEXP (reg_equiv[regno].init_insns, 1);
3335
55a2c322 3336 ira_reg_equiv[regno].init_insns = NULL_RTX;
2af2dbdc
VM
3337 bitmap_set_bit (cleared_regs, regno);
3338 }
3339 /* Move the initialization of the register to just before
3340 INSN. Update the flow information. */
b5b8b0ac 3341 else if (prev_nondebug_insn (insn) != equiv_insn)
2af2dbdc
VM
3342 {
3343 rtx new_insn;
3344
3345 new_insn = emit_insn_before (PATTERN (equiv_insn), insn);
3346 REG_NOTES (new_insn) = REG_NOTES (equiv_insn);
3347 REG_NOTES (equiv_insn) = 0;
3348 /* Rescan it to process the notes. */
3349 df_insn_rescan (new_insn);
3350
3351 /* Make sure this insn is recognized before
3352 reload begins, otherwise
3353 eliminate_regs_in_insn will die. */
3354 INSN_CODE (new_insn) = INSN_CODE (equiv_insn);
3355
3356 delete_insn (equiv_insn);
3357
3358 XEXP (reg_equiv[regno].init_insns, 0) = new_insn;
3359
3360 REG_BASIC_BLOCK (regno) = bb->index;
3361 REG_N_CALLS_CROSSED (regno) = 0;
3362 REG_FREQ_CALLS_CROSSED (regno) = 0;
3363 REG_N_THROWING_CALLS_CROSSED (regno) = 0;
3364 REG_LIVE_LENGTH (regno) = 2;
3365
3366 if (insn == BB_HEAD (bb))
3367 BB_HEAD (bb) = PREV_INSN (insn);
3368
55a2c322 3369 ira_reg_equiv[regno].init_insns
2af2dbdc
VM
3370 = gen_rtx_INSN_LIST (VOIDmode, new_insn, NULL_RTX);
3371 bitmap_set_bit (cleared_regs, regno);
3372 }
3373 }
3374 }
3375 }
3376 }
3377
3378 if (!bitmap_empty_p (cleared_regs))
3a6191b1
JJ
3379 {
3380 FOR_EACH_BB (bb)
3381 {
3a6191b1
JJ
3382 bitmap_and_compl_into (DF_LR_IN (bb), cleared_regs);
3383 bitmap_and_compl_into (DF_LR_OUT (bb), cleared_regs);
bf744527
SB
3384 if (! df_live)
3385 continue;
3386 bitmap_and_compl_into (DF_LIVE_IN (bb), cleared_regs);
3387 bitmap_and_compl_into (DF_LIVE_OUT (bb), cleared_regs);
3a6191b1
JJ
3388 }
3389
3390 /* Last pass - adjust debug insns referencing cleared regs. */
3391 if (MAY_HAVE_DEBUG_INSNS)
3392 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
3393 if (DEBUG_INSN_P (insn))
3394 {
3395 rtx old_loc = INSN_VAR_LOCATION_LOC (insn);
3396 INSN_VAR_LOCATION_LOC (insn)
3397 = simplify_replace_fn_rtx (old_loc, NULL_RTX,
3398 adjust_cleared_regs,
3399 (void *) cleared_regs);
3400 if (old_loc != INSN_VAR_LOCATION_LOC (insn))
3401 df_insn_rescan (insn);
3402 }
3403 }
2af2dbdc
VM
3404
3405 BITMAP_FREE (cleared_regs);
3406
3407 out:
3408 /* Clean up. */
3409
3410 end_alias_analysis ();
3411 free (reg_equiv);
e3f9e0ac 3412 free (pdx_subregs);
2af2dbdc
VM
3413 return recorded_label_ref;
3414}
3415
3416\f
3417
55a2c322
VM
3418/* Set up fields memory, constant, and invariant from init_insns in
3419 the structures of array ira_reg_equiv. */
3420static void
3421setup_reg_equiv (void)
3422{
3423 int i;
5a107a0f 3424 rtx elem, prev_elem, next_elem, insn, set, x;
55a2c322
VM
3425
3426 for (i = FIRST_PSEUDO_REGISTER; i < ira_reg_equiv_len; i++)
5a107a0f
VM
3427 for (prev_elem = NULL, elem = ira_reg_equiv[i].init_insns;
3428 elem;
3429 prev_elem = elem, elem = next_elem)
55a2c322 3430 {
5a107a0f 3431 next_elem = XEXP (elem, 1);
55a2c322
VM
3432 insn = XEXP (elem, 0);
3433 set = single_set (insn);
3434
3435 /* Init insns can set up equivalence when the reg is a destination or
3436 a source (in this case the destination is memory). */
3437 if (set != 0 && (REG_P (SET_DEST (set)) || REG_P (SET_SRC (set))))
3438 {
3439 if ((x = find_reg_note (insn, REG_EQUIV, NULL_RTX)) != NULL)
5a107a0f
VM
3440 {
3441 x = XEXP (x, 0);
3442 if (REG_P (SET_DEST (set))
3443 && REGNO (SET_DEST (set)) == (unsigned int) i
3444 && ! rtx_equal_p (SET_SRC (set), x) && MEM_P (x))
3445 {
3446 /* This insn reporting the equivalence but
3447 actually not setting it. Remove it from the
3448 list. */
3449 if (prev_elem == NULL)
3450 ira_reg_equiv[i].init_insns = next_elem;
3451 else
3452 XEXP (prev_elem, 1) = next_elem;
3453 elem = prev_elem;
3454 }
3455 }
55a2c322
VM
3456 else if (REG_P (SET_DEST (set))
3457 && REGNO (SET_DEST (set)) == (unsigned int) i)
3458 x = SET_SRC (set);
3459 else
3460 {
3461 gcc_assert (REG_P (SET_SRC (set))
3462 && REGNO (SET_SRC (set)) == (unsigned int) i);
3463 x = SET_DEST (set);
3464 }
3465 if (! function_invariant_p (x)
3466 || ! flag_pic
3467 /* A function invariant is often CONSTANT_P but may
3468 include a register. We promise to only pass
3469 CONSTANT_P objects to LEGITIMATE_PIC_OPERAND_P. */
3470 || (CONSTANT_P (x) && LEGITIMATE_PIC_OPERAND_P (x)))
3471 {
3472 /* It can happen that a REG_EQUIV note contains a MEM
3473 that is not a legitimate memory operand. As later
3474 stages of reload assume that all addresses found in
3475 the lra_regno_equiv_* arrays were originally
3476 legitimate, we ignore such REG_EQUIV notes. */
3477 if (memory_operand (x, VOIDmode))
3478 {
3479 ira_reg_equiv[i].defined_p = true;
3480 ira_reg_equiv[i].memory = x;
3481 continue;
3482 }
3483 else if (function_invariant_p (x))
3484 {
3485 enum machine_mode mode;
3486
3487 mode = GET_MODE (SET_DEST (set));
3488 if (GET_CODE (x) == PLUS
3489 || x == frame_pointer_rtx || x == arg_pointer_rtx)
3490 /* This is PLUS of frame pointer and a constant,
3491 or fp, or argp. */
3492 ira_reg_equiv[i].invariant = x;
3493 else if (targetm.legitimate_constant_p (mode, x))
3494 ira_reg_equiv[i].constant = x;
3495 else
3496 {
3497 ira_reg_equiv[i].memory = force_const_mem (mode, x);
3498 if (ira_reg_equiv[i].memory == NULL_RTX)
3499 {
3500 ira_reg_equiv[i].defined_p = false;
3501 ira_reg_equiv[i].init_insns = NULL_RTX;
3502 break;
3503 }
3504 }
3505 ira_reg_equiv[i].defined_p = true;
3506 continue;
3507 }
3508 }
3509 }
3510 ira_reg_equiv[i].defined_p = false;
3511 ira_reg_equiv[i].init_insns = NULL_RTX;
3512 break;
3513 }
3514}
3515
3516\f
3517
2af2dbdc
VM
3518/* Print chain C to FILE. */
3519static void
3520print_insn_chain (FILE *file, struct insn_chain *c)
3521{
c3284718 3522 fprintf (file, "insn=%d, ", INSN_UID (c->insn));
2af2dbdc
VM
3523 bitmap_print (file, &c->live_throughout, "live_throughout: ", ", ");
3524 bitmap_print (file, &c->dead_or_set, "dead_or_set: ", "\n");
3525}
3526
3527
3528/* Print all reload_insn_chains to FILE. */
3529static void
3530print_insn_chains (FILE *file)
3531{
3532 struct insn_chain *c;
3533 for (c = reload_insn_chain; c ; c = c->next)
3534 print_insn_chain (file, c);
3535}
3536
3537/* Return true if pseudo REGNO should be added to set live_throughout
3538 or dead_or_set of the insn chains for reload consideration. */
3539static bool
3540pseudo_for_reload_consideration_p (int regno)
3541{
3542 /* Consider spilled pseudos too for IRA because they still have a
3543 chance to get hard-registers in the reload when IRA is used. */
b100151b 3544 return (reg_renumber[regno] >= 0 || ira_conflicts_p);
2af2dbdc
VM
3545}
3546
3547/* Init LIVE_SUBREGS[ALLOCNUM] and LIVE_SUBREGS_USED[ALLOCNUM] using
3548 REG to the number of nregs, and INIT_VALUE to get the
3549 initialization. ALLOCNUM need not be the regno of REG. */
3550static void
3551init_live_subregs (bool init_value, sbitmap *live_subregs,
cee784f5 3552 bitmap live_subregs_used, int allocnum, rtx reg)
2af2dbdc
VM
3553{
3554 unsigned int regno = REGNO (SUBREG_REG (reg));
3555 int size = GET_MODE_SIZE (GET_MODE (regno_reg_rtx[regno]));
3556
3557 gcc_assert (size > 0);
3558
3559 /* Been there, done that. */
cee784f5 3560 if (bitmap_bit_p (live_subregs_used, allocnum))
2af2dbdc
VM
3561 return;
3562
cee784f5 3563 /* Create a new one. */
2af2dbdc
VM
3564 if (live_subregs[allocnum] == NULL)
3565 live_subregs[allocnum] = sbitmap_alloc (size);
3566
3567 /* If the entire reg was live before blasting into subregs, we need
3568 to init all of the subregs to ones else init to 0. */
3569 if (init_value)
f61e445a 3570 bitmap_ones (live_subregs[allocnum]);
b8698a0f 3571 else
f61e445a 3572 bitmap_clear (live_subregs[allocnum]);
2af2dbdc 3573
cee784f5 3574 bitmap_set_bit (live_subregs_used, allocnum);
2af2dbdc
VM
3575}
3576
3577/* Walk the insns of the current function and build reload_insn_chain,
3578 and record register life information. */
3579static void
3580build_insn_chain (void)
3581{
3582 unsigned int i;
3583 struct insn_chain **p = &reload_insn_chain;
3584 basic_block bb;
3585 struct insn_chain *c = NULL;
3586 struct insn_chain *next = NULL;
3587 bitmap live_relevant_regs = BITMAP_ALLOC (NULL);
3588 bitmap elim_regset = BITMAP_ALLOC (NULL);
3589 /* live_subregs is a vector used to keep accurate information about
3590 which hardregs are live in multiword pseudos. live_subregs and
3591 live_subregs_used are indexed by pseudo number. The live_subreg
3592 entry for a particular pseudo is only used if the corresponding
cee784f5
SB
3593 element is non zero in live_subregs_used. The sbitmap size of
3594 live_subreg[allocno] is number of bytes that the pseudo can
2af2dbdc
VM
3595 occupy. */
3596 sbitmap *live_subregs = XCNEWVEC (sbitmap, max_regno);
cee784f5 3597 bitmap live_subregs_used = BITMAP_ALLOC (NULL);
2af2dbdc
VM
3598
3599 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
3600 if (TEST_HARD_REG_BIT (eliminable_regset, i))
3601 bitmap_set_bit (elim_regset, i);
3602 FOR_EACH_BB_REVERSE (bb)
3603 {
3604 bitmap_iterator bi;
3605 rtx insn;
b8698a0f 3606
2af2dbdc 3607 CLEAR_REG_SET (live_relevant_regs);
cee784f5 3608 bitmap_clear (live_subregs_used);
b8698a0f 3609
bf744527 3610 EXECUTE_IF_SET_IN_BITMAP (df_get_live_out (bb), 0, i, bi)
2af2dbdc
VM
3611 {
3612 if (i >= FIRST_PSEUDO_REGISTER)
3613 break;
3614 bitmap_set_bit (live_relevant_regs, i);
3615 }
3616
bf744527 3617 EXECUTE_IF_SET_IN_BITMAP (df_get_live_out (bb),
2af2dbdc
VM
3618 FIRST_PSEUDO_REGISTER, i, bi)
3619 {
3620 if (pseudo_for_reload_consideration_p (i))
3621 bitmap_set_bit (live_relevant_regs, i);
3622 }
3623
3624 FOR_BB_INSNS_REVERSE (bb, insn)
3625 {
3626 if (!NOTE_P (insn) && !BARRIER_P (insn))
3627 {
3628 unsigned int uid = INSN_UID (insn);
3629 df_ref *def_rec;
3630 df_ref *use_rec;
3631
3632 c = new_insn_chain ();
3633 c->next = next;
3634 next = c;
3635 *p = c;
3636 p = &c->prev;
b8698a0f 3637
2af2dbdc
VM
3638 c->insn = insn;
3639 c->block = bb->index;
3640
4b71920a 3641 if (NONDEBUG_INSN_P (insn))
2af2dbdc
VM
3642 for (def_rec = DF_INSN_UID_DEFS (uid); *def_rec; def_rec++)
3643 {
3644 df_ref def = *def_rec;
3645 unsigned int regno = DF_REF_REGNO (def);
b8698a0f 3646
2af2dbdc
VM
3647 /* Ignore may clobbers because these are generated
3648 from calls. However, every other kind of def is
3649 added to dead_or_set. */
3650 if (!DF_REF_FLAGS_IS_SET (def, DF_REF_MAY_CLOBBER))
3651 {
3652 if (regno < FIRST_PSEUDO_REGISTER)
3653 {
3654 if (!fixed_regs[regno])
3655 bitmap_set_bit (&c->dead_or_set, regno);
3656 }
3657 else if (pseudo_for_reload_consideration_p (regno))
3658 bitmap_set_bit (&c->dead_or_set, regno);
3659 }
3660
3661 if ((regno < FIRST_PSEUDO_REGISTER
3662 || reg_renumber[regno] >= 0
3663 || ira_conflicts_p)
3664 && (!DF_REF_FLAGS_IS_SET (def, DF_REF_CONDITIONAL)))
3665 {
3666 rtx reg = DF_REF_REG (def);
3667
3668 /* We can model subregs, but not if they are
3669 wrapped in ZERO_EXTRACTS. */
3670 if (GET_CODE (reg) == SUBREG
3671 && !DF_REF_FLAGS_IS_SET (def, DF_REF_ZERO_EXTRACT))
3672 {
3673 unsigned int start = SUBREG_BYTE (reg);
b8698a0f 3674 unsigned int last = start
2af2dbdc
VM
3675 + GET_MODE_SIZE (GET_MODE (reg));
3676
3677 init_live_subregs
b8698a0f 3678 (bitmap_bit_p (live_relevant_regs, regno),
2af2dbdc
VM
3679 live_subregs, live_subregs_used, regno, reg);
3680
3681 if (!DF_REF_FLAGS_IS_SET
3682 (def, DF_REF_STRICT_LOW_PART))
3683 {
3684 /* Expand the range to cover entire words.
3685 Bytes added here are "don't care". */
3686 start
3687 = start / UNITS_PER_WORD * UNITS_PER_WORD;
3688 last = ((last + UNITS_PER_WORD - 1)
3689 / UNITS_PER_WORD * UNITS_PER_WORD);
3690 }
3691
3692 /* Ignore the paradoxical bits. */
cee784f5
SB
3693 if (last > SBITMAP_SIZE (live_subregs[regno]))
3694 last = SBITMAP_SIZE (live_subregs[regno]);
2af2dbdc
VM
3695
3696 while (start < last)
3697 {
d7c028c0 3698 bitmap_clear_bit (live_subregs[regno], start);
2af2dbdc
VM
3699 start++;
3700 }
b8698a0f 3701
f61e445a 3702 if (bitmap_empty_p (live_subregs[regno]))
2af2dbdc 3703 {
cee784f5 3704 bitmap_clear_bit (live_subregs_used, regno);
2af2dbdc
VM
3705 bitmap_clear_bit (live_relevant_regs, regno);
3706 }
3707 else
3708 /* Set live_relevant_regs here because
3709 that bit has to be true to get us to
3710 look at the live_subregs fields. */
3711 bitmap_set_bit (live_relevant_regs, regno);
3712 }
3713 else
3714 {
3715 /* DF_REF_PARTIAL is generated for
3716 subregs, STRICT_LOW_PART, and
3717 ZERO_EXTRACT. We handle the subreg
3718 case above so here we have to keep from
3719 modeling the def as a killing def. */
3720 if (!DF_REF_FLAGS_IS_SET (def, DF_REF_PARTIAL))
3721 {
cee784f5 3722 bitmap_clear_bit (live_subregs_used, regno);
2af2dbdc 3723 bitmap_clear_bit (live_relevant_regs, regno);
2af2dbdc
VM
3724 }
3725 }
3726 }
3727 }
b8698a0f 3728
2af2dbdc
VM
3729 bitmap_and_compl_into (live_relevant_regs, elim_regset);
3730 bitmap_copy (&c->live_throughout, live_relevant_regs);
3731
4b71920a 3732 if (NONDEBUG_INSN_P (insn))
2af2dbdc
VM
3733 for (use_rec = DF_INSN_UID_USES (uid); *use_rec; use_rec++)
3734 {
3735 df_ref use = *use_rec;
3736 unsigned int regno = DF_REF_REGNO (use);
3737 rtx reg = DF_REF_REG (use);
b8698a0f 3738
2af2dbdc
VM
3739 /* DF_REF_READ_WRITE on a use means that this use
3740 is fabricated from a def that is a partial set
3741 to a multiword reg. Here, we only model the
3742 subreg case that is not wrapped in ZERO_EXTRACT
3743 precisely so we do not need to look at the
3744 fabricated use. */
b8698a0f
L
3745 if (DF_REF_FLAGS_IS_SET (use, DF_REF_READ_WRITE)
3746 && !DF_REF_FLAGS_IS_SET (use, DF_REF_ZERO_EXTRACT)
2af2dbdc
VM
3747 && DF_REF_FLAGS_IS_SET (use, DF_REF_SUBREG))
3748 continue;
b8698a0f 3749
2af2dbdc
VM
3750 /* Add the last use of each var to dead_or_set. */
3751 if (!bitmap_bit_p (live_relevant_regs, regno))
3752 {
3753 if (regno < FIRST_PSEUDO_REGISTER)
3754 {
3755 if (!fixed_regs[regno])
3756 bitmap_set_bit (&c->dead_or_set, regno);
3757 }
3758 else if (pseudo_for_reload_consideration_p (regno))
3759 bitmap_set_bit (&c->dead_or_set, regno);
3760 }
b8698a0f 3761
2af2dbdc
VM
3762 if (regno < FIRST_PSEUDO_REGISTER
3763 || pseudo_for_reload_consideration_p (regno))
3764 {
3765 if (GET_CODE (reg) == SUBREG
3766 && !DF_REF_FLAGS_IS_SET (use,
3767 DF_REF_SIGN_EXTRACT
b8698a0f 3768 | DF_REF_ZERO_EXTRACT))
2af2dbdc
VM
3769 {
3770 unsigned int start = SUBREG_BYTE (reg);
b8698a0f 3771 unsigned int last = start
2af2dbdc 3772 + GET_MODE_SIZE (GET_MODE (reg));
b8698a0f 3773
2af2dbdc 3774 init_live_subregs
b8698a0f 3775 (bitmap_bit_p (live_relevant_regs, regno),
2af2dbdc 3776 live_subregs, live_subregs_used, regno, reg);
b8698a0f 3777
2af2dbdc 3778 /* Ignore the paradoxical bits. */
cee784f5
SB
3779 if (last > SBITMAP_SIZE (live_subregs[regno]))
3780 last = SBITMAP_SIZE (live_subregs[regno]);
2af2dbdc
VM
3781
3782 while (start < last)
3783 {
d7c028c0 3784 bitmap_set_bit (live_subregs[regno], start);
2af2dbdc
VM
3785 start++;
3786 }
3787 }
3788 else
3789 /* Resetting the live_subregs_used is
3790 effectively saying do not use the subregs
3791 because we are reading the whole
3792 pseudo. */
cee784f5 3793 bitmap_clear_bit (live_subregs_used, regno);
2af2dbdc
VM
3794 bitmap_set_bit (live_relevant_regs, regno);
3795 }
3796 }
3797 }
3798 }
3799
3800 /* FIXME!! The following code is a disaster. Reload needs to see the
3801 labels and jump tables that are just hanging out in between
3802 the basic blocks. See pr33676. */
3803 insn = BB_HEAD (bb);
b8698a0f 3804
2af2dbdc 3805 /* Skip over the barriers and cruft. */
b8698a0f 3806 while (insn && (BARRIER_P (insn) || NOTE_P (insn)
2af2dbdc
VM
3807 || BLOCK_FOR_INSN (insn) == bb))
3808 insn = PREV_INSN (insn);
b8698a0f 3809
2af2dbdc
VM
3810 /* While we add anything except barriers and notes, the focus is
3811 to get the labels and jump tables into the
3812 reload_insn_chain. */
3813 while (insn)
3814 {
3815 if (!NOTE_P (insn) && !BARRIER_P (insn))
3816 {
3817 if (BLOCK_FOR_INSN (insn))
3818 break;
b8698a0f 3819
2af2dbdc
VM
3820 c = new_insn_chain ();
3821 c->next = next;
3822 next = c;
3823 *p = c;
3824 p = &c->prev;
b8698a0f 3825
2af2dbdc
VM
3826 /* The block makes no sense here, but it is what the old
3827 code did. */
3828 c->block = bb->index;
3829 c->insn = insn;
3830 bitmap_copy (&c->live_throughout, live_relevant_regs);
b8698a0f 3831 }
2af2dbdc
VM
3832 insn = PREV_INSN (insn);
3833 }
3834 }
3835
2af2dbdc
VM
3836 reload_insn_chain = c;
3837 *p = NULL;
3838
cee784f5
SB
3839 for (i = 0; i < (unsigned int) max_regno; i++)
3840 if (live_subregs[i] != NULL)
3841 sbitmap_free (live_subregs[i]);
2af2dbdc 3842 free (live_subregs);
cee784f5 3843 BITMAP_FREE (live_subregs_used);
2af2dbdc
VM
3844 BITMAP_FREE (live_relevant_regs);
3845 BITMAP_FREE (elim_regset);
3846
3847 if (dump_file)
3848 print_insn_chains (dump_file);
3849}
acf41a74
BS
3850 \f
3851/* Examine the rtx found in *LOC, which is read or written to as determined
3852 by TYPE. Return false if we find a reason why an insn containing this
3853 rtx should not be moved (such as accesses to non-constant memory), true
3854 otherwise. */
3855static bool
3856rtx_moveable_p (rtx *loc, enum op_type type)
3857{
3858 const char *fmt;
3859 rtx x = *loc;
3860 enum rtx_code code = GET_CODE (x);
3861 int i, j;
3862
3863 code = GET_CODE (x);
3864 switch (code)
3865 {
3866 case CONST:
d8116890 3867 CASE_CONST_ANY:
acf41a74
BS
3868 case SYMBOL_REF:
3869 case LABEL_REF:
3870 return true;
3871
3872 case PC:
3873 return type == OP_IN;
3874
3875 case CC0:
3876 return false;
3877
3878 case REG:
3879 if (x == frame_pointer_rtx)
3880 return true;
3881 if (HARD_REGISTER_P (x))
3882 return false;
3883
3884 return true;
3885
3886 case MEM:
3887 if (type == OP_IN && MEM_READONLY_P (x))
3888 return rtx_moveable_p (&XEXP (x, 0), OP_IN);
3889 return false;
3890
3891 case SET:
3892 return (rtx_moveable_p (&SET_SRC (x), OP_IN)
3893 && rtx_moveable_p (&SET_DEST (x), OP_OUT));
3894
3895 case STRICT_LOW_PART:
3896 return rtx_moveable_p (&XEXP (x, 0), OP_OUT);
3897
3898 case ZERO_EXTRACT:
3899 case SIGN_EXTRACT:
3900 return (rtx_moveable_p (&XEXP (x, 0), type)
3901 && rtx_moveable_p (&XEXP (x, 1), OP_IN)
3902 && rtx_moveable_p (&XEXP (x, 2), OP_IN));
3903
3904 case CLOBBER:
3905 return rtx_moveable_p (&SET_DEST (x), OP_OUT);
3906
3907 default:
3908 break;
3909 }
3910
3911 fmt = GET_RTX_FORMAT (code);
3912 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
3913 {
3914 if (fmt[i] == 'e')
3915 {
3916 if (!rtx_moveable_p (&XEXP (x, i), type))
3917 return false;
3918 }
3919 else if (fmt[i] == 'E')
3920 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
3921 {
3922 if (!rtx_moveable_p (&XVECEXP (x, i, j), type))
3923 return false;
3924 }
3925 }
3926 return true;
3927}
3928
3929/* A wrapper around dominated_by_p, which uses the information in UID_LUID
3930 to give dominance relationships between two insns I1 and I2. */
3931static bool
3932insn_dominated_by_p (rtx i1, rtx i2, int *uid_luid)
3933{
3934 basic_block bb1 = BLOCK_FOR_INSN (i1);
3935 basic_block bb2 = BLOCK_FOR_INSN (i2);
3936
3937 if (bb1 == bb2)
3938 return uid_luid[INSN_UID (i2)] < uid_luid[INSN_UID (i1)];
3939 return dominated_by_p (CDI_DOMINATORS, bb1, bb2);
3940}
3941
3942/* Record the range of register numbers added by find_moveable_pseudos. */
3943int first_moveable_pseudo, last_moveable_pseudo;
3944
3945/* These two vectors hold data for every register added by
3946 find_movable_pseudos, with index 0 holding data for the
3947 first_moveable_pseudo. */
3948/* The original home register. */
9771b263 3949static vec<rtx> pseudo_replaced_reg;
acf41a74
BS
3950
3951/* Look for instances where we have an instruction that is known to increase
3952 register pressure, and whose result is not used immediately. If it is
3953 possible to move the instruction downwards to just before its first use,
3954 split its lifetime into two ranges. We create a new pseudo to compute the
3955 value, and emit a move instruction just before the first use. If, after
3956 register allocation, the new pseudo remains unallocated, the function
3957 move_unallocated_pseudos then deletes the move instruction and places
3958 the computation just before the first use.
3959
3960 Such a move is safe and profitable if all the input registers remain live
3961 and unchanged between the original computation and its first use. In such
3962 a situation, the computation is known to increase register pressure, and
3963 moving it is known to at least not worsen it.
3964
3965 We restrict moves to only those cases where a register remains unallocated,
3966 in order to avoid interfering too much with the instruction schedule. As
3967 an exception, we may move insns which only modify their input register
3968 (typically induction variables), as this increases the freedom for our
3969 intended transformation, and does not limit the second instruction
3970 scheduler pass. */
3971
3972static void
3973find_moveable_pseudos (void)
3974{
3975 unsigned i;
3976 int max_regs = max_reg_num ();
3977 int max_uid = get_max_uid ();
3978 basic_block bb;
3979 int *uid_luid = XNEWVEC (int, max_uid);
3980 rtx *closest_uses = XNEWVEC (rtx, max_regs);
3981 /* A set of registers which are live but not modified throughout a block. */
3982 bitmap_head *bb_transp_live = XNEWVEC (bitmap_head, last_basic_block);
3983 /* A set of registers which only exist in a given basic block. */
3984 bitmap_head *bb_local = XNEWVEC (bitmap_head, last_basic_block);
3985 /* A set of registers which are set once, in an instruction that can be
3986 moved freely downwards, but are otherwise transparent to a block. */
3987 bitmap_head *bb_moveable_reg_sets = XNEWVEC (bitmap_head, last_basic_block);
3988 bitmap_head live, used, set, interesting, unusable_as_input;
3989 bitmap_iterator bi;
3990 bitmap_initialize (&interesting, 0);
3991
3992 first_moveable_pseudo = max_regs;
9771b263
DN
3993 pseudo_replaced_reg.release ();
3994 pseudo_replaced_reg.safe_grow_cleared (max_regs);
acf41a74 3995
acf41a74
BS
3996 i = 0;
3997 bitmap_initialize (&live, 0);
3998 bitmap_initialize (&used, 0);
3999 bitmap_initialize (&set, 0);
4000 bitmap_initialize (&unusable_as_input, 0);
4001 FOR_EACH_BB (bb)
4002 {
4003 rtx insn;
4004 bitmap transp = bb_transp_live + bb->index;
4005 bitmap moveable = bb_moveable_reg_sets + bb->index;
4006 bitmap local = bb_local + bb->index;
4007
4008 bitmap_initialize (local, 0);
4009 bitmap_initialize (transp, 0);
4010 bitmap_initialize (moveable, 0);
4011 bitmap_copy (&live, df_get_live_out (bb));
4012 bitmap_and_into (&live, df_get_live_in (bb));
4013 bitmap_copy (transp, &live);
4014 bitmap_clear (moveable);
4015 bitmap_clear (&live);
4016 bitmap_clear (&used);
4017 bitmap_clear (&set);
4018 FOR_BB_INSNS (bb, insn)
4019 if (NONDEBUG_INSN_P (insn))
4020 {
4021 df_ref *u_rec, *d_rec;
4022
4023 uid_luid[INSN_UID (insn)] = i++;
4024
4025 u_rec = DF_INSN_USES (insn);
4026 d_rec = DF_INSN_DEFS (insn);
4027 if (d_rec[0] != NULL && d_rec[1] == NULL
4028 && u_rec[0] != NULL && u_rec[1] == NULL
4029 && DF_REF_REGNO (*u_rec) == DF_REF_REGNO (*d_rec)
4030 && !bitmap_bit_p (&set, DF_REF_REGNO (*u_rec))
4031 && rtx_moveable_p (&PATTERN (insn), OP_IN))
4032 {
4033 unsigned regno = DF_REF_REGNO (*u_rec);
4034 bitmap_set_bit (moveable, regno);
4035 bitmap_set_bit (&set, regno);
4036 bitmap_set_bit (&used, regno);
4037 bitmap_clear_bit (transp, regno);
4038 continue;
4039 }
4040 while (*u_rec)
4041 {
4042 unsigned regno = DF_REF_REGNO (*u_rec);
4043 bitmap_set_bit (&used, regno);
4044 if (bitmap_clear_bit (moveable, regno))
4045 bitmap_clear_bit (transp, regno);
4046 u_rec++;
4047 }
4048
4049 while (*d_rec)
4050 {
4051 unsigned regno = DF_REF_REGNO (*d_rec);
4052 bitmap_set_bit (&set, regno);
4053 bitmap_clear_bit (transp, regno);
4054 bitmap_clear_bit (moveable, regno);
4055 d_rec++;
4056 }
4057 }
4058 }
4059
4060 bitmap_clear (&live);
4061 bitmap_clear (&used);
4062 bitmap_clear (&set);
4063
4064 FOR_EACH_BB (bb)
4065 {
4066 bitmap local = bb_local + bb->index;
4067 rtx insn;
4068
4069 FOR_BB_INSNS (bb, insn)
4070 if (NONDEBUG_INSN_P (insn))
4071 {
4072 rtx def_insn, closest_use, note;
4073 df_ref *def_rec, def, use;
4074 unsigned regno;
4075 bool all_dominated, all_local;
4076 enum machine_mode mode;
4077
4078 def_rec = DF_INSN_DEFS (insn);
4079 /* There must be exactly one def in this insn. */
4080 def = *def_rec;
4081 if (!def || def_rec[1] || !single_set (insn))
4082 continue;
4083 /* This must be the only definition of the reg. We also limit
4084 which modes we deal with so that we can assume we can generate
4085 move instructions. */
4086 regno = DF_REF_REGNO (def);
4087 mode = GET_MODE (DF_REF_REG (def));
4088 if (DF_REG_DEF_COUNT (regno) != 1
4089 || !DF_REF_INSN_INFO (def)
4090 || HARD_REGISTER_NUM_P (regno)
aa44c80c 4091 || DF_REG_EQ_USE_COUNT (regno) > 0
acf41a74
BS
4092 || (!INTEGRAL_MODE_P (mode) && !FLOAT_MODE_P (mode)))
4093 continue;
4094 def_insn = DF_REF_INSN (def);
4095
4096 for (note = REG_NOTES (def_insn); note; note = XEXP (note, 1))
4097 if (REG_NOTE_KIND (note) == REG_EQUIV && MEM_P (XEXP (note, 0)))
4098 break;
4099
4100 if (note)
4101 {
4102 if (dump_file)
4103 fprintf (dump_file, "Ignoring reg %d, has equiv memory\n",
4104 regno);
4105 bitmap_set_bit (&unusable_as_input, regno);
4106 continue;
4107 }
4108
4109 use = DF_REG_USE_CHAIN (regno);
4110 all_dominated = true;
4111 all_local = true;
4112 closest_use = NULL_RTX;
4113 for (; use; use = DF_REF_NEXT_REG (use))
4114 {
4115 rtx insn;
4116 if (!DF_REF_INSN_INFO (use))
4117 {
4118 all_dominated = false;
4119 all_local = false;
4120 break;
4121 }
4122 insn = DF_REF_INSN (use);
4123 if (DEBUG_INSN_P (insn))
4124 continue;
4125 if (BLOCK_FOR_INSN (insn) != BLOCK_FOR_INSN (def_insn))
4126 all_local = false;
4127 if (!insn_dominated_by_p (insn, def_insn, uid_luid))
4128 all_dominated = false;
4129 if (closest_use != insn && closest_use != const0_rtx)
4130 {
4131 if (closest_use == NULL_RTX)
4132 closest_use = insn;
4133 else if (insn_dominated_by_p (closest_use, insn, uid_luid))
4134 closest_use = insn;
4135 else if (!insn_dominated_by_p (insn, closest_use, uid_luid))
4136 closest_use = const0_rtx;
4137 }
4138 }
4139 if (!all_dominated)
4140 {
4141 if (dump_file)
4142 fprintf (dump_file, "Reg %d not all uses dominated by set\n",
4143 regno);
4144 continue;
4145 }
4146 if (all_local)
4147 bitmap_set_bit (local, regno);
4148 if (closest_use == const0_rtx || closest_use == NULL
4149 || next_nonnote_nondebug_insn (def_insn) == closest_use)
4150 {
4151 if (dump_file)
4152 fprintf (dump_file, "Reg %d uninteresting%s\n", regno,
4153 closest_use == const0_rtx || closest_use == NULL
4154 ? " (no unique first use)" : "");
4155 continue;
4156 }
4157#ifdef HAVE_cc0
4158 if (reg_referenced_p (cc0_rtx, PATTERN (closest_use)))
4159 {
4160 if (dump_file)
4161 fprintf (dump_file, "Reg %d: closest user uses cc0\n",
4162 regno);
4163 continue;
4164 }
4165#endif
4166 bitmap_set_bit (&interesting, regno);
4167 closest_uses[regno] = closest_use;
4168
4169 if (dump_file && (all_local || all_dominated))
4170 {
4171 fprintf (dump_file, "Reg %u:", regno);
4172 if (all_local)
4173 fprintf (dump_file, " local to bb %d", bb->index);
4174 if (all_dominated)
4175 fprintf (dump_file, " def dominates all uses");
4176 if (closest_use != const0_rtx)
4177 fprintf (dump_file, " has unique first use");
4178 fputs ("\n", dump_file);
4179 }
4180 }
4181 }
4182
4183 EXECUTE_IF_SET_IN_BITMAP (&interesting, 0, i, bi)
4184 {
4185 df_ref def = DF_REG_DEF_CHAIN (i);
4186 rtx def_insn = DF_REF_INSN (def);
4187 basic_block def_block = BLOCK_FOR_INSN (def_insn);
4188 bitmap def_bb_local = bb_local + def_block->index;
4189 bitmap def_bb_moveable = bb_moveable_reg_sets + def_block->index;
4190 bitmap def_bb_transp = bb_transp_live + def_block->index;
4191 bool local_to_bb_p = bitmap_bit_p (def_bb_local, i);
4192 rtx use_insn = closest_uses[i];
4193 df_ref *def_insn_use_rec = DF_INSN_USES (def_insn);
4194 bool all_ok = true;
4195 bool all_transp = true;
4196
4197 if (!REG_P (DF_REF_REG (def)))
4198 continue;
4199
4200 if (!local_to_bb_p)
4201 {
4202 if (dump_file)
4203 fprintf (dump_file, "Reg %u not local to one basic block\n",
4204 i);
4205 continue;
4206 }
4207 if (reg_equiv_init (i) != NULL_RTX)
4208 {
4209 if (dump_file)
4210 fprintf (dump_file, "Ignoring reg %u with equiv init insn\n",
4211 i);
4212 continue;
4213 }
4214 if (!rtx_moveable_p (&PATTERN (def_insn), OP_IN))
4215 {
4216 if (dump_file)
4217 fprintf (dump_file, "Found def insn %d for %d to be not moveable\n",
4218 INSN_UID (def_insn), i);
4219 continue;
4220 }
4221 if (dump_file)
4222 fprintf (dump_file, "Examining insn %d, def for %d\n",
4223 INSN_UID (def_insn), i);
4224 while (*def_insn_use_rec != NULL)
4225 {
4226 df_ref use = *def_insn_use_rec;
4227 unsigned regno = DF_REF_REGNO (use);
4228 if (bitmap_bit_p (&unusable_as_input, regno))
4229 {
4230 all_ok = false;
4231 if (dump_file)
4232 fprintf (dump_file, " found unusable input reg %u.\n", regno);
4233 break;
4234 }
4235 if (!bitmap_bit_p (def_bb_transp, regno))
4236 {
4237 if (bitmap_bit_p (def_bb_moveable, regno)
4238 && !control_flow_insn_p (use_insn)
4239#ifdef HAVE_cc0
4240 && !sets_cc0_p (use_insn)
4241#endif
4242 )
4243 {
4244 if (modified_between_p (DF_REF_REG (use), def_insn, use_insn))
4245 {
4246 rtx x = NEXT_INSN (def_insn);
4247 while (!modified_in_p (DF_REF_REG (use), x))
4248 {
4249 gcc_assert (x != use_insn);
4250 x = NEXT_INSN (x);
4251 }
4252 if (dump_file)
4253 fprintf (dump_file, " input reg %u modified but insn %d moveable\n",
4254 regno, INSN_UID (x));
4255 emit_insn_after (PATTERN (x), use_insn);
4256 set_insn_deleted (x);
4257 }
4258 else
4259 {
4260 if (dump_file)
4261 fprintf (dump_file, " input reg %u modified between def and use\n",
4262 regno);
4263 all_transp = false;
4264 }
4265 }
4266 else
4267 all_transp = false;
4268 }
4269
4270 def_insn_use_rec++;
4271 }
4272 if (!all_ok)
4273 continue;
4274 if (!dbg_cnt (ira_move))
4275 break;
4276 if (dump_file)
4277 fprintf (dump_file, " all ok%s\n", all_transp ? " and transp" : "");
4278
4279 if (all_transp)
4280 {
4281 rtx def_reg = DF_REF_REG (def);
4282 rtx newreg = ira_create_new_reg (def_reg);
4283 if (validate_change (def_insn, DF_REF_LOC (def), newreg, 0))
4284 {
4285 unsigned nregno = REGNO (newreg);
a36b2706 4286 emit_insn_before (gen_move_insn (def_reg, newreg), use_insn);
acf41a74 4287 nregno -= max_regs;
9771b263 4288 pseudo_replaced_reg[nregno] = def_reg;
acf41a74
BS
4289 }
4290 }
4291 }
4292
4293 FOR_EACH_BB (bb)
4294 {
4295 bitmap_clear (bb_local + bb->index);
4296 bitmap_clear (bb_transp_live + bb->index);
4297 bitmap_clear (bb_moveable_reg_sets + bb->index);
4298 }
4299 bitmap_clear (&interesting);
4300 bitmap_clear (&unusable_as_input);
4301 free (uid_luid);
4302 free (closest_uses);
4303 free (bb_local);
4304 free (bb_transp_live);
4305 free (bb_moveable_reg_sets);
4306
4307 last_moveable_pseudo = max_reg_num ();
4308
81c082ec 4309 fix_reg_equiv_init ();
fb99ee9b 4310 expand_reg_info ();
acf41a74
BS
4311 regstat_free_n_sets_and_refs ();
4312 regstat_free_ri ();
4313 regstat_init_n_sets_and_refs ();
4314 regstat_compute_ri ();
eb1474c1
MJ
4315}
4316
4317
4318/* If insn is interesting for parameter range-splitting shring-wrapping
4319 preparation, i.e. it is a single set from a hard register to a pseudo, which
4320 is live at CALL_DOM, return the destination. Otherwise return NULL. */
4321
4322static rtx
4323interesting_dest_for_shprep (rtx insn, basic_block call_dom)
4324{
4325 rtx set = single_set (insn);
4326 if (!set)
4327 return NULL;
4328 rtx src = SET_SRC (set);
4329 rtx dest = SET_DEST (set);
4330 if (!REG_P (src) || !HARD_REGISTER_P (src)
4331 || !REG_P (dest) || HARD_REGISTER_P (dest)
4332 || (call_dom && !bitmap_bit_p (df_get_live_in (call_dom), REGNO (dest))))
4333 return NULL;
4334 return dest;
4335}
4336
4337/* Split live ranges of pseudos that are loaded from hard registers in the
4338 first BB in a BB that dominates all non-sibling call if such a BB can be
4339 found and is not in a loop. Return true if the function has made any
4340 changes. */
4341
4342static bool
4343split_live_ranges_for_shrink_wrap (void)
4344{
4345 basic_block bb, call_dom = NULL;
4346 basic_block first = single_succ (ENTRY_BLOCK_PTR);
4347 rtx insn, last_interesting_insn = NULL;
4348 bitmap_head need_new, reachable;
4349 vec<basic_block> queue;
4350
4351 if (!flag_shrink_wrap)
4352 return false;
4353
4354 bitmap_initialize (&need_new, 0);
4355 bitmap_initialize (&reachable, 0);
4356 queue.create (n_basic_blocks);
4357
4358 FOR_EACH_BB (bb)
4359 FOR_BB_INSNS (bb, insn)
4360 if (CALL_P (insn) && !SIBLING_CALL_P (insn))
4361 {
4362 if (bb == first)
4363 {
4364 bitmap_clear (&need_new);
4365 bitmap_clear (&reachable);
4366 queue.release ();
4367 return false;
4368 }
4369
4370 bitmap_set_bit (&need_new, bb->index);
4371 bitmap_set_bit (&reachable, bb->index);
4372 queue.quick_push (bb);
4373 break;
4374 }
4375
4376 if (queue.is_empty ())
4377 {
4378 bitmap_clear (&need_new);
4379 bitmap_clear (&reachable);
4380 queue.release ();
4381 return false;
4382 }
4383
4384 while (!queue.is_empty ())
4385 {
4386 edge e;
4387 edge_iterator ei;
4388
4389 bb = queue.pop ();
4390 FOR_EACH_EDGE (e, ei, bb->succs)
4391 if (e->dest != EXIT_BLOCK_PTR
4392 && bitmap_set_bit (&reachable, e->dest->index))
4393 queue.quick_push (e->dest);
4394 }
4395 queue.release ();
4396
4397 FOR_BB_INSNS (first, insn)
4398 {
4399 rtx dest = interesting_dest_for_shprep (insn, NULL);
4400 if (!dest)
4401 continue;
4402
4403 if (DF_REG_DEF_COUNT (REGNO (dest)) > 1)
4404 {
4405 bitmap_clear (&need_new);
4406 bitmap_clear (&reachable);
4407 return false;
4408 }
4409
4410 for (df_ref use = DF_REG_USE_CHAIN (REGNO(dest));
4411 use;
4412 use = DF_REF_NEXT_REG (use))
4413 {
4414 if (NONDEBUG_INSN_P (DF_REF_INSN (use))
4415 && GET_CODE (DF_REF_REG (use)) == SUBREG)
4416 {
4417 /* This is necessary to avoid hitting an assert at
4418 postreload.c:2294 in libstc++ testcases on x86_64-linux. I'm
4419 not really sure what the probblem actually is there. */
4420 bitmap_clear (&need_new);
4421 bitmap_clear (&reachable);
4422 return false;
4423 }
4424
4425 int ubbi = DF_REF_BB (use)->index;
4426 if (bitmap_bit_p (&reachable, ubbi))
4427 bitmap_set_bit (&need_new, ubbi);
4428 }
4429 last_interesting_insn = insn;
4430 }
4431
4432 bitmap_clear (&reachable);
4433 if (!last_interesting_insn)
4434 {
4435 bitmap_clear (&need_new);
4436 return false;
4437 }
4438
4439 call_dom = nearest_common_dominator_for_set (CDI_DOMINATORS, &need_new);
4440 bitmap_clear (&need_new);
4441 if (call_dom == first)
4442 return false;
4443
4444 loop_optimizer_init (AVOID_CFG_MODIFICATIONS);
4445 while (bb_loop_depth (call_dom) > 0)
4446 call_dom = get_immediate_dominator (CDI_DOMINATORS, call_dom);
4447 loop_optimizer_finalize ();
4448
4449 if (call_dom == first)
4450 return false;
4451
4452 calculate_dominance_info (CDI_POST_DOMINATORS);
4453 if (dominated_by_p (CDI_POST_DOMINATORS, first, call_dom))
4454 {
4455 free_dominance_info (CDI_POST_DOMINATORS);
4456 return false;
4457 }
4458 free_dominance_info (CDI_POST_DOMINATORS);
4459
4460 if (dump_file)
4461 fprintf (dump_file, "Will split live ranges of parameters at BB %i\n",
4462 call_dom->index);
4463
4464 bool ret = false;
4465 FOR_BB_INSNS (first, insn)
4466 {
4467 rtx dest = interesting_dest_for_shprep (insn, call_dom);
4468 if (!dest)
4469 continue;
4470
4471 rtx newreg = NULL_RTX;
4472 df_ref use, next;
4473 for (use = DF_REG_USE_CHAIN (REGNO(dest)); use; use = next)
4474 {
4475 rtx uin = DF_REF_INSN (use);
4476 next = DF_REF_NEXT_REG (use);
4477
4478 basic_block ubb = BLOCK_FOR_INSN (uin);
4479 if (ubb == call_dom
4480 || dominated_by_p (CDI_DOMINATORS, ubb, call_dom))
4481 {
4482 if (!newreg)
4483 newreg = ira_create_new_reg (dest);
4484 validate_change (uin, DF_REF_LOC (use), newreg, true);
4485 }
4486 }
4487
4488 if (newreg)
4489 {
4490 rtx new_move = gen_move_insn (newreg, dest);
4491 emit_insn_after (new_move, bb_note (call_dom));
4492 if (dump_file)
4493 {
4494 fprintf (dump_file, "Split live-range of register ");
4495 print_rtl_single (dump_file, dest);
4496 }
4497 ret = true;
4498 }
4499
4500 if (insn == last_interesting_insn)
4501 break;
4502 }
4503 apply_change_group ();
4504 return ret;
acf41a74 4505}
8ff49c29 4506
acf41a74
BS
4507/* Perform the second half of the transformation started in
4508 find_moveable_pseudos. We look for instances where the newly introduced
4509 pseudo remains unallocated, and remove it by moving the definition to
4510 just before its use, replacing the move instruction generated by
4511 find_moveable_pseudos. */
4512static void
4513move_unallocated_pseudos (void)
4514{
4515 int i;
4516 for (i = first_moveable_pseudo; i < last_moveable_pseudo; i++)
4517 if (reg_renumber[i] < 0)
4518 {
acf41a74 4519 int idx = i - first_moveable_pseudo;
9771b263 4520 rtx other_reg = pseudo_replaced_reg[idx];
a36b2706
RS
4521 rtx def_insn = DF_REF_INSN (DF_REG_DEF_CHAIN (i));
4522 /* The use must follow all definitions of OTHER_REG, so we can
4523 insert the new definition immediately after any of them. */
4524 df_ref other_def = DF_REG_DEF_CHAIN (REGNO (other_reg));
4525 rtx move_insn = DF_REF_INSN (other_def);
acf41a74 4526 rtx newinsn = emit_insn_after (PATTERN (def_insn), move_insn);
a36b2706 4527 rtx set;
acf41a74
BS
4528 int success;
4529
4530 if (dump_file)
4531 fprintf (dump_file, "moving def of %d (insn %d now) ",
4532 REGNO (other_reg), INSN_UID (def_insn));
4533
a36b2706
RS
4534 delete_insn (move_insn);
4535 while ((other_def = DF_REG_DEF_CHAIN (REGNO (other_reg))))
4536 delete_insn (DF_REF_INSN (other_def));
4537 delete_insn (def_insn);
4538
acf41a74
BS
4539 set = single_set (newinsn);
4540 success = validate_change (newinsn, &SET_DEST (set), other_reg, 0);
4541 gcc_assert (success);
4542 if (dump_file)
4543 fprintf (dump_file, " %d) rather than keep unallocated replacement %d\n",
4544 INSN_UID (newinsn), i);
acf41a74
BS
4545 SET_REG_N_REFS (i, 0);
4546 }
4547}
f2034d06 4548\f
6399c0ab
SB
4549/* If the backend knows where to allocate pseudos for hard
4550 register initial values, register these allocations now. */
a932fb89 4551static void
6399c0ab
SB
4552allocate_initial_values (void)
4553{
4554 if (targetm.allocate_initial_value)
4555 {
4556 rtx hreg, preg, x;
4557 int i, regno;
4558
4559 for (i = 0; HARD_REGISTER_NUM_P (i); i++)
4560 {
4561 if (! initial_value_entry (i, &hreg, &preg))
4562 break;
4563
4564 x = targetm.allocate_initial_value (hreg);
4565 regno = REGNO (preg);
4566 if (x && REG_N_SETS (regno) <= 1)
4567 {
4568 if (MEM_P (x))
4569 reg_equiv_memory_loc (regno) = x;
4570 else
4571 {
4572 basic_block bb;
4573 int new_regno;
4574
4575 gcc_assert (REG_P (x));
4576 new_regno = REGNO (x);
4577 reg_renumber[regno] = new_regno;
4578 /* Poke the regno right into regno_reg_rtx so that even
4579 fixed regs are accepted. */
4580 SET_REGNO (preg, new_regno);
4581 /* Update global register liveness information. */
4582 FOR_EACH_BB (bb)
4583 {
c3284718 4584 if (REGNO_REG_SET_P (df_get_live_in (bb), regno))
6399c0ab 4585 SET_REGNO_REG_SET (df_get_live_in (bb), new_regno);
c3284718 4586 if (REGNO_REG_SET_P (df_get_live_out (bb), regno))
6399c0ab
SB
4587 SET_REGNO_REG_SET (df_get_live_out (bb), new_regno);
4588 }
4589 }
4590 }
4591 }
2af2dbdc 4592
6399c0ab
SB
4593 gcc_checking_assert (! initial_value_entry (FIRST_PSEUDO_REGISTER,
4594 &hreg, &preg));
4595 }
4596}
4597\f
55a2c322
VM
4598
4599/* True when we use LRA instead of reload pass for the current
4600 function. */
4601bool ira_use_lra_p;
4602
311aab06
VM
4603/* True if we have allocno conflicts. It is false for non-optimized
4604 mode or when the conflict table is too big. */
4605bool ira_conflicts_p;
4606
ae2b9cb6
BS
4607/* Saved between IRA and reload. */
4608static int saved_flag_ira_share_spill_slots;
4609
058e97ec
VM
4610/* This is the main entry of IRA. */
4611static void
4612ira (FILE *f)
4613{
058e97ec 4614 bool loops_p;
70cc3288 4615 int ira_max_point_before_emit;
058e97ec 4616 int rebuild_p;
55a2c322
VM
4617 bool saved_flag_caller_saves = flag_caller_saves;
4618 enum ira_region saved_flag_ira_region = flag_ira_region;
4619
4620 ira_conflicts_p = optimize > 0;
4621
4622 ira_use_lra_p = targetm.lra_p ();
4623 /* If there are too many pseudos and/or basic blocks (e.g. 10K
4624 pseudos and 10K blocks or 100K pseudos and 1K blocks), we will
4625 use simplified and faster algorithms in LRA. */
4626 lra_simple_p
4627 = (ira_use_lra_p && max_reg_num () >= (1 << 26) / last_basic_block);
4628 if (lra_simple_p)
4629 {
4630 /* It permits to skip live range splitting in LRA. */
4631 flag_caller_saves = false;
4632 /* There is no sense to do regional allocation when we use
4633 simplified LRA. */
4634 flag_ira_region = IRA_REGION_ONE;
4635 ira_conflicts_p = false;
4636 }
4637
4638#ifndef IRA_NO_OBSTACK
4639 gcc_obstack_init (&ira_obstack);
4640#endif
4641 bitmap_obstack_initialize (&ira_bitmap_obstack);
058e97ec 4642
dc12b70e
JZ
4643 if (flag_caller_saves)
4644 init_caller_save ();
4645
058e97ec
VM
4646 if (flag_ira_verbose < 10)
4647 {
4648 internal_flag_ira_verbose = flag_ira_verbose;
4649 ira_dump_file = f;
4650 }
4651 else
4652 {
4653 internal_flag_ira_verbose = flag_ira_verbose - 10;
4654 ira_dump_file = stderr;
4655 }
4656
4657 setup_prohibited_mode_move_regs ();
4658
4659 df_note_add_problem ();
5d517141
SB
4660
4661 /* DF_LIVE can't be used in the register allocator, too many other
4662 parts of the compiler depend on using the "classic" liveness
4663 interpretation of the DF_LR problem. See PR38711.
4664 Remove the problem, so that we don't spend time updating it in
4665 any of the df_analyze() calls during IRA/LRA. */
4666 if (optimize > 1)
4667 df_remove_problem (df_live);
4668 gcc_checking_assert (df_live == NULL);
4669
058e97ec
VM
4670#ifdef ENABLE_CHECKING
4671 df->changeable_flags |= DF_VERIFY_SCHEDULED;
4672#endif
4673 df_analyze ();
4674 df_clear_flags (DF_NO_INSN_RESCAN);
4675 regstat_init_n_sets_and_refs ();
4676 regstat_compute_ri ();
4677
4678 /* If we are not optimizing, then this is the only place before
4679 register allocation where dataflow is done. And that is needed
4680 to generate these warnings. */
4681 if (warn_clobbered)
4682 generate_setjmp_warnings ();
4683
ace984c8
RS
4684 /* Determine if the current function is a leaf before running IRA
4685 since this can impact optimizations done by the prologue and
4686 epilogue thus changing register elimination offsets. */
416ff32e 4687 crtl->is_leaf = leaf_function_p ();
ace984c8 4688
1833192f 4689 if (resize_reg_info () && flag_ira_loop_pressure)
b11f0116 4690 ira_set_pseudo_classes (true, ira_dump_file);
1833192f 4691
55a2c322 4692 init_reg_equiv ();
058e97ec 4693 rebuild_p = update_equiv_regs ();
55a2c322
VM
4694 setup_reg_equiv ();
4695 setup_reg_equiv_init ();
058e97ec 4696
55a2c322 4697 if (optimize && rebuild_p)
b8698a0f 4698 {
55a2c322
VM
4699 timevar_push (TV_JUMP);
4700 rebuild_jump_labels (get_insns ());
4701 if (purge_all_dead_edges ())
4702 delete_unreachable_blocks ();
4703 timevar_pop (TV_JUMP);
058e97ec
VM
4704 }
4705
fb99ee9b 4706 allocated_reg_info_size = max_reg_num ();
e8d7e3e7 4707
dbabddf3
JJ
4708 if (delete_trivially_dead_insns (get_insns (), max_reg_num ()))
4709 df_analyze ();
4710
e8d7e3e7
VM
4711 /* It is not worth to do such improvement when we use a simple
4712 allocation because of -O0 usage or because the function is too
4713 big. */
4714 if (ira_conflicts_p)
eb1474c1
MJ
4715 {
4716 df_analyze ();
4717 calculate_dominance_info (CDI_DOMINATORS);
4718
4719 find_moveable_pseudos ();
4720 if (split_live_ranges_for_shrink_wrap ())
4721 df_analyze ();
4722
4723 free_dominance_info (CDI_DOMINATORS);
4724 }
acf41a74 4725
fb99ee9b 4726 max_regno_before_ira = max_reg_num ();
55a2c322 4727 ira_setup_eliminable_regset (true);
b8698a0f 4728
058e97ec
VM
4729 ira_overall_cost = ira_reg_cost = ira_mem_cost = 0;
4730 ira_load_cost = ira_store_cost = ira_shuffle_cost = 0;
4731 ira_move_loops_num = ira_additional_jumps_num = 0;
b8698a0f 4732
058e97ec 4733 ira_assert (current_loops == NULL);
2608d841 4734 if (flag_ira_region == IRA_REGION_ALL || flag_ira_region == IRA_REGION_MIXED)
661bc682 4735 loop_optimizer_init (AVOID_CFG_MODIFICATIONS | LOOPS_HAVE_RECORDED_EXITS);
b8698a0f 4736
058e97ec
VM
4737 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL)
4738 fprintf (ira_dump_file, "Building IRA IR\n");
2608d841 4739 loops_p = ira_build ();
b8698a0f 4740
311aab06 4741 ira_assert (ira_conflicts_p || !loops_p);
3553f0bb
VM
4742
4743 saved_flag_ira_share_spill_slots = flag_ira_share_spill_slots;
de8e52f0 4744 if (too_high_register_pressure_p () || cfun->calls_setjmp)
3553f0bb 4745 /* It is just wasting compiler's time to pack spilled pseudos into
de8e52f0
VM
4746 stack slots in this case -- prohibit it. We also do this if
4747 there is setjmp call because a variable not modified between
4748 setjmp and longjmp the compiler is required to preserve its
4749 value and sharing slots does not guarantee it. */
3553f0bb
VM
4750 flag_ira_share_spill_slots = FALSE;
4751
cb1ca6ac 4752 ira_color ();
b8698a0f 4753
058e97ec 4754 ira_max_point_before_emit = ira_max_point;
b8698a0f 4755
1756cb66
VM
4756 ira_initiate_emit_data ();
4757
058e97ec 4758 ira_emit (loops_p);
b8698a0f 4759
55a2c322 4760 max_regno = max_reg_num ();
311aab06 4761 if (ira_conflicts_p)
058e97ec 4762 {
058e97ec 4763 if (! loops_p)
55a2c322
VM
4764 {
4765 if (! ira_use_lra_p)
4766 ira_initiate_assign ();
4767 }
058e97ec
VM
4768 else
4769 {
fb99ee9b 4770 expand_reg_info ();
b8698a0f 4771
55a2c322
VM
4772 if (ira_use_lra_p)
4773 {
4774 ira_allocno_t a;
4775 ira_allocno_iterator ai;
4776
4777 FOR_EACH_ALLOCNO (a, ai)
4778 ALLOCNO_REGNO (a) = REGNO (ALLOCNO_EMIT_DATA (a)->reg);
4779 }
4780 else
4781 {
4782 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL)
4783 fprintf (ira_dump_file, "Flattening IR\n");
4784 ira_flattening (max_regno_before_ira, ira_max_point_before_emit);
4785 }
058e97ec
VM
4786 /* New insns were generated: add notes and recalculate live
4787 info. */
4788 df_analyze ();
b8698a0f 4789
544e7e78
SB
4790 /* ??? Rebuild the loop tree, but why? Does the loop tree
4791 change if new insns were generated? Can that be handled
4792 by updating the loop tree incrementally? */
661bc682 4793 loop_optimizer_finalize ();
57548aa2 4794 free_dominance_info (CDI_DOMINATORS);
661bc682
RB
4795 loop_optimizer_init (AVOID_CFG_MODIFICATIONS
4796 | LOOPS_HAVE_RECORDED_EXITS);
058e97ec 4797
55a2c322
VM
4798 if (! ira_use_lra_p)
4799 {
4800 setup_allocno_assignment_flags ();
4801 ira_initiate_assign ();
4802 ira_reassign_conflict_allocnos (max_regno);
4803 }
058e97ec
VM
4804 }
4805 }
4806
1756cb66
VM
4807 ira_finish_emit_data ();
4808
058e97ec 4809 setup_reg_renumber ();
b8698a0f 4810
058e97ec 4811 calculate_allocation_cost ();
b8698a0f 4812
058e97ec 4813#ifdef ENABLE_IRA_CHECKING
311aab06 4814 if (ira_conflicts_p)
058e97ec
VM
4815 check_allocation ();
4816#endif
b8698a0f 4817
058e97ec
VM
4818 if (max_regno != max_regno_before_ira)
4819 {
4820 regstat_free_n_sets_and_refs ();
4821 regstat_free_ri ();
4822 regstat_init_n_sets_and_refs ();
4823 regstat_compute_ri ();
4824 }
4825
058e97ec 4826 overall_cost_before = ira_overall_cost;
e5b0e1ca
VM
4827 if (! ira_conflicts_p)
4828 grow_reg_equivs ();
4829 else
058e97ec
VM
4830 {
4831 fix_reg_equiv_init ();
b8698a0f 4832
058e97ec
VM
4833#ifdef ENABLE_IRA_CHECKING
4834 print_redundant_copies ();
4835#endif
4836
4837 ira_spilled_reg_stack_slots_num = 0;
4838 ira_spilled_reg_stack_slots
4839 = ((struct ira_spilled_reg_stack_slot *)
4840 ira_allocate (max_regno
4841 * sizeof (struct ira_spilled_reg_stack_slot)));
4842 memset (ira_spilled_reg_stack_slots, 0,
4843 max_regno * sizeof (struct ira_spilled_reg_stack_slot));
4844 }
6399c0ab 4845 allocate_initial_values ();
e8d7e3e7
VM
4846
4847 /* See comment for find_moveable_pseudos call. */
4848 if (ira_conflicts_p)
4849 move_unallocated_pseudos ();
55a2c322
VM
4850
4851 /* Restore original values. */
4852 if (lra_simple_p)
4853 {
4854 flag_caller_saves = saved_flag_caller_saves;
4855 flag_ira_region = saved_flag_ira_region;
4856 }
d3afd9aa
RB
4857}
4858
4859static void
4860do_reload (void)
4861{
4862 basic_block bb;
4863 bool need_dce;
ae2b9cb6 4864
67463efb 4865 if (flag_ira_verbose < 10)
ae2b9cb6 4866 ira_dump_file = dump_file;
058e97ec 4867
55a2c322
VM
4868 timevar_push (TV_RELOAD);
4869 if (ira_use_lra_p)
4870 {
4871 if (current_loops != NULL)
4872 {
661bc682 4873 loop_optimizer_finalize ();
55a2c322
VM
4874 free_dominance_info (CDI_DOMINATORS);
4875 }
4876 FOR_ALL_BB (bb)
4877 bb->loop_father = NULL;
4878 current_loops = NULL;
4879
4880 if (ira_conflicts_p)
4881 ira_free (ira_spilled_reg_stack_slots);
4882
4883 ira_destroy ();
058e97ec 4884
55a2c322
VM
4885 lra (ira_dump_file);
4886 /* ???!!! Move it before lra () when we use ira_reg_equiv in
4887 LRA. */
9771b263 4888 vec_free (reg_equivs);
55a2c322
VM
4889 reg_equivs = NULL;
4890 need_dce = false;
4891 }
4892 else
4893 {
4894 df_set_flags (DF_NO_INSN_RESCAN);
4895 build_insn_chain ();
4896
4897 need_dce = reload (get_insns (), ira_conflicts_p);
4898
4899 }
4900
4901 timevar_pop (TV_RELOAD);
058e97ec 4902
d3afd9aa
RB
4903 timevar_push (TV_IRA);
4904
55a2c322 4905 if (ira_conflicts_p && ! ira_use_lra_p)
058e97ec
VM
4906 {
4907 ira_free (ira_spilled_reg_stack_slots);
058e97ec 4908 ira_finish_assign ();
b8698a0f 4909 }
55a2c322 4910
058e97ec
VM
4911 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL
4912 && overall_cost_before != ira_overall_cost)
4913 fprintf (ira_dump_file, "+++Overall after reload %d\n", ira_overall_cost);
b8698a0f 4914
3553f0bb
VM
4915 flag_ira_share_spill_slots = saved_flag_ira_share_spill_slots;
4916
55a2c322 4917 if (! ira_use_lra_p)
2608d841 4918 {
55a2c322
VM
4919 ira_destroy ();
4920 if (current_loops != NULL)
4921 {
661bc682 4922 loop_optimizer_finalize ();
55a2c322
VM
4923 free_dominance_info (CDI_DOMINATORS);
4924 }
4925 FOR_ALL_BB (bb)
4926 bb->loop_father = NULL;
4927 current_loops = NULL;
4928
4929 regstat_free_ri ();
4930 regstat_free_n_sets_and_refs ();
2608d841 4931 }
b8698a0f 4932
058e97ec 4933 if (optimize)
55a2c322 4934 cleanup_cfg (CLEANUP_EXPENSIVE);
b8698a0f 4935
55a2c322 4936 finish_reg_equiv ();
058e97ec
VM
4937
4938 bitmap_obstack_release (&ira_bitmap_obstack);
4939#ifndef IRA_NO_OBSTACK
4940 obstack_free (&ira_obstack, NULL);
4941#endif
4942
4943 /* The code after the reload has changed so much that at this point
b0c11403 4944 we might as well just rescan everything. Note that
058e97ec
VM
4945 df_rescan_all_insns is not going to help here because it does not
4946 touch the artificial uses and defs. */
4947 df_finish_pass (true);
058e97ec
VM
4948 df_scan_alloc (NULL);
4949 df_scan_blocks ();
4950
5d517141
SB
4951 if (optimize > 1)
4952 {
4953 df_live_add_problem ();
4954 df_live_set_all_dirty ();
4955 }
4956
058e97ec
VM
4957 if (optimize)
4958 df_analyze ();
4959
b0c11403
JL
4960 if (need_dce && optimize)
4961 run_fast_dce ();
d3afd9aa
RB
4962
4963 timevar_pop (TV_IRA);
058e97ec 4964}
058e97ec 4965\f
058e97ec
VM
4966/* Run the integrated register allocator. */
4967static unsigned int
4968rest_of_handle_ira (void)
4969{
4970 ira (dump_file);
4971 return 0;
4972}
4973
27a4cd48
DM
4974namespace {
4975
4976const pass_data pass_data_ira =
058e97ec 4977{
27a4cd48
DM
4978 RTL_PASS, /* type */
4979 "ira", /* name */
4980 OPTGROUP_NONE, /* optinfo_flags */
4981 false, /* has_gate */
4982 true, /* has_execute */
4983 TV_IRA, /* tv_id */
4984 0, /* properties_required */
4985 0, /* properties_provided */
4986 0, /* properties_destroyed */
4987 0, /* todo_flags_start */
4988 TODO_do_not_ggc_collect, /* todo_flags_finish */
d3afd9aa
RB
4989};
4990
27a4cd48
DM
4991class pass_ira : public rtl_opt_pass
4992{
4993public:
c3284718
RS
4994 pass_ira (gcc::context *ctxt)
4995 : rtl_opt_pass (pass_data_ira, ctxt)
27a4cd48
DM
4996 {}
4997
4998 /* opt_pass methods: */
4999 unsigned int execute () { return rest_of_handle_ira (); }
5000
5001}; // class pass_ira
5002
5003} // anon namespace
5004
5005rtl_opt_pass *
5006make_pass_ira (gcc::context *ctxt)
5007{
5008 return new pass_ira (ctxt);
5009}
5010
d3afd9aa
RB
5011static unsigned int
5012rest_of_handle_reload (void)
5013{
5014 do_reload ();
5015 return 0;
5016}
5017
27a4cd48
DM
5018namespace {
5019
5020const pass_data pass_data_reload =
d3afd9aa 5021{
27a4cd48
DM
5022 RTL_PASS, /* type */
5023 "reload", /* name */
5024 OPTGROUP_NONE, /* optinfo_flags */
5025 false, /* has_gate */
5026 true, /* has_execute */
5027 TV_RELOAD, /* tv_id */
5028 0, /* properties_required */
5029 0, /* properties_provided */
5030 0, /* properties_destroyed */
5031 0, /* todo_flags_start */
5032 0, /* todo_flags_finish */
058e97ec 5033};
27a4cd48
DM
5034
5035class pass_reload : public rtl_opt_pass
5036{
5037public:
c3284718
RS
5038 pass_reload (gcc::context *ctxt)
5039 : rtl_opt_pass (pass_data_reload, ctxt)
27a4cd48
DM
5040 {}
5041
5042 /* opt_pass methods: */
5043 unsigned int execute () { return rest_of_handle_reload (); }
5044
5045}; // class pass_reload
5046
5047} // anon namespace
5048
5049rtl_opt_pass *
5050make_pass_reload (gcc::context *ctxt)
5051{
5052 return new pass_reload (ctxt);
5053}