]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/ira.c
Add some more test cases for fentry and pg
[thirdparty/gcc.git] / gcc / ira.c
CommitLineData
058e97ec 1/* Integrated Register Allocator (IRA) entry point.
23a5b65a 2 Copyright (C) 2006-2014 Free Software Foundation, Inc.
058e97ec
VM
3 Contributed by Vladimir Makarov <vmakarov@redhat.com>.
4
5This file is part of GCC.
6
7GCC is free software; you can redistribute it and/or modify it under
8the terms of the GNU General Public License as published by the Free
9Software Foundation; either version 3, or (at your option) any later
10version.
11
12GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13WARRANTY; without even the implied warranty of MERCHANTABILITY or
14FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15for more details.
16
17You should have received a copy of the GNU General Public License
18along with GCC; see the file COPYING3. If not see
19<http://www.gnu.org/licenses/>. */
20
21/* The integrated register allocator (IRA) is a
22 regional register allocator performing graph coloring on a top-down
23 traversal of nested regions. Graph coloring in a region is based
24 on Chaitin-Briggs algorithm. It is called integrated because
25 register coalescing, register live range splitting, and choosing a
26 better hard register are done on-the-fly during coloring. Register
27 coalescing and choosing a cheaper hard register is done by hard
28 register preferencing during hard register assigning. The live
29 range splitting is a byproduct of the regional register allocation.
30
31 Major IRA notions are:
32
33 o *Region* is a part of CFG where graph coloring based on
34 Chaitin-Briggs algorithm is done. IRA can work on any set of
35 nested CFG regions forming a tree. Currently the regions are
36 the entire function for the root region and natural loops for
37 the other regions. Therefore data structure representing a
38 region is called loop_tree_node.
39
1756cb66
VM
40 o *Allocno class* is a register class used for allocation of
41 given allocno. It means that only hard register of given
42 register class can be assigned to given allocno. In reality,
43 even smaller subset of (*profitable*) hard registers can be
44 assigned. In rare cases, the subset can be even smaller
45 because our modification of Chaitin-Briggs algorithm requires
46 that sets of hard registers can be assigned to allocnos forms a
47 forest, i.e. the sets can be ordered in a way where any
48 previous set is not intersected with given set or is a superset
49 of given set.
50
51 o *Pressure class* is a register class belonging to a set of
52 register classes containing all of the hard-registers available
53 for register allocation. The set of all pressure classes for a
54 target is defined in the corresponding machine-description file
55 according some criteria. Register pressure is calculated only
56 for pressure classes and it affects some IRA decisions as
57 forming allocation regions.
058e97ec
VM
58
59 o *Allocno* represents the live range of a pseudo-register in a
60 region. Besides the obvious attributes like the corresponding
1756cb66 61 pseudo-register number, allocno class, conflicting allocnos and
058e97ec
VM
62 conflicting hard-registers, there are a few allocno attributes
63 which are important for understanding the allocation algorithm:
64
1756cb66
VM
65 - *Live ranges*. This is a list of ranges of *program points*
66 where the allocno lives. Program points represent places
67 where a pseudo can be born or become dead (there are
058e97ec
VM
68 approximately two times more program points than the insns)
69 and they are represented by integers starting with 0. The
1756cb66
VM
70 live ranges are used to find conflicts between allocnos.
71 They also play very important role for the transformation of
72 the IRA internal representation of several regions into a one
73 region representation. The later is used during the reload
74 pass work because each allocno represents all of the
75 corresponding pseudo-registers.
058e97ec
VM
76
77 - *Hard-register costs*. This is a vector of size equal to the
1756cb66
VM
78 number of available hard-registers of the allocno class. The
79 cost of a callee-clobbered hard-register for an allocno is
80 increased by the cost of save/restore code around the calls
81 through the given allocno's life. If the allocno is a move
82 instruction operand and another operand is a hard-register of
83 the allocno class, the cost of the hard-register is decreased
84 by the move cost.
058e97ec
VM
85
86 When an allocno is assigned, the hard-register with minimal
87 full cost is used. Initially, a hard-register's full cost is
88 the corresponding value from the hard-register's cost vector.
89 If the allocno is connected by a *copy* (see below) to
90 another allocno which has just received a hard-register, the
91 cost of the hard-register is decreased. Before choosing a
92 hard-register for an allocno, the allocno's current costs of
93 the hard-registers are modified by the conflict hard-register
94 costs of all of the conflicting allocnos which are not
95 assigned yet.
96
97 - *Conflict hard-register costs*. This is a vector of the same
98 size as the hard-register costs vector. To permit an
99 unassigned allocno to get a better hard-register, IRA uses
100 this vector to calculate the final full cost of the
101 available hard-registers. Conflict hard-register costs of an
102 unassigned allocno are also changed with a change of the
103 hard-register cost of the allocno when a copy involving the
104 allocno is processed as described above. This is done to
105 show other unassigned allocnos that a given allocno prefers
106 some hard-registers in order to remove the move instruction
107 corresponding to the copy.
108
109 o *Cap*. If a pseudo-register does not live in a region but
110 lives in a nested region, IRA creates a special allocno called
111 a cap in the outer region. A region cap is also created for a
112 subregion cap.
113
114 o *Copy*. Allocnos can be connected by copies. Copies are used
115 to modify hard-register costs for allocnos during coloring.
116 Such modifications reflects a preference to use the same
117 hard-register for the allocnos connected by copies. Usually
118 copies are created for move insns (in this case it results in
119 register coalescing). But IRA also creates copies for operands
120 of an insn which should be assigned to the same hard-register
121 due to constraints in the machine description (it usually
122 results in removing a move generated in reload to satisfy
123 the constraints) and copies referring to the allocno which is
124 the output operand of an instruction and the allocno which is
125 an input operand dying in the instruction (creation of such
126 copies results in less register shuffling). IRA *does not*
127 create copies between the same register allocnos from different
128 regions because we use another technique for propagating
129 hard-register preference on the borders of regions.
130
131 Allocnos (including caps) for the upper region in the region tree
132 *accumulate* information important for coloring from allocnos with
133 the same pseudo-register from nested regions. This includes
134 hard-register and memory costs, conflicts with hard-registers,
135 allocno conflicts, allocno copies and more. *Thus, attributes for
136 allocnos in a region have the same values as if the region had no
137 subregions*. It means that attributes for allocnos in the
138 outermost region corresponding to the function have the same values
139 as though the allocation used only one region which is the entire
140 function. It also means that we can look at IRA work as if the
141 first IRA did allocation for all function then it improved the
142 allocation for loops then their subloops and so on.
143
144 IRA major passes are:
145
146 o Building IRA internal representation which consists of the
147 following subpasses:
148
149 * First, IRA builds regions and creates allocnos (file
150 ira-build.c) and initializes most of their attributes.
151
1756cb66
VM
152 * Then IRA finds an allocno class for each allocno and
153 calculates its initial (non-accumulated) cost of memory and
154 each hard-register of its allocno class (file ira-cost.c).
058e97ec
VM
155
156 * IRA creates live ranges of each allocno, calulates register
1756cb66 157 pressure for each pressure class in each region, sets up
058e97ec
VM
158 conflict hard registers for each allocno and info about calls
159 the allocno lives through (file ira-lives.c).
160
161 * IRA removes low register pressure loops from the regions
162 mostly to speed IRA up (file ira-build.c).
163
164 * IRA propagates accumulated allocno info from lower region
165 allocnos to corresponding upper region allocnos (file
166 ira-build.c).
167
168 * IRA creates all caps (file ira-build.c).
169
1756cb66
VM
170 * Having live-ranges of allocnos and their classes, IRA creates
171 conflicting allocnos for each allocno. Conflicting allocnos
172 are stored as a bit vector or array of pointers to the
173 conflicting allocnos whatever is more profitable (file
174 ira-conflicts.c). At this point IRA creates allocno copies.
058e97ec
VM
175
176 o Coloring. Now IRA has all necessary info to start graph coloring
177 process. It is done in each region on top-down traverse of the
178 region tree (file ira-color.c). There are following subpasses:
b8698a0f 179
1756cb66
VM
180 * Finding profitable hard registers of corresponding allocno
181 class for each allocno. For example, only callee-saved hard
182 registers are frequently profitable for allocnos living
183 through colors. If the profitable hard register set of
184 allocno does not form a tree based on subset relation, we use
185 some approximation to form the tree. This approximation is
186 used to figure out trivial colorability of allocnos. The
187 approximation is a pretty rare case.
188
058e97ec
VM
189 * Putting allocnos onto the coloring stack. IRA uses Briggs
190 optimistic coloring which is a major improvement over
191 Chaitin's coloring. Therefore IRA does not spill allocnos at
192 this point. There is some freedom in the order of putting
193 allocnos on the stack which can affect the final result of
1756cb66 194 the allocation. IRA uses some heuristics to improve the
41808d15
VM
195 order. The major one is to form *threads* from colorable
196 allocnos and push them on the stack by threads. Thread is a
197 set of non-conflicting colorable allocnos connected by
198 copies. The thread contains allocnos from the colorable
199 bucket or colorable allocnos already pushed onto the coloring
200 stack. Pushing thread allocnos one after another onto the
201 stack increases chances of removing copies when the allocnos
202 get the same hard reg.
1756cb66
VM
203
204 We also use a modification of Chaitin-Briggs algorithm which
205 works for intersected register classes of allocnos. To
206 figure out trivial colorability of allocnos, the mentioned
207 above tree of hard register sets is used. To get an idea how
208 the algorithm works in i386 example, let us consider an
209 allocno to which any general hard register can be assigned.
210 If the allocno conflicts with eight allocnos to which only
211 EAX register can be assigned, given allocno is still
212 trivially colorable because all conflicting allocnos might be
213 assigned only to EAX and all other general hard registers are
214 still free.
215
216 To get an idea of the used trivial colorability criterion, it
217 is also useful to read article "Graph-Coloring Register
218 Allocation for Irregular Architectures" by Michael D. Smith
219 and Glen Holloway. Major difference between the article
220 approach and approach used in IRA is that Smith's approach
221 takes register classes only from machine description and IRA
222 calculate register classes from intermediate code too
223 (e.g. an explicit usage of hard registers in RTL code for
224 parameter passing can result in creation of additional
225 register classes which contain or exclude the hard
226 registers). That makes IRA approach useful for improving
227 coloring even for architectures with regular register files
228 and in fact some benchmarking shows the improvement for
229 regular class architectures is even bigger than for irregular
230 ones. Another difference is that Smith's approach chooses
231 intersection of classes of all insn operands in which a given
232 pseudo occurs. IRA can use bigger classes if it is still
233 more profitable than memory usage.
058e97ec
VM
234
235 * Popping the allocnos from the stack and assigning them hard
236 registers. If IRA can not assign a hard register to an
237 allocno and the allocno is coalesced, IRA undoes the
238 coalescing and puts the uncoalesced allocnos onto the stack in
239 the hope that some such allocnos will get a hard register
240 separately. If IRA fails to assign hard register or memory
241 is more profitable for it, IRA spills the allocno. IRA
242 assigns the allocno the hard-register with minimal full
243 allocation cost which reflects the cost of usage of the
244 hard-register for the allocno and cost of usage of the
245 hard-register for allocnos conflicting with given allocno.
246
1756cb66
VM
247 * Chaitin-Briggs coloring assigns as many pseudos as possible
248 to hard registers. After coloringh we try to improve
249 allocation with cost point of view. We improve the
250 allocation by spilling some allocnos and assigning the freed
251 hard registers to other allocnos if it decreases the overall
252 allocation cost.
253
3447fefe 254 * After allocno assigning in the region, IRA modifies the hard
058e97ec
VM
255 register and memory costs for the corresponding allocnos in
256 the subregions to reflect the cost of possible loads, stores,
257 or moves on the border of the region and its subregions.
258 When default regional allocation algorithm is used
259 (-fira-algorithm=mixed), IRA just propagates the assignment
260 for allocnos if the register pressure in the region for the
1756cb66
VM
261 corresponding pressure class is less than number of available
262 hard registers for given pressure class.
058e97ec
VM
263
264 o Spill/restore code moving. When IRA performs an allocation
265 by traversing regions in top-down order, it does not know what
266 happens below in the region tree. Therefore, sometimes IRA
267 misses opportunities to perform a better allocation. A simple
268 optimization tries to improve allocation in a region having
269 subregions and containing in another region. If the
270 corresponding allocnos in the subregion are spilled, it spills
271 the region allocno if it is profitable. The optimization
272 implements a simple iterative algorithm performing profitable
273 transformations while they are still possible. It is fast in
274 practice, so there is no real need for a better time complexity
275 algorithm.
276
1756cb66
VM
277 o Code change. After coloring, two allocnos representing the
278 same pseudo-register outside and inside a region respectively
279 may be assigned to different locations (hard-registers or
280 memory). In this case IRA creates and uses a new
281 pseudo-register inside the region and adds code to move allocno
282 values on the region's borders. This is done during top-down
283 traversal of the regions (file ira-emit.c). In some
284 complicated cases IRA can create a new allocno to move allocno
285 values (e.g. when a swap of values stored in two hard-registers
286 is needed). At this stage, the new allocno is marked as
287 spilled. IRA still creates the pseudo-register and the moves
288 on the region borders even when both allocnos were assigned to
289 the same hard-register. If the reload pass spills a
290 pseudo-register for some reason, the effect will be smaller
291 because another allocno will still be in the hard-register. In
292 most cases, this is better then spilling both allocnos. If
293 reload does not change the allocation for the two
294 pseudo-registers, the trivial move will be removed by
295 post-reload optimizations. IRA does not generate moves for
058e97ec
VM
296 allocnos assigned to the same hard register when the default
297 regional allocation algorithm is used and the register pressure
1756cb66
VM
298 in the region for the corresponding pressure class is less than
299 number of available hard registers for given pressure class.
058e97ec
VM
300 IRA also does some optimizations to remove redundant stores and
301 to reduce code duplication on the region borders.
302
303 o Flattening internal representation. After changing code, IRA
304 transforms its internal representation for several regions into
305 one region representation (file ira-build.c). This process is
306 called IR flattening. Such process is more complicated than IR
307 rebuilding would be, but is much faster.
308
309 o After IR flattening, IRA tries to assign hard registers to all
310 spilled allocnos. This is impelemented by a simple and fast
311 priority coloring algorithm (see function
312 ira_reassign_conflict_allocnos::ira-color.c). Here new allocnos
313 created during the code change pass can be assigned to hard
314 registers.
315
316 o At the end IRA calls the reload pass. The reload pass
317 communicates with IRA through several functions in file
318 ira-color.c to improve its decisions in
319
320 * sharing stack slots for the spilled pseudos based on IRA info
321 about pseudo-register conflicts.
322
323 * reassigning hard-registers to all spilled pseudos at the end
324 of each reload iteration.
325
326 * choosing a better hard-register to spill based on IRA info
327 about pseudo-register live ranges and the register pressure
328 in places where the pseudo-register lives.
329
330 IRA uses a lot of data representing the target processors. These
331 data are initilized in file ira.c.
332
333 If function has no loops (or the loops are ignored when
334 -fira-algorithm=CB is used), we have classic Chaitin-Briggs
335 coloring (only instead of separate pass of coalescing, we use hard
336 register preferencing). In such case, IRA works much faster
337 because many things are not made (like IR flattening, the
338 spill/restore optimization, and the code change).
339
340 Literature is worth to read for better understanding the code:
341
342 o Preston Briggs, Keith D. Cooper, Linda Torczon. Improvements to
343 Graph Coloring Register Allocation.
344
345 o David Callahan, Brian Koblenz. Register allocation via
346 hierarchical graph coloring.
347
348 o Keith Cooper, Anshuman Dasgupta, Jason Eckhardt. Revisiting Graph
349 Coloring Register Allocation: A Study of the Chaitin-Briggs and
350 Callahan-Koblenz Algorithms.
351
352 o Guei-Yuan Lueh, Thomas Gross, and Ali-Reza Adl-Tabatabai. Global
353 Register Allocation Based on Graph Fusion.
354
1756cb66
VM
355 o Michael D. Smith and Glenn Holloway. Graph-Coloring Register
356 Allocation for Irregular Architectures
357
058e97ec
VM
358 o Vladimir Makarov. The Integrated Register Allocator for GCC.
359
360 o Vladimir Makarov. The top-down register allocator for irregular
361 register file architectures.
362
363*/
364
365
366#include "config.h"
367#include "system.h"
368#include "coretypes.h"
369#include "tm.h"
370#include "regs.h"
4d648807 371#include "tree.h"
058e97ec
VM
372#include "rtl.h"
373#include "tm_p.h"
374#include "target.h"
375#include "flags.h"
376#include "obstack.h"
377#include "bitmap.h"
378#include "hard-reg-set.h"
379#include "basic-block.h"
7a8cba34 380#include "df.h"
058e97ec
VM
381#include "expr.h"
382#include "recog.h"
383#include "params.h"
058e97ec
VM
384#include "tree-pass.h"
385#include "output.h"
2af2dbdc 386#include "except.h"
058e97ec 387#include "reload.h"
718f9c0f 388#include "diagnostic-core.h"
6399c0ab 389#include "function.h"
058e97ec
VM
390#include "ggc.h"
391#include "ira-int.h"
55a2c322 392#include "lra.h"
b0c11403 393#include "dce.h"
acf41a74 394#include "dbgcnt.h"
40954ce5 395#include "rtl-iter.h"
a5e022d5 396#include "shrink-wrap.h"
058e97ec 397
afcc66c4
RS
398struct target_ira default_target_ira;
399struct target_ira_int default_target_ira_int;
400#if SWITCHABLE_TARGET
401struct target_ira *this_target_ira = &default_target_ira;
402struct target_ira_int *this_target_ira_int = &default_target_ira_int;
403#endif
404
058e97ec
VM
405/* A modified value of flag `-fira-verbose' used internally. */
406int internal_flag_ira_verbose;
407
408/* Dump file of the allocator if it is not NULL. */
409FILE *ira_dump_file;
410
058e97ec
VM
411/* The number of elements in the following array. */
412int ira_spilled_reg_stack_slots_num;
413
414/* The following array contains info about spilled pseudo-registers
415 stack slots used in current function so far. */
416struct ira_spilled_reg_stack_slot *ira_spilled_reg_stack_slots;
417
ae2b9cb6
BS
418/* Correspondingly overall cost of the allocation, overall cost before
419 reload, cost of the allocnos assigned to hard-registers, cost of
420 the allocnos assigned to memory, cost of loads, stores and register
421 move insns generated for pseudo-register live range splitting (see
422 ira-emit.c). */
423int ira_overall_cost, overall_cost_before;
058e97ec
VM
424int ira_reg_cost, ira_mem_cost;
425int ira_load_cost, ira_store_cost, ira_shuffle_cost;
426int ira_move_loops_num, ira_additional_jumps_num;
427
2af2dbdc
VM
428/* All registers that can be eliminated. */
429
430HARD_REG_SET eliminable_regset;
431
70cc3288
VM
432/* Value of max_reg_num () before IRA work start. This value helps
433 us to recognize a situation when new pseudos were created during
434 IRA work. */
435static int max_regno_before_ira;
436
058e97ec
VM
437/* Temporary hard reg set used for a different calculation. */
438static HARD_REG_SET temp_hard_regset;
439
e80ccebc
RS
440#define last_mode_for_init_move_cost \
441 (this_target_ira_int->x_last_mode_for_init_move_cost)
058e97ec
VM
442\f
443
444/* The function sets up the map IRA_REG_MODE_HARD_REGSET. */
445static void
446setup_reg_mode_hard_regset (void)
447{
448 int i, m, hard_regno;
449
450 for (m = 0; m < NUM_MACHINE_MODES; m++)
451 for (hard_regno = 0; hard_regno < FIRST_PSEUDO_REGISTER; hard_regno++)
452 {
453 CLEAR_HARD_REG_SET (ira_reg_mode_hard_regset[hard_regno][m]);
454 for (i = hard_regno_nregs[hard_regno][m] - 1; i >= 0; i--)
455 if (hard_regno + i < FIRST_PSEUDO_REGISTER)
456 SET_HARD_REG_BIT (ira_reg_mode_hard_regset[hard_regno][m],
457 hard_regno + i);
458 }
459}
460
461\f
afcc66c4
RS
462#define no_unit_alloc_regs \
463 (this_target_ira_int->x_no_unit_alloc_regs)
058e97ec
VM
464
465/* The function sets up the three arrays declared above. */
466static void
467setup_class_hard_regs (void)
468{
469 int cl, i, hard_regno, n;
470 HARD_REG_SET processed_hard_reg_set;
471
472 ira_assert (SHRT_MAX >= FIRST_PSEUDO_REGISTER);
058e97ec
VM
473 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
474 {
475 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
476 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
477 CLEAR_HARD_REG_SET (processed_hard_reg_set);
7db7ed3c 478 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
0583835c 479 {
854edfcd
VM
480 ira_non_ordered_class_hard_regs[cl][i] = -1;
481 ira_class_hard_reg_index[cl][i] = -1;
0583835c 482 }
058e97ec
VM
483 for (n = 0, i = 0; i < FIRST_PSEUDO_REGISTER; i++)
484 {
485#ifdef REG_ALLOC_ORDER
486 hard_regno = reg_alloc_order[i];
487#else
488 hard_regno = i;
b8698a0f 489#endif
058e97ec
VM
490 if (TEST_HARD_REG_BIT (processed_hard_reg_set, hard_regno))
491 continue;
492 SET_HARD_REG_BIT (processed_hard_reg_set, hard_regno);
493 if (! TEST_HARD_REG_BIT (temp_hard_regset, hard_regno))
494 ira_class_hard_reg_index[cl][hard_regno] = -1;
495 else
496 {
497 ira_class_hard_reg_index[cl][hard_regno] = n;
498 ira_class_hard_regs[cl][n++] = hard_regno;
499 }
500 }
501 ira_class_hard_regs_num[cl] = n;
0583835c
VM
502 for (n = 0, i = 0; i < FIRST_PSEUDO_REGISTER; i++)
503 if (TEST_HARD_REG_BIT (temp_hard_regset, i))
504 ira_non_ordered_class_hard_regs[cl][n++] = i;
505 ira_assert (ira_class_hard_regs_num[cl] == n);
058e97ec
VM
506 }
507}
508
058e97ec
VM
509/* Set up global variables defining info about hard registers for the
510 allocation. These depend on USE_HARD_FRAME_P whose TRUE value means
511 that we can use the hard frame pointer for the allocation. */
512static void
513setup_alloc_regs (bool use_hard_frame_p)
514{
5a733826
BS
515#ifdef ADJUST_REG_ALLOC_ORDER
516 ADJUST_REG_ALLOC_ORDER;
517#endif
058e97ec
VM
518 COPY_HARD_REG_SET (no_unit_alloc_regs, fixed_reg_set);
519 if (! use_hard_frame_p)
520 SET_HARD_REG_BIT (no_unit_alloc_regs, HARD_FRAME_POINTER_REGNUM);
521 setup_class_hard_regs ();
058e97ec
VM
522}
523
524\f
525
1756cb66
VM
526#define alloc_reg_class_subclasses \
527 (this_target_ira_int->x_alloc_reg_class_subclasses)
528
529/* Initialize the table of subclasses of each reg class. */
530static void
531setup_reg_subclasses (void)
532{
533 int i, j;
534 HARD_REG_SET temp_hard_regset2;
535
536 for (i = 0; i < N_REG_CLASSES; i++)
537 for (j = 0; j < N_REG_CLASSES; j++)
538 alloc_reg_class_subclasses[i][j] = LIM_REG_CLASSES;
539
540 for (i = 0; i < N_REG_CLASSES; i++)
541 {
542 if (i == (int) NO_REGS)
543 continue;
544
545 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[i]);
546 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
547 if (hard_reg_set_empty_p (temp_hard_regset))
548 continue;
549 for (j = 0; j < N_REG_CLASSES; j++)
550 if (i != j)
551 {
552 enum reg_class *p;
553
554 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[j]);
555 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
556 if (! hard_reg_set_subset_p (temp_hard_regset,
557 temp_hard_regset2))
558 continue;
559 p = &alloc_reg_class_subclasses[j][0];
560 while (*p != LIM_REG_CLASSES) p++;
561 *p = (enum reg_class) i;
562 }
563 }
564}
565
566\f
567
568/* Set up IRA_MEMORY_MOVE_COST and IRA_MAX_MEMORY_MOVE_COST. */
058e97ec
VM
569static void
570setup_class_subset_and_memory_move_costs (void)
571{
1756cb66 572 int cl, cl2, mode, cost;
058e97ec
VM
573 HARD_REG_SET temp_hard_regset2;
574
575 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
576 ira_memory_move_cost[mode][NO_REGS][0]
577 = ira_memory_move_cost[mode][NO_REGS][1] = SHRT_MAX;
578 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
579 {
580 if (cl != (int) NO_REGS)
581 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
582 {
1756cb66
VM
583 ira_max_memory_move_cost[mode][cl][0]
584 = ira_memory_move_cost[mode][cl][0]
585 = memory_move_cost ((enum machine_mode) mode,
6f76a878 586 (reg_class_t) cl, false);
1756cb66
VM
587 ira_max_memory_move_cost[mode][cl][1]
588 = ira_memory_move_cost[mode][cl][1]
589 = memory_move_cost ((enum machine_mode) mode,
6f76a878 590 (reg_class_t) cl, true);
058e97ec
VM
591 /* Costs for NO_REGS are used in cost calculation on the
592 1st pass when the preferred register classes are not
593 known yet. In this case we take the best scenario. */
594 if (ira_memory_move_cost[mode][NO_REGS][0]
595 > ira_memory_move_cost[mode][cl][0])
1756cb66
VM
596 ira_max_memory_move_cost[mode][NO_REGS][0]
597 = ira_memory_move_cost[mode][NO_REGS][0]
058e97ec
VM
598 = ira_memory_move_cost[mode][cl][0];
599 if (ira_memory_move_cost[mode][NO_REGS][1]
600 > ira_memory_move_cost[mode][cl][1])
1756cb66
VM
601 ira_max_memory_move_cost[mode][NO_REGS][1]
602 = ira_memory_move_cost[mode][NO_REGS][1]
058e97ec
VM
603 = ira_memory_move_cost[mode][cl][1];
604 }
058e97ec 605 }
1756cb66
VM
606 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
607 for (cl2 = (int) N_REG_CLASSES - 1; cl2 >= 0; cl2--)
608 {
609 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
610 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
611 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl2]);
612 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
613 ira_class_subset_p[cl][cl2]
614 = hard_reg_set_subset_p (temp_hard_regset, temp_hard_regset2);
615 if (! hard_reg_set_empty_p (temp_hard_regset2)
616 && hard_reg_set_subset_p (reg_class_contents[cl2],
617 reg_class_contents[cl]))
618 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
619 {
620 cost = ira_memory_move_cost[mode][cl2][0];
621 if (cost > ira_max_memory_move_cost[mode][cl][0])
622 ira_max_memory_move_cost[mode][cl][0] = cost;
623 cost = ira_memory_move_cost[mode][cl2][1];
624 if (cost > ira_max_memory_move_cost[mode][cl][1])
625 ira_max_memory_move_cost[mode][cl][1] = cost;
626 }
627 }
628 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
629 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
630 {
631 ira_memory_move_cost[mode][cl][0]
632 = ira_max_memory_move_cost[mode][cl][0];
633 ira_memory_move_cost[mode][cl][1]
634 = ira_max_memory_move_cost[mode][cl][1];
635 }
636 setup_reg_subclasses ();
058e97ec
VM
637}
638
639\f
640
641/* Define the following macro if allocation through malloc if
642 preferable. */
643#define IRA_NO_OBSTACK
644
645#ifndef IRA_NO_OBSTACK
646/* Obstack used for storing all dynamic data (except bitmaps) of the
647 IRA. */
648static struct obstack ira_obstack;
649#endif
650
651/* Obstack used for storing all bitmaps of the IRA. */
652static struct bitmap_obstack ira_bitmap_obstack;
653
654/* Allocate memory of size LEN for IRA data. */
655void *
656ira_allocate (size_t len)
657{
658 void *res;
659
660#ifndef IRA_NO_OBSTACK
661 res = obstack_alloc (&ira_obstack, len);
662#else
663 res = xmalloc (len);
664#endif
665 return res;
666}
667
058e97ec
VM
668/* Free memory ADDR allocated for IRA data. */
669void
670ira_free (void *addr ATTRIBUTE_UNUSED)
671{
672#ifndef IRA_NO_OBSTACK
673 /* do nothing */
674#else
675 free (addr);
676#endif
677}
678
679
680/* Allocate and returns bitmap for IRA. */
681bitmap
682ira_allocate_bitmap (void)
683{
684 return BITMAP_ALLOC (&ira_bitmap_obstack);
685}
686
687/* Free bitmap B allocated for IRA. */
688void
689ira_free_bitmap (bitmap b ATTRIBUTE_UNUSED)
690{
691 /* do nothing */
692}
693
694\f
695
696/* Output information about allocation of all allocnos (except for
697 caps) into file F. */
698void
699ira_print_disposition (FILE *f)
700{
701 int i, n, max_regno;
702 ira_allocno_t a;
703 basic_block bb;
704
705 fprintf (f, "Disposition:");
706 max_regno = max_reg_num ();
707 for (n = 0, i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
708 for (a = ira_regno_allocno_map[i];
709 a != NULL;
710 a = ALLOCNO_NEXT_REGNO_ALLOCNO (a))
711 {
712 if (n % 4 == 0)
713 fprintf (f, "\n");
714 n++;
715 fprintf (f, " %4d:r%-4d", ALLOCNO_NUM (a), ALLOCNO_REGNO (a));
716 if ((bb = ALLOCNO_LOOP_TREE_NODE (a)->bb) != NULL)
717 fprintf (f, "b%-3d", bb->index);
718 else
2608d841 719 fprintf (f, "l%-3d", ALLOCNO_LOOP_TREE_NODE (a)->loop_num);
058e97ec
VM
720 if (ALLOCNO_HARD_REGNO (a) >= 0)
721 fprintf (f, " %3d", ALLOCNO_HARD_REGNO (a));
722 else
723 fprintf (f, " mem");
724 }
725 fprintf (f, "\n");
726}
727
728/* Outputs information about allocation of all allocnos into
729 stderr. */
730void
731ira_debug_disposition (void)
732{
733 ira_print_disposition (stderr);
734}
735
736\f
058e97ec 737
1756cb66
VM
738/* Set up ira_stack_reg_pressure_class which is the biggest pressure
739 register class containing stack registers or NO_REGS if there are
740 no stack registers. To find this class, we iterate through all
741 register pressure classes and choose the first register pressure
742 class containing all the stack registers and having the biggest
743 size. */
fe82cdfb 744static void
1756cb66
VM
745setup_stack_reg_pressure_class (void)
746{
747 ira_stack_reg_pressure_class = NO_REGS;
748#ifdef STACK_REGS
749 {
750 int i, best, size;
751 enum reg_class cl;
752 HARD_REG_SET temp_hard_regset2;
753
754 CLEAR_HARD_REG_SET (temp_hard_regset);
755 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
756 SET_HARD_REG_BIT (temp_hard_regset, i);
757 best = 0;
758 for (i = 0; i < ira_pressure_classes_num; i++)
759 {
760 cl = ira_pressure_classes[i];
761 COPY_HARD_REG_SET (temp_hard_regset2, temp_hard_regset);
762 AND_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl]);
763 size = hard_reg_set_size (temp_hard_regset2);
764 if (best < size)
765 {
766 best = size;
767 ira_stack_reg_pressure_class = cl;
768 }
769 }
770 }
771#endif
772}
773
774/* Find pressure classes which are register classes for which we
775 calculate register pressure in IRA, register pressure sensitive
776 insn scheduling, and register pressure sensitive loop invariant
777 motion.
778
779 To make register pressure calculation easy, we always use
780 non-intersected register pressure classes. A move of hard
781 registers from one register pressure class is not more expensive
782 than load and store of the hard registers. Most likely an allocno
783 class will be a subset of a register pressure class and in many
784 cases a register pressure class. That makes usage of register
785 pressure classes a good approximation to find a high register
786 pressure. */
787static void
788setup_pressure_classes (void)
058e97ec 789{
1756cb66
VM
790 int cost, i, n, curr;
791 int cl, cl2;
792 enum reg_class pressure_classes[N_REG_CLASSES];
793 int m;
058e97ec 794 HARD_REG_SET temp_hard_regset2;
1756cb66 795 bool insert_p;
058e97ec 796
1756cb66
VM
797 n = 0;
798 for (cl = 0; cl < N_REG_CLASSES; cl++)
058e97ec 799 {
f508f827 800 if (ira_class_hard_regs_num[cl] == 0)
058e97ec 801 continue;
f508f827 802 if (ira_class_hard_regs_num[cl] != 1
574e418a
VM
803 /* A register class without subclasses may contain a few
804 hard registers and movement between them is costly
805 (e.g. SPARC FPCC registers). We still should consider it
806 as a candidate for a pressure class. */
af2b97c4 807 && alloc_reg_class_subclasses[cl][0] < cl)
1756cb66 808 {
113a5be6
VM
809 /* Check that the moves between any hard registers of the
810 current class are not more expensive for a legal mode
811 than load/store of the hard registers of the current
812 class. Such class is a potential candidate to be a
813 register pressure class. */
814 for (m = 0; m < NUM_MACHINE_MODES; m++)
815 {
816 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
817 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
818 AND_COMPL_HARD_REG_SET (temp_hard_regset,
819 ira_prohibited_class_mode_regs[cl][m]);
820 if (hard_reg_set_empty_p (temp_hard_regset))
821 continue;
822 ira_init_register_move_cost_if_necessary ((enum machine_mode) m);
823 cost = ira_register_move_cost[m][cl][cl];
824 if (cost <= ira_max_memory_move_cost[m][cl][1]
825 || cost <= ira_max_memory_move_cost[m][cl][0])
826 break;
827 }
828 if (m >= NUM_MACHINE_MODES)
1756cb66 829 continue;
1756cb66 830 }
1756cb66
VM
831 curr = 0;
832 insert_p = true;
833 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
834 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
835 /* Remove so far added pressure classes which are subset of the
836 current candidate class. Prefer GENERAL_REGS as a pressure
837 register class to another class containing the same
838 allocatable hard registers. We do this because machine
839 dependent cost hooks might give wrong costs for the latter
840 class but always give the right cost for the former class
841 (GENERAL_REGS). */
842 for (i = 0; i < n; i++)
843 {
844 cl2 = pressure_classes[i];
845 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl2]);
846 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
847 if (hard_reg_set_subset_p (temp_hard_regset, temp_hard_regset2)
848 && (! hard_reg_set_equal_p (temp_hard_regset, temp_hard_regset2)
849 || cl2 == (int) GENERAL_REGS))
850 {
851 pressure_classes[curr++] = (enum reg_class) cl2;
852 insert_p = false;
058e97ec 853 continue;
1756cb66
VM
854 }
855 if (hard_reg_set_subset_p (temp_hard_regset2, temp_hard_regset)
856 && (! hard_reg_set_equal_p (temp_hard_regset2, temp_hard_regset)
857 || cl == (int) GENERAL_REGS))
858 continue;
113a5be6
VM
859 if (hard_reg_set_equal_p (temp_hard_regset2, temp_hard_regset))
860 insert_p = false;
1756cb66
VM
861 pressure_classes[curr++] = (enum reg_class) cl2;
862 }
863 /* If the current candidate is a subset of a so far added
864 pressure class, don't add it to the list of the pressure
865 classes. */
866 if (insert_p)
867 pressure_classes[curr++] = (enum reg_class) cl;
868 n = curr;
fe82cdfb 869 }
1756cb66 870#ifdef ENABLE_IRA_CHECKING
113a5be6
VM
871 {
872 HARD_REG_SET ignore_hard_regs;
873
874 /* Check pressure classes correctness: here we check that hard
875 registers from all register pressure classes contains all hard
876 registers available for the allocation. */
877 CLEAR_HARD_REG_SET (temp_hard_regset);
878 CLEAR_HARD_REG_SET (temp_hard_regset2);
879 COPY_HARD_REG_SET (ignore_hard_regs, no_unit_alloc_regs);
880 for (cl = 0; cl < LIM_REG_CLASSES; cl++)
881 {
882 /* For some targets (like MIPS with MD_REGS), there are some
883 classes with hard registers available for allocation but
884 not able to hold value of any mode. */
885 for (m = 0; m < NUM_MACHINE_MODES; m++)
886 if (contains_reg_of_mode[cl][m])
887 break;
888 if (m >= NUM_MACHINE_MODES)
889 {
890 IOR_HARD_REG_SET (ignore_hard_regs, reg_class_contents[cl]);
891 continue;
892 }
893 for (i = 0; i < n; i++)
894 if ((int) pressure_classes[i] == cl)
895 break;
896 IOR_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl]);
897 if (i < n)
898 IOR_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
899 }
900 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
901 /* Some targets (like SPARC with ICC reg) have alocatable regs
902 for which no reg class is defined. */
903 if (REGNO_REG_CLASS (i) == NO_REGS)
904 SET_HARD_REG_BIT (ignore_hard_regs, i);
905 AND_COMPL_HARD_REG_SET (temp_hard_regset, ignore_hard_regs);
906 AND_COMPL_HARD_REG_SET (temp_hard_regset2, ignore_hard_regs);
907 ira_assert (hard_reg_set_subset_p (temp_hard_regset2, temp_hard_regset));
908 }
1756cb66
VM
909#endif
910 ira_pressure_classes_num = 0;
911 for (i = 0; i < n; i++)
912 {
913 cl = (int) pressure_classes[i];
914 ira_reg_pressure_class_p[cl] = true;
915 ira_pressure_classes[ira_pressure_classes_num++] = (enum reg_class) cl;
916 }
917 setup_stack_reg_pressure_class ();
058e97ec
VM
918}
919
165f639c
VM
920/* Set up IRA_UNIFORM_CLASS_P. Uniform class is a register class
921 whose register move cost between any registers of the class is the
922 same as for all its subclasses. We use the data to speed up the
923 2nd pass of calculations of allocno costs. */
924static void
925setup_uniform_class_p (void)
926{
927 int i, cl, cl2, m;
928
929 for (cl = 0; cl < N_REG_CLASSES; cl++)
930 {
931 ira_uniform_class_p[cl] = false;
932 if (ira_class_hard_regs_num[cl] == 0)
933 continue;
934 /* We can not use alloc_reg_class_subclasses here because move
935 cost hooks does not take into account that some registers are
936 unavailable for the subtarget. E.g. for i686, INT_SSE_REGS
937 is element of alloc_reg_class_subclasses for GENERAL_REGS
938 because SSE regs are unavailable. */
939 for (i = 0; (cl2 = reg_class_subclasses[cl][i]) != LIM_REG_CLASSES; i++)
940 {
941 if (ira_class_hard_regs_num[cl2] == 0)
942 continue;
943 for (m = 0; m < NUM_MACHINE_MODES; m++)
944 if (contains_reg_of_mode[cl][m] && contains_reg_of_mode[cl2][m])
945 {
946 ira_init_register_move_cost_if_necessary ((enum machine_mode) m);
947 if (ira_register_move_cost[m][cl][cl]
948 != ira_register_move_cost[m][cl2][cl2])
949 break;
950 }
951 if (m < NUM_MACHINE_MODES)
952 break;
953 }
954 if (cl2 == LIM_REG_CLASSES)
955 ira_uniform_class_p[cl] = true;
956 }
957}
958
1756cb66
VM
959/* Set up IRA_ALLOCNO_CLASSES, IRA_ALLOCNO_CLASSES_NUM,
960 IRA_IMPORTANT_CLASSES, and IRA_IMPORTANT_CLASSES_NUM.
961
962 Target may have many subtargets and not all target hard regiters can
963 be used for allocation, e.g. x86 port in 32-bit mode can not use
964 hard registers introduced in x86-64 like r8-r15). Some classes
965 might have the same allocatable hard registers, e.g. INDEX_REGS
966 and GENERAL_REGS in x86 port in 32-bit mode. To decrease different
967 calculations efforts we introduce allocno classes which contain
968 unique non-empty sets of allocatable hard-registers.
969
970 Pseudo class cost calculation in ira-costs.c is very expensive.
971 Therefore we are trying to decrease number of classes involved in
972 such calculation. Register classes used in the cost calculation
973 are called important classes. They are allocno classes and other
974 non-empty classes whose allocatable hard register sets are inside
975 of an allocno class hard register set. From the first sight, it
976 looks like that they are just allocno classes. It is not true. In
977 example of x86-port in 32-bit mode, allocno classes will contain
978 GENERAL_REGS but not LEGACY_REGS (because allocatable hard
979 registers are the same for the both classes). The important
980 classes will contain GENERAL_REGS and LEGACY_REGS. It is done
981 because a machine description insn constraint may refers for
982 LEGACY_REGS and code in ira-costs.c is mostly base on investigation
983 of the insn constraints. */
058e97ec 984static void
1756cb66 985setup_allocno_and_important_classes (void)
058e97ec 986{
32e8bb8e 987 int i, j, n, cl;
db1a8d98 988 bool set_p;
058e97ec 989 HARD_REG_SET temp_hard_regset2;
7db7ed3c
VM
990 static enum reg_class classes[LIM_REG_CLASSES + 1];
991
1756cb66
VM
992 n = 0;
993 /* Collect classes which contain unique sets of allocatable hard
994 registers. Prefer GENERAL_REGS to other classes containing the
995 same set of hard registers. */
a58dfa49 996 for (i = 0; i < LIM_REG_CLASSES; i++)
99710245 997 {
1756cb66
VM
998 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[i]);
999 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
1000 for (j = 0; j < n; j++)
7db7ed3c 1001 {
1756cb66
VM
1002 cl = classes[j];
1003 COPY_HARD_REG_SET (temp_hard_regset2, reg_class_contents[cl]);
1004 AND_COMPL_HARD_REG_SET (temp_hard_regset2,
1005 no_unit_alloc_regs);
1006 if (hard_reg_set_equal_p (temp_hard_regset,
1007 temp_hard_regset2))
1008 break;
7db7ed3c 1009 }
1756cb66
VM
1010 if (j >= n)
1011 classes[n++] = (enum reg_class) i;
1012 else if (i == GENERAL_REGS)
1013 /* Prefer general regs. For i386 example, it means that
1014 we prefer GENERAL_REGS over INDEX_REGS or LEGACY_REGS
1015 (all of them consists of the same available hard
1016 registers). */
1017 classes[j] = (enum reg_class) i;
7db7ed3c 1018 }
1756cb66 1019 classes[n] = LIM_REG_CLASSES;
058e97ec 1020
1756cb66
VM
1021 /* Set up classes which can be used for allocnos as classes
1022 conatining non-empty unique sets of allocatable hard
1023 registers. */
1024 ira_allocno_classes_num = 0;
058e97ec 1025 for (i = 0; (cl = classes[i]) != LIM_REG_CLASSES; i++)
3e575fe2 1026 if (ira_class_hard_regs_num[cl] > 0)
1756cb66 1027 ira_allocno_classes[ira_allocno_classes_num++] = (enum reg_class) cl;
058e97ec 1028 ira_important_classes_num = 0;
1756cb66
VM
1029 /* Add non-allocno classes containing to non-empty set of
1030 allocatable hard regs. */
058e97ec 1031 for (cl = 0; cl < N_REG_CLASSES; cl++)
3e575fe2
RS
1032 if (ira_class_hard_regs_num[cl] > 0)
1033 {
1034 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
1035 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
1036 set_p = false;
1037 for (j = 0; j < ira_allocno_classes_num; j++)
1038 {
1039 COPY_HARD_REG_SET (temp_hard_regset2,
1040 reg_class_contents[ira_allocno_classes[j]]);
1041 AND_COMPL_HARD_REG_SET (temp_hard_regset2, no_unit_alloc_regs);
1042 if ((enum reg_class) cl == ira_allocno_classes[j])
1043 break;
1044 else if (hard_reg_set_subset_p (temp_hard_regset,
1045 temp_hard_regset2))
1046 set_p = true;
1047 }
1048 if (set_p && j >= ira_allocno_classes_num)
1049 ira_important_classes[ira_important_classes_num++]
1050 = (enum reg_class) cl;
1051 }
1756cb66
VM
1052 /* Now add allocno classes to the important classes. */
1053 for (j = 0; j < ira_allocno_classes_num; j++)
db1a8d98 1054 ira_important_classes[ira_important_classes_num++]
1756cb66
VM
1055 = ira_allocno_classes[j];
1056 for (cl = 0; cl < N_REG_CLASSES; cl++)
1057 {
1058 ira_reg_allocno_class_p[cl] = false;
1059 ira_reg_pressure_class_p[cl] = false;
1060 }
1061 for (j = 0; j < ira_allocno_classes_num; j++)
1062 ira_reg_allocno_class_p[ira_allocno_classes[j]] = true;
1063 setup_pressure_classes ();
165f639c 1064 setup_uniform_class_p ();
058e97ec 1065}
058e97ec 1066
1756cb66
VM
1067/* Setup translation in CLASS_TRANSLATE of all classes into a class
1068 given by array CLASSES of length CLASSES_NUM. The function is used
1069 make translation any reg class to an allocno class or to an
1070 pressure class. This translation is necessary for some
1071 calculations when we can use only allocno or pressure classes and
1072 such translation represents an approximate representation of all
1073 classes.
1074
1075 The translation in case when allocatable hard register set of a
1076 given class is subset of allocatable hard register set of a class
1077 in CLASSES is pretty simple. We use smallest classes from CLASSES
1078 containing a given class. If allocatable hard register set of a
1079 given class is not a subset of any corresponding set of a class
1080 from CLASSES, we use the cheapest (with load/store point of view)
1081 class from CLASSES whose set intersects with given class set */
058e97ec 1082static void
1756cb66
VM
1083setup_class_translate_array (enum reg_class *class_translate,
1084 int classes_num, enum reg_class *classes)
058e97ec 1085{
32e8bb8e 1086 int cl, mode;
1756cb66 1087 enum reg_class aclass, best_class, *cl_ptr;
058e97ec
VM
1088 int i, cost, min_cost, best_cost;
1089
1090 for (cl = 0; cl < N_REG_CLASSES; cl++)
1756cb66 1091 class_translate[cl] = NO_REGS;
b8698a0f 1092
1756cb66 1093 for (i = 0; i < classes_num; i++)
058e97ec 1094 {
1756cb66
VM
1095 aclass = classes[i];
1096 for (cl_ptr = &alloc_reg_class_subclasses[aclass][0];
1097 (cl = *cl_ptr) != LIM_REG_CLASSES;
1098 cl_ptr++)
1099 if (class_translate[cl] == NO_REGS)
1100 class_translate[cl] = aclass;
1101 class_translate[aclass] = aclass;
058e97ec 1102 }
1756cb66
VM
1103 /* For classes which are not fully covered by one of given classes
1104 (in other words covered by more one given class), use the
1105 cheapest class. */
058e97ec
VM
1106 for (cl = 0; cl < N_REG_CLASSES; cl++)
1107 {
1756cb66 1108 if (cl == NO_REGS || class_translate[cl] != NO_REGS)
058e97ec
VM
1109 continue;
1110 best_class = NO_REGS;
1111 best_cost = INT_MAX;
1756cb66 1112 for (i = 0; i < classes_num; i++)
058e97ec 1113 {
1756cb66 1114 aclass = classes[i];
058e97ec 1115 COPY_HARD_REG_SET (temp_hard_regset,
1756cb66 1116 reg_class_contents[aclass]);
058e97ec
VM
1117 AND_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
1118 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
4f341ea0 1119 if (! hard_reg_set_empty_p (temp_hard_regset))
058e97ec
VM
1120 {
1121 min_cost = INT_MAX;
1122 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
1123 {
761a8eb7
VM
1124 cost = (ira_memory_move_cost[mode][aclass][0]
1125 + ira_memory_move_cost[mode][aclass][1]);
058e97ec
VM
1126 if (min_cost > cost)
1127 min_cost = cost;
1128 }
1129 if (best_class == NO_REGS || best_cost > min_cost)
1130 {
1756cb66 1131 best_class = aclass;
058e97ec
VM
1132 best_cost = min_cost;
1133 }
1134 }
1135 }
1756cb66 1136 class_translate[cl] = best_class;
058e97ec
VM
1137 }
1138}
058e97ec 1139
1756cb66
VM
1140/* Set up array IRA_ALLOCNO_CLASS_TRANSLATE and
1141 IRA_PRESSURE_CLASS_TRANSLATE. */
1142static void
1143setup_class_translate (void)
1144{
1145 setup_class_translate_array (ira_allocno_class_translate,
1146 ira_allocno_classes_num, ira_allocno_classes);
1147 setup_class_translate_array (ira_pressure_class_translate,
1148 ira_pressure_classes_num, ira_pressure_classes);
1149}
1150
1151/* Order numbers of allocno classes in original target allocno class
1152 array, -1 for non-allocno classes. */
1153static int allocno_class_order[N_REG_CLASSES];
db1a8d98
VM
1154
1155/* The function used to sort the important classes. */
1156static int
1157comp_reg_classes_func (const void *v1p, const void *v2p)
1158{
1159 enum reg_class cl1 = *(const enum reg_class *) v1p;
1160 enum reg_class cl2 = *(const enum reg_class *) v2p;
1756cb66 1161 enum reg_class tcl1, tcl2;
db1a8d98
VM
1162 int diff;
1163
1756cb66
VM
1164 tcl1 = ira_allocno_class_translate[cl1];
1165 tcl2 = ira_allocno_class_translate[cl2];
1166 if (tcl1 != NO_REGS && tcl2 != NO_REGS
1167 && (diff = allocno_class_order[tcl1] - allocno_class_order[tcl2]) != 0)
db1a8d98
VM
1168 return diff;
1169 return (int) cl1 - (int) cl2;
1170}
1171
1756cb66
VM
1172/* For correct work of function setup_reg_class_relation we need to
1173 reorder important classes according to the order of their allocno
1174 classes. It places important classes containing the same
1175 allocatable hard register set adjacent to each other and allocno
1176 class with the allocatable hard register set right after the other
1177 important classes with the same set.
1178
1179 In example from comments of function
1180 setup_allocno_and_important_classes, it places LEGACY_REGS and
1181 GENERAL_REGS close to each other and GENERAL_REGS is after
1182 LEGACY_REGS. */
db1a8d98
VM
1183static void
1184reorder_important_classes (void)
1185{
1186 int i;
1187
1188 for (i = 0; i < N_REG_CLASSES; i++)
1756cb66
VM
1189 allocno_class_order[i] = -1;
1190 for (i = 0; i < ira_allocno_classes_num; i++)
1191 allocno_class_order[ira_allocno_classes[i]] = i;
db1a8d98
VM
1192 qsort (ira_important_classes, ira_important_classes_num,
1193 sizeof (enum reg_class), comp_reg_classes_func);
1756cb66
VM
1194 for (i = 0; i < ira_important_classes_num; i++)
1195 ira_important_class_nums[ira_important_classes[i]] = i;
db1a8d98
VM
1196}
1197
1756cb66
VM
1198/* Set up IRA_REG_CLASS_SUBUNION, IRA_REG_CLASS_SUPERUNION,
1199 IRA_REG_CLASS_SUPER_CLASSES, IRA_REG_CLASSES_INTERSECT, and
1200 IRA_REG_CLASSES_INTERSECT_P. For the meaning of the relations,
1201 please see corresponding comments in ira-int.h. */
058e97ec 1202static void
7db7ed3c 1203setup_reg_class_relations (void)
058e97ec
VM
1204{
1205 int i, cl1, cl2, cl3;
1206 HARD_REG_SET intersection_set, union_set, temp_set2;
7db7ed3c 1207 bool important_class_p[N_REG_CLASSES];
058e97ec 1208
7db7ed3c
VM
1209 memset (important_class_p, 0, sizeof (important_class_p));
1210 for (i = 0; i < ira_important_classes_num; i++)
1211 important_class_p[ira_important_classes[i]] = true;
058e97ec
VM
1212 for (cl1 = 0; cl1 < N_REG_CLASSES; cl1++)
1213 {
7db7ed3c 1214 ira_reg_class_super_classes[cl1][0] = LIM_REG_CLASSES;
058e97ec
VM
1215 for (cl2 = 0; cl2 < N_REG_CLASSES; cl2++)
1216 {
7db7ed3c 1217 ira_reg_classes_intersect_p[cl1][cl2] = false;
058e97ec 1218 ira_reg_class_intersect[cl1][cl2] = NO_REGS;
55a2c322 1219 ira_reg_class_subset[cl1][cl2] = NO_REGS;
058e97ec
VM
1220 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl1]);
1221 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
1222 COPY_HARD_REG_SET (temp_set2, reg_class_contents[cl2]);
1223 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
4f341ea0
RS
1224 if (hard_reg_set_empty_p (temp_hard_regset)
1225 && hard_reg_set_empty_p (temp_set2))
058e97ec 1226 {
1756cb66
VM
1227 /* The both classes have no allocatable hard registers
1228 -- take all class hard registers into account and use
1229 reg_class_subunion and reg_class_superunion. */
058e97ec
VM
1230 for (i = 0;; i++)
1231 {
1232 cl3 = reg_class_subclasses[cl1][i];
1233 if (cl3 == LIM_REG_CLASSES)
1234 break;
1235 if (reg_class_subset_p (ira_reg_class_intersect[cl1][cl2],
bbbbb16a
ILT
1236 (enum reg_class) cl3))
1237 ira_reg_class_intersect[cl1][cl2] = (enum reg_class) cl3;
058e97ec 1238 }
1756cb66
VM
1239 ira_reg_class_subunion[cl1][cl2] = reg_class_subunion[cl1][cl2];
1240 ira_reg_class_superunion[cl1][cl2] = reg_class_superunion[cl1][cl2];
058e97ec
VM
1241 continue;
1242 }
7db7ed3c
VM
1243 ira_reg_classes_intersect_p[cl1][cl2]
1244 = hard_reg_set_intersect_p (temp_hard_regset, temp_set2);
1245 if (important_class_p[cl1] && important_class_p[cl2]
1246 && hard_reg_set_subset_p (temp_hard_regset, temp_set2))
1247 {
1756cb66
VM
1248 /* CL1 and CL2 are important classes and CL1 allocatable
1249 hard register set is inside of CL2 allocatable hard
1250 registers -- make CL1 a superset of CL2. */
7db7ed3c
VM
1251 enum reg_class *p;
1252
1253 p = &ira_reg_class_super_classes[cl1][0];
1254 while (*p != LIM_REG_CLASSES)
1255 p++;
1256 *p++ = (enum reg_class) cl2;
1257 *p = LIM_REG_CLASSES;
1258 }
1756cb66
VM
1259 ira_reg_class_subunion[cl1][cl2] = NO_REGS;
1260 ira_reg_class_superunion[cl1][cl2] = NO_REGS;
058e97ec
VM
1261 COPY_HARD_REG_SET (intersection_set, reg_class_contents[cl1]);
1262 AND_HARD_REG_SET (intersection_set, reg_class_contents[cl2]);
1263 AND_COMPL_HARD_REG_SET (intersection_set, no_unit_alloc_regs);
1264 COPY_HARD_REG_SET (union_set, reg_class_contents[cl1]);
1265 IOR_HARD_REG_SET (union_set, reg_class_contents[cl2]);
1266 AND_COMPL_HARD_REG_SET (union_set, no_unit_alloc_regs);
55a2c322 1267 for (cl3 = 0; cl3 < N_REG_CLASSES; cl3++)
058e97ec 1268 {
058e97ec
VM
1269 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl3]);
1270 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
1271 if (hard_reg_set_subset_p (temp_hard_regset, intersection_set))
1272 {
1756cb66
VM
1273 /* CL3 allocatable hard register set is inside of
1274 intersection of allocatable hard register sets
1275 of CL1 and CL2. */
55a2c322
VM
1276 if (important_class_p[cl3])
1277 {
1278 COPY_HARD_REG_SET
1279 (temp_set2,
1280 reg_class_contents
1281 [(int) ira_reg_class_intersect[cl1][cl2]]);
1282 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
1283 if (! hard_reg_set_subset_p (temp_hard_regset, temp_set2)
1284 /* If the allocatable hard register sets are
1285 the same, prefer GENERAL_REGS or the
1286 smallest class for debugging
1287 purposes. */
1288 || (hard_reg_set_equal_p (temp_hard_regset, temp_set2)
1289 && (cl3 == GENERAL_REGS
1290 || ((ira_reg_class_intersect[cl1][cl2]
1291 != GENERAL_REGS)
1292 && hard_reg_set_subset_p
1293 (reg_class_contents[cl3],
1294 reg_class_contents
1295 [(int)
1296 ira_reg_class_intersect[cl1][cl2]])))))
1297 ira_reg_class_intersect[cl1][cl2] = (enum reg_class) cl3;
1298 }
058e97ec
VM
1299 COPY_HARD_REG_SET
1300 (temp_set2,
55a2c322 1301 reg_class_contents[(int) ira_reg_class_subset[cl1][cl2]]);
058e97ec 1302 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
55a2c322
VM
1303 if (! hard_reg_set_subset_p (temp_hard_regset, temp_set2)
1304 /* Ignore unavailable hard registers and prefer
1305 smallest class for debugging purposes. */
058e97ec 1306 || (hard_reg_set_equal_p (temp_hard_regset, temp_set2)
55a2c322
VM
1307 && hard_reg_set_subset_p
1308 (reg_class_contents[cl3],
1309 reg_class_contents
1310 [(int) ira_reg_class_subset[cl1][cl2]])))
1311 ira_reg_class_subset[cl1][cl2] = (enum reg_class) cl3;
058e97ec 1312 }
55a2c322
VM
1313 if (important_class_p[cl3]
1314 && hard_reg_set_subset_p (temp_hard_regset, union_set))
058e97ec 1315 {
1756cb66
VM
1316 /* CL3 allocatbale hard register set is inside of
1317 union of allocatable hard register sets of CL1
1318 and CL2. */
058e97ec
VM
1319 COPY_HARD_REG_SET
1320 (temp_set2,
1756cb66 1321 reg_class_contents[(int) ira_reg_class_subunion[cl1][cl2]]);
058e97ec 1322 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
1756cb66 1323 if (ira_reg_class_subunion[cl1][cl2] == NO_REGS
058e97ec 1324 || (hard_reg_set_subset_p (temp_set2, temp_hard_regset)
1756cb66
VM
1325
1326 && (! hard_reg_set_equal_p (temp_set2,
1327 temp_hard_regset)
1328 || cl3 == GENERAL_REGS
1329 /* If the allocatable hard register sets are the
1330 same, prefer GENERAL_REGS or the smallest
1331 class for debugging purposes. */
1332 || (ira_reg_class_subunion[cl1][cl2] != GENERAL_REGS
1333 && hard_reg_set_subset_p
1334 (reg_class_contents[cl3],
1335 reg_class_contents
1336 [(int) ira_reg_class_subunion[cl1][cl2]])))))
1337 ira_reg_class_subunion[cl1][cl2] = (enum reg_class) cl3;
1338 }
1339 if (hard_reg_set_subset_p (union_set, temp_hard_regset))
1340 {
1341 /* CL3 allocatable hard register set contains union
1342 of allocatable hard register sets of CL1 and
1343 CL2. */
1344 COPY_HARD_REG_SET
1345 (temp_set2,
1346 reg_class_contents[(int) ira_reg_class_superunion[cl1][cl2]]);
1347 AND_COMPL_HARD_REG_SET (temp_set2, no_unit_alloc_regs);
1348 if (ira_reg_class_superunion[cl1][cl2] == NO_REGS
1349 || (hard_reg_set_subset_p (temp_hard_regset, temp_set2)
b8698a0f 1350
058e97ec
VM
1351 && (! hard_reg_set_equal_p (temp_set2,
1352 temp_hard_regset)
1756cb66
VM
1353 || cl3 == GENERAL_REGS
1354 /* If the allocatable hard register sets are the
1355 same, prefer GENERAL_REGS or the smallest
1356 class for debugging purposes. */
1357 || (ira_reg_class_superunion[cl1][cl2] != GENERAL_REGS
1358 && hard_reg_set_subset_p
1359 (reg_class_contents[cl3],
1360 reg_class_contents
1361 [(int) ira_reg_class_superunion[cl1][cl2]])))))
1362 ira_reg_class_superunion[cl1][cl2] = (enum reg_class) cl3;
058e97ec
VM
1363 }
1364 }
1365 }
1366 }
1367}
1368
165f639c
VM
1369/* Output all unifrom and important classes into file F. */
1370static void
1371print_unform_and_important_classes (FILE *f)
1372{
1373 static const char *const reg_class_names[] = REG_CLASS_NAMES;
1374 int i, cl;
1375
1376 fprintf (f, "Uniform classes:\n");
1377 for (cl = 0; cl < N_REG_CLASSES; cl++)
1378 if (ira_uniform_class_p[cl])
1379 fprintf (f, " %s", reg_class_names[cl]);
1380 fprintf (f, "\nImportant classes:\n");
1381 for (i = 0; i < ira_important_classes_num; i++)
1382 fprintf (f, " %s", reg_class_names[ira_important_classes[i]]);
1383 fprintf (f, "\n");
1384}
1385
1386/* Output all possible allocno or pressure classes and their
1387 translation map into file F. */
058e97ec 1388static void
165f639c 1389print_translated_classes (FILE *f, bool pressure_p)
1756cb66
VM
1390{
1391 int classes_num = (pressure_p
1392 ? ira_pressure_classes_num : ira_allocno_classes_num);
1393 enum reg_class *classes = (pressure_p
1394 ? ira_pressure_classes : ira_allocno_classes);
1395 enum reg_class *class_translate = (pressure_p
1396 ? ira_pressure_class_translate
1397 : ira_allocno_class_translate);
058e97ec
VM
1398 static const char *const reg_class_names[] = REG_CLASS_NAMES;
1399 int i;
1400
1756cb66
VM
1401 fprintf (f, "%s classes:\n", pressure_p ? "Pressure" : "Allocno");
1402 for (i = 0; i < classes_num; i++)
1403 fprintf (f, " %s", reg_class_names[classes[i]]);
058e97ec
VM
1404 fprintf (f, "\nClass translation:\n");
1405 for (i = 0; i < N_REG_CLASSES; i++)
1406 fprintf (f, " %s -> %s\n", reg_class_names[i],
1756cb66 1407 reg_class_names[class_translate[i]]);
058e97ec
VM
1408}
1409
1756cb66
VM
1410/* Output all possible allocno and translation classes and the
1411 translation maps into stderr. */
058e97ec 1412void
1756cb66 1413ira_debug_allocno_classes (void)
058e97ec 1414{
165f639c
VM
1415 print_unform_and_important_classes (stderr);
1416 print_translated_classes (stderr, false);
1417 print_translated_classes (stderr, true);
058e97ec
VM
1418}
1419
1756cb66 1420/* Set up different arrays concerning class subsets, allocno and
058e97ec
VM
1421 important classes. */
1422static void
1756cb66 1423find_reg_classes (void)
058e97ec 1424{
1756cb66 1425 setup_allocno_and_important_classes ();
7db7ed3c 1426 setup_class_translate ();
db1a8d98 1427 reorder_important_classes ();
7db7ed3c 1428 setup_reg_class_relations ();
058e97ec
VM
1429}
1430
1431\f
1432
c0683a82
VM
1433/* Set up the array above. */
1434static void
1756cb66 1435setup_hard_regno_aclass (void)
c0683a82 1436{
7efcf910 1437 int i;
c0683a82
VM
1438
1439 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1440 {
1756cb66
VM
1441#if 1
1442 ira_hard_regno_allocno_class[i]
7efcf910
CLT
1443 = (TEST_HARD_REG_BIT (no_unit_alloc_regs, i)
1444 ? NO_REGS
1756cb66
VM
1445 : ira_allocno_class_translate[REGNO_REG_CLASS (i)]);
1446#else
1447 int j;
1448 enum reg_class cl;
1449 ira_hard_regno_allocno_class[i] = NO_REGS;
1450 for (j = 0; j < ira_allocno_classes_num; j++)
1451 {
1452 cl = ira_allocno_classes[j];
1453 if (ira_class_hard_reg_index[cl][i] >= 0)
1454 {
1455 ira_hard_regno_allocno_class[i] = cl;
1456 break;
1457 }
1458 }
1459#endif
c0683a82
VM
1460 }
1461}
1462
1463\f
1464
1756cb66 1465/* Form IRA_REG_CLASS_MAX_NREGS and IRA_REG_CLASS_MIN_NREGS maps. */
058e97ec
VM
1466static void
1467setup_reg_class_nregs (void)
1468{
1756cb66 1469 int i, cl, cl2, m;
058e97ec 1470
1756cb66
VM
1471 for (m = 0; m < MAX_MACHINE_MODE; m++)
1472 {
1473 for (cl = 0; cl < N_REG_CLASSES; cl++)
1474 ira_reg_class_max_nregs[cl][m]
1475 = ira_reg_class_min_nregs[cl][m]
a8c44c52 1476 = targetm.class_max_nregs ((reg_class_t) cl, (enum machine_mode) m);
1756cb66
VM
1477 for (cl = 0; cl < N_REG_CLASSES; cl++)
1478 for (i = 0;
1479 (cl2 = alloc_reg_class_subclasses[cl][i]) != LIM_REG_CLASSES;
1480 i++)
1481 if (ira_reg_class_min_nregs[cl2][m]
1482 < ira_reg_class_min_nregs[cl][m])
1483 ira_reg_class_min_nregs[cl][m] = ira_reg_class_min_nregs[cl2][m];
1484 }
058e97ec
VM
1485}
1486
1487\f
1488
c9d74da6
RS
1489/* Set up IRA_PROHIBITED_CLASS_MODE_REGS and IRA_CLASS_SINGLETON.
1490 This function is called once IRA_CLASS_HARD_REGS has been initialized. */
058e97ec
VM
1491static void
1492setup_prohibited_class_mode_regs (void)
1493{
c9d74da6 1494 int j, k, hard_regno, cl, last_hard_regno, count;
058e97ec 1495
1756cb66 1496 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
058e97ec 1497 {
c9d74da6
RS
1498 COPY_HARD_REG_SET (temp_hard_regset, reg_class_contents[cl]);
1499 AND_COMPL_HARD_REG_SET (temp_hard_regset, no_unit_alloc_regs);
058e97ec
VM
1500 for (j = 0; j < NUM_MACHINE_MODES; j++)
1501 {
c9d74da6
RS
1502 count = 0;
1503 last_hard_regno = -1;
1756cb66 1504 CLEAR_HARD_REG_SET (ira_prohibited_class_mode_regs[cl][j]);
058e97ec
VM
1505 for (k = ira_class_hard_regs_num[cl] - 1; k >= 0; k--)
1506 {
1507 hard_regno = ira_class_hard_regs[cl][k];
bbbbb16a 1508 if (! HARD_REGNO_MODE_OK (hard_regno, (enum machine_mode) j))
1756cb66 1509 SET_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
058e97ec 1510 hard_regno);
c9d74da6
RS
1511 else if (in_hard_reg_set_p (temp_hard_regset,
1512 (enum machine_mode) j, hard_regno))
1513 {
1514 last_hard_regno = hard_regno;
1515 count++;
1516 }
058e97ec 1517 }
c9d74da6 1518 ira_class_singleton[cl][j] = (count == 1 ? last_hard_regno : -1);
058e97ec
VM
1519 }
1520 }
1521}
1522
1756cb66
VM
1523/* Clarify IRA_PROHIBITED_CLASS_MODE_REGS by excluding hard registers
1524 spanning from one register pressure class to another one. It is
1525 called after defining the pressure classes. */
1526static void
1527clarify_prohibited_class_mode_regs (void)
1528{
1529 int j, k, hard_regno, cl, pclass, nregs;
1530
1531 for (cl = (int) N_REG_CLASSES - 1; cl >= 0; cl--)
1532 for (j = 0; j < NUM_MACHINE_MODES; j++)
a2c19e93
RS
1533 {
1534 CLEAR_HARD_REG_SET (ira_useful_class_mode_regs[cl][j]);
1535 for (k = ira_class_hard_regs_num[cl] - 1; k >= 0; k--)
1536 {
1537 hard_regno = ira_class_hard_regs[cl][k];
1538 if (TEST_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j], hard_regno))
1539 continue;
1540 nregs = hard_regno_nregs[hard_regno][j];
1541 if (hard_regno + nregs > FIRST_PSEUDO_REGISTER)
1756cb66
VM
1542 {
1543 SET_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
1544 hard_regno);
a2c19e93 1545 continue;
1756cb66 1546 }
a2c19e93
RS
1547 pclass = ira_pressure_class_translate[REGNO_REG_CLASS (hard_regno)];
1548 for (nregs-- ;nregs >= 0; nregs--)
1549 if (((enum reg_class) pclass
1550 != ira_pressure_class_translate[REGNO_REG_CLASS
1551 (hard_regno + nregs)]))
1552 {
1553 SET_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
1554 hard_regno);
1555 break;
1556 }
1557 if (!TEST_HARD_REG_BIT (ira_prohibited_class_mode_regs[cl][j],
1558 hard_regno))
1559 add_to_hard_reg_set (&ira_useful_class_mode_regs[cl][j],
1560 (enum machine_mode) j, hard_regno);
1561 }
1562 }
1756cb66 1563}
058e97ec 1564\f
7cc61ee4
RS
1565/* Allocate and initialize IRA_REGISTER_MOVE_COST, IRA_MAY_MOVE_IN_COST
1566 and IRA_MAY_MOVE_OUT_COST for MODE. */
1567void
1568ira_init_register_move_cost (enum machine_mode mode)
e80ccebc
RS
1569{
1570 static unsigned short last_move_cost[N_REG_CLASSES][N_REG_CLASSES];
1571 bool all_match = true;
ed9e2ed0 1572 unsigned int cl1, cl2;
e80ccebc 1573
7cc61ee4
RS
1574 ira_assert (ira_register_move_cost[mode] == NULL
1575 && ira_may_move_in_cost[mode] == NULL
1576 && ira_may_move_out_cost[mode] == NULL);
ed9e2ed0
RS
1577 ira_assert (have_regs_of_mode[mode]);
1578 for (cl1 = 0; cl1 < N_REG_CLASSES; cl1++)
fef37404
VM
1579 for (cl2 = 0; cl2 < N_REG_CLASSES; cl2++)
1580 {
1581 int cost;
1582 if (!contains_reg_of_mode[cl1][mode]
1583 || !contains_reg_of_mode[cl2][mode])
1584 {
1585 if ((ira_reg_class_max_nregs[cl1][mode]
1586 > ira_class_hard_regs_num[cl1])
1587 || (ira_reg_class_max_nregs[cl2][mode]
1588 > ira_class_hard_regs_num[cl2]))
1589 cost = 65535;
1590 else
1591 cost = (ira_memory_move_cost[mode][cl1][0]
1a788c05 1592 + ira_memory_move_cost[mode][cl2][1]) * 2;
fef37404
VM
1593 }
1594 else
1595 {
1596 cost = register_move_cost (mode, (enum reg_class) cl1,
1597 (enum reg_class) cl2);
1598 ira_assert (cost < 65535);
1599 }
1600 all_match &= (last_move_cost[cl1][cl2] == cost);
1601 last_move_cost[cl1][cl2] = cost;
1602 }
e80ccebc
RS
1603 if (all_match && last_mode_for_init_move_cost != -1)
1604 {
7cc61ee4
RS
1605 ira_register_move_cost[mode]
1606 = ira_register_move_cost[last_mode_for_init_move_cost];
1607 ira_may_move_in_cost[mode]
1608 = ira_may_move_in_cost[last_mode_for_init_move_cost];
1609 ira_may_move_out_cost[mode]
1610 = ira_may_move_out_cost[last_mode_for_init_move_cost];
e80ccebc
RS
1611 return;
1612 }
ed9e2ed0 1613 last_mode_for_init_move_cost = mode;
7cc61ee4
RS
1614 ira_register_move_cost[mode] = XNEWVEC (move_table, N_REG_CLASSES);
1615 ira_may_move_in_cost[mode] = XNEWVEC (move_table, N_REG_CLASSES);
1616 ira_may_move_out_cost[mode] = XNEWVEC (move_table, N_REG_CLASSES);
ed9e2ed0 1617 for (cl1 = 0; cl1 < N_REG_CLASSES; cl1++)
fef37404
VM
1618 for (cl2 = 0; cl2 < N_REG_CLASSES; cl2++)
1619 {
1620 int cost;
1621 enum reg_class *p1, *p2;
1622
1623 if (last_move_cost[cl1][cl2] == 65535)
1624 {
1625 ira_register_move_cost[mode][cl1][cl2] = 65535;
1626 ira_may_move_in_cost[mode][cl1][cl2] = 65535;
1627 ira_may_move_out_cost[mode][cl1][cl2] = 65535;
1628 }
1629 else
1630 {
1631 cost = last_move_cost[cl1][cl2];
1632
1633 for (p2 = &reg_class_subclasses[cl2][0];
1634 *p2 != LIM_REG_CLASSES; p2++)
1635 if (ira_class_hard_regs_num[*p2] > 0
1636 && (ira_reg_class_max_nregs[*p2][mode]
1637 <= ira_class_hard_regs_num[*p2]))
1638 cost = MAX (cost, ira_register_move_cost[mode][cl1][*p2]);
1639
1640 for (p1 = &reg_class_subclasses[cl1][0];
1641 *p1 != LIM_REG_CLASSES; p1++)
1642 if (ira_class_hard_regs_num[*p1] > 0
1643 && (ira_reg_class_max_nregs[*p1][mode]
1644 <= ira_class_hard_regs_num[*p1]))
1645 cost = MAX (cost, ira_register_move_cost[mode][*p1][cl2]);
1646
1647 ira_assert (cost <= 65535);
1648 ira_register_move_cost[mode][cl1][cl2] = cost;
1649
1650 if (ira_class_subset_p[cl1][cl2])
1651 ira_may_move_in_cost[mode][cl1][cl2] = 0;
1652 else
1653 ira_may_move_in_cost[mode][cl1][cl2] = cost;
1654
1655 if (ira_class_subset_p[cl2][cl1])
1656 ira_may_move_out_cost[mode][cl1][cl2] = 0;
1657 else
1658 ira_may_move_out_cost[mode][cl1][cl2] = cost;
1659 }
1660 }
058e97ec 1661}
fef37404 1662
058e97ec
VM
1663\f
1664
058e97ec
VM
1665/* This is called once during compiler work. It sets up
1666 different arrays whose values don't depend on the compiled
1667 function. */
1668void
1669ira_init_once (void)
1670{
058e97ec 1671 ira_init_costs_once ();
55a2c322 1672 lra_init_once ();
058e97ec
VM
1673}
1674
7cc61ee4
RS
1675/* Free ira_max_register_move_cost, ira_may_move_in_cost and
1676 ira_may_move_out_cost for each mode. */
19c708dc
RS
1677void
1678target_ira_int::free_register_move_costs (void)
058e97ec 1679{
e80ccebc 1680 int mode, i;
058e97ec 1681
e80ccebc
RS
1682 /* Reset move_cost and friends, making sure we only free shared
1683 table entries once. */
1684 for (mode = 0; mode < MAX_MACHINE_MODE; mode++)
19c708dc 1685 if (x_ira_register_move_cost[mode])
e80ccebc 1686 {
7cc61ee4 1687 for (i = 0;
19c708dc
RS
1688 i < mode && (x_ira_register_move_cost[i]
1689 != x_ira_register_move_cost[mode]);
7cc61ee4 1690 i++)
e80ccebc
RS
1691 ;
1692 if (i == mode)
1693 {
19c708dc
RS
1694 free (x_ira_register_move_cost[mode]);
1695 free (x_ira_may_move_in_cost[mode]);
1696 free (x_ira_may_move_out_cost[mode]);
e80ccebc
RS
1697 }
1698 }
19c708dc
RS
1699 memset (x_ira_register_move_cost, 0, sizeof x_ira_register_move_cost);
1700 memset (x_ira_may_move_in_cost, 0, sizeof x_ira_may_move_in_cost);
1701 memset (x_ira_may_move_out_cost, 0, sizeof x_ira_may_move_out_cost);
e80ccebc 1702 last_mode_for_init_move_cost = -1;
058e97ec
VM
1703}
1704
19c708dc
RS
1705target_ira_int::~target_ira_int ()
1706{
1707 free_ira_costs ();
1708 free_register_move_costs ();
1709}
1710
058e97ec
VM
1711/* This is called every time when register related information is
1712 changed. */
1713void
1714ira_init (void)
1715{
19c708dc 1716 this_target_ira_int->free_register_move_costs ();
058e97ec
VM
1717 setup_reg_mode_hard_regset ();
1718 setup_alloc_regs (flag_omit_frame_pointer != 0);
1719 setup_class_subset_and_memory_move_costs ();
058e97ec
VM
1720 setup_reg_class_nregs ();
1721 setup_prohibited_class_mode_regs ();
1756cb66
VM
1722 find_reg_classes ();
1723 clarify_prohibited_class_mode_regs ();
1724 setup_hard_regno_aclass ();
058e97ec
VM
1725 ira_init_costs ();
1726}
1727
058e97ec 1728\f
15e7b94f
RS
1729#define ira_prohibited_mode_move_regs_initialized_p \
1730 (this_target_ira_int->x_ira_prohibited_mode_move_regs_initialized_p)
058e97ec
VM
1731
1732/* Set up IRA_PROHIBITED_MODE_MOVE_REGS. */
1733static void
1734setup_prohibited_mode_move_regs (void)
1735{
1736 int i, j;
647d790d
DM
1737 rtx test_reg1, test_reg2, move_pat;
1738 rtx_insn *move_insn;
058e97ec
VM
1739
1740 if (ira_prohibited_mode_move_regs_initialized_p)
1741 return;
1742 ira_prohibited_mode_move_regs_initialized_p = true;
1743 test_reg1 = gen_rtx_REG (VOIDmode, 0);
1744 test_reg2 = gen_rtx_REG (VOIDmode, 0);
1745 move_pat = gen_rtx_SET (VOIDmode, test_reg1, test_reg2);
ed8921dc 1746 move_insn = gen_rtx_INSN (VOIDmode, 0, 0, 0, move_pat, 0, -1, 0);
058e97ec
VM
1747 for (i = 0; i < NUM_MACHINE_MODES; i++)
1748 {
1749 SET_HARD_REG_SET (ira_prohibited_mode_move_regs[i]);
1750 for (j = 0; j < FIRST_PSEUDO_REGISTER; j++)
1751 {
bbbbb16a 1752 if (! HARD_REGNO_MODE_OK (j, (enum machine_mode) i))
058e97ec 1753 continue;
5444da31 1754 SET_REGNO_RAW (test_reg1, j);
32e8bb8e 1755 PUT_MODE (test_reg1, (enum machine_mode) i);
5444da31 1756 SET_REGNO_RAW (test_reg2, j);
32e8bb8e 1757 PUT_MODE (test_reg2, (enum machine_mode) i);
058e97ec
VM
1758 INSN_CODE (move_insn) = -1;
1759 recog_memoized (move_insn);
1760 if (INSN_CODE (move_insn) < 0)
1761 continue;
1762 extract_insn (move_insn);
1763 if (! constrain_operands (1))
1764 continue;
1765 CLEAR_HARD_REG_BIT (ira_prohibited_mode_move_regs[i], j);
1766 }
1767 }
1768}
1769
1770\f
1771
3b6d1699
VM
1772/* Setup possible alternatives in ALTS for INSN. */
1773void
647d790d 1774ira_setup_alts (rtx_insn *insn, HARD_REG_SET &alts)
3b6d1699
VM
1775{
1776 /* MAP nalt * nop -> start of constraints for given operand and
1777 alternative */
1778 static vec<const char *> insn_constraints;
1779 int nop, nalt;
1780 bool curr_swapped;
1781 const char *p;
1782 rtx op;
1783 int commutative = -1;
1784
1785 extract_insn (insn);
1786 CLEAR_HARD_REG_SET (alts);
1787 insn_constraints.release ();
1788 insn_constraints.safe_grow_cleared (recog_data.n_operands
1789 * recog_data.n_alternatives + 1);
1790 /* Check that the hard reg set is enough for holding all
1791 alternatives. It is hard to imagine the situation when the
1792 assertion is wrong. */
1793 ira_assert (recog_data.n_alternatives
1794 <= (int) MAX (sizeof (HARD_REG_ELT_TYPE) * CHAR_BIT,
1795 FIRST_PSEUDO_REGISTER));
1796 for (curr_swapped = false;; curr_swapped = true)
1797 {
1798 /* Calculate some data common for all alternatives to speed up the
1799 function. */
1800 for (nop = 0; nop < recog_data.n_operands; nop++)
1801 {
1802 for (nalt = 0, p = recog_data.constraints[nop];
1803 nalt < recog_data.n_alternatives;
1804 nalt++)
1805 {
1806 insn_constraints[nop * recog_data.n_alternatives + nalt] = p;
1807 while (*p && *p != ',')
1808 p++;
1809 if (*p)
1810 p++;
1811 }
1812 }
1813 for (nalt = 0; nalt < recog_data.n_alternatives; nalt++)
1814 {
4cc8d9d2
RS
1815 if (!TEST_BIT (recog_data.enabled_alternatives, nalt)
1816 || TEST_HARD_REG_BIT (alts, nalt))
3b6d1699
VM
1817 continue;
1818
1819 for (nop = 0; nop < recog_data.n_operands; nop++)
1820 {
1821 int c, len;
1822
1823 op = recog_data.operand[nop];
1824 p = insn_constraints[nop * recog_data.n_alternatives + nalt];
1825 if (*p == 0 || *p == ',')
1826 continue;
1827
1828 do
1829 switch (c = *p, len = CONSTRAINT_LEN (c, p), c)
1830 {
1831 case '#':
1832 case ',':
1833 c = '\0';
1834 case '\0':
1835 len = 0;
1836 break;
1837
3b6d1699
VM
1838 case '%':
1839 /* We only support one commutative marker, the
1840 first one. We already set commutative
1841 above. */
1842 if (commutative < 0)
1843 commutative = nop;
1844 break;
1845
3b6d1699
VM
1846 case '0': case '1': case '2': case '3': case '4':
1847 case '5': case '6': case '7': case '8': case '9':
1848 goto op_success;
1849 break;
1850
3b6d1699 1851 case 'g':
3b6d1699
VM
1852 goto op_success;
1853 break;
1854
1855 default:
1856 {
777e635f
RS
1857 enum constraint_num cn = lookup_constraint (p);
1858 switch (get_constraint_type (cn))
1859 {
1860 case CT_REGISTER:
1861 if (reg_class_for_constraint (cn) != NO_REGS)
1862 goto op_success;
1863 break;
1864
d9c35eee
RS
1865 case CT_CONST_INT:
1866 if (CONST_INT_P (op)
1867 && (insn_const_int_ok_for_constraint
1868 (INTVAL (op), cn)))
1869 goto op_success;
1870 break;
1871
777e635f
RS
1872 case CT_ADDRESS:
1873 case CT_MEMORY:
1874 goto op_success;
1875
1876 case CT_FIXED_FORM:
1877 if (constraint_satisfied_p (op, cn))
1878 goto op_success;
1879 break;
1880 }
3b6d1699
VM
1881 break;
1882 }
1883 }
1884 while (p += len, c);
1885 break;
1886 op_success:
1887 ;
1888 }
1889 if (nop >= recog_data.n_operands)
1890 SET_HARD_REG_BIT (alts, nalt);
1891 }
1892 if (commutative < 0)
1893 break;
1894 if (curr_swapped)
1895 break;
1896 op = recog_data.operand[commutative];
1897 recog_data.operand[commutative] = recog_data.operand[commutative + 1];
1898 recog_data.operand[commutative + 1] = op;
1899
1900 }
1901}
1902
1903/* Return the number of the output non-early clobber operand which
1904 should be the same in any case as operand with number OP_NUM (or
1905 negative value if there is no such operand). The function takes
1906 only really possible alternatives into consideration. */
1907int
1908ira_get_dup_out_num (int op_num, HARD_REG_SET &alts)
1909{
1910 int curr_alt, c, original, dup;
1911 bool ignore_p, use_commut_op_p;
1912 const char *str;
3b6d1699
VM
1913
1914 if (op_num < 0 || recog_data.n_alternatives == 0)
1915 return -1;
98f2f031
RS
1916 /* We should find duplications only for input operands. */
1917 if (recog_data.operand_type[op_num] != OP_IN)
1918 return -1;
3b6d1699 1919 str = recog_data.constraints[op_num];
98f2f031 1920 use_commut_op_p = false;
3b6d1699
VM
1921 for (;;)
1922 {
777e635f 1923 rtx op = recog_data.operand[op_num];
3b6d1699 1924
98f2f031
RS
1925 for (curr_alt = 0, ignore_p = !TEST_HARD_REG_BIT (alts, curr_alt),
1926 original = -1;;)
3b6d1699
VM
1927 {
1928 c = *str;
1929 if (c == '\0')
1930 break;
98f2f031 1931 if (c == '#')
3b6d1699
VM
1932 ignore_p = true;
1933 else if (c == ',')
1934 {
1935 curr_alt++;
98f2f031 1936 ignore_p = !TEST_HARD_REG_BIT (alts, curr_alt);
3b6d1699
VM
1937 }
1938 else if (! ignore_p)
1939 switch (c)
1940 {
3b6d1699
VM
1941 case 'g':
1942 goto fail;
8677664e 1943 default:
3b6d1699 1944 {
777e635f
RS
1945 enum constraint_num cn = lookup_constraint (str);
1946 enum reg_class cl = reg_class_for_constraint (cn);
1947 if (cl != NO_REGS
1948 && !targetm.class_likely_spilled_p (cl))
1949 goto fail;
1950 if (constraint_satisfied_p (op, cn))
3b6d1699 1951 goto fail;
3b6d1699
VM
1952 break;
1953 }
1954
1955 case '0': case '1': case '2': case '3': case '4':
1956 case '5': case '6': case '7': case '8': case '9':
1957 if (original != -1 && original != c)
1958 goto fail;
1959 original = c;
1960 break;
1961 }
1962 str += CONSTRAINT_LEN (c, str);
1963 }
1964 if (original == -1)
1965 goto fail;
1966 dup = -1;
1967 for (ignore_p = false, str = recog_data.constraints[original - '0'];
1968 *str != 0;
1969 str++)
1970 if (ignore_p)
1971 {
1972 if (*str == ',')
1973 ignore_p = false;
1974 }
1975 else if (*str == '#')
1976 ignore_p = true;
1977 else if (! ignore_p)
1978 {
1979 if (*str == '=')
1980 dup = original - '0';
1981 /* It is better ignore an alternative with early clobber. */
1982 else if (*str == '&')
1983 goto fail;
1984 }
1985 if (dup >= 0)
1986 return dup;
1987 fail:
1988 if (use_commut_op_p)
1989 break;
1990 use_commut_op_p = true;
73f793e3 1991 if (recog_data.constraints[op_num][0] == '%')
3b6d1699 1992 str = recog_data.constraints[op_num + 1];
73f793e3 1993 else if (op_num > 0 && recog_data.constraints[op_num - 1][0] == '%')
3b6d1699
VM
1994 str = recog_data.constraints[op_num - 1];
1995 else
1996 break;
1997 }
1998 return -1;
1999}
2000
2001\f
2002
2003/* Search forward to see if the source register of a copy insn dies
2004 before either it or the destination register is modified, but don't
2005 scan past the end of the basic block. If so, we can replace the
2006 source with the destination and let the source die in the copy
2007 insn.
2008
2009 This will reduce the number of registers live in that range and may
2010 enable the destination and the source coalescing, thus often saving
2011 one register in addition to a register-register copy. */
2012
2013static void
2014decrease_live_ranges_number (void)
2015{
2016 basic_block bb;
070a1983 2017 rtx_insn *insn;
b32d5189
DM
2018 rtx set, src, dest, dest_death, q, note;
2019 rtx_insn *p;
3b6d1699
VM
2020 int sregno, dregno;
2021
2022 if (! flag_expensive_optimizations)
2023 return;
2024
2025 if (ira_dump_file)
2026 fprintf (ira_dump_file, "Starting decreasing number of live ranges...\n");
2027
11cd3bed 2028 FOR_EACH_BB_FN (bb, cfun)
3b6d1699
VM
2029 FOR_BB_INSNS (bb, insn)
2030 {
2031 set = single_set (insn);
2032 if (! set)
2033 continue;
2034 src = SET_SRC (set);
2035 dest = SET_DEST (set);
2036 if (! REG_P (src) || ! REG_P (dest)
2037 || find_reg_note (insn, REG_DEAD, src))
2038 continue;
2039 sregno = REGNO (src);
2040 dregno = REGNO (dest);
2041
2042 /* We don't want to mess with hard regs if register classes
2043 are small. */
2044 if (sregno == dregno
2045 || (targetm.small_register_classes_for_mode_p (GET_MODE (src))
2046 && (sregno < FIRST_PSEUDO_REGISTER
2047 || dregno < FIRST_PSEUDO_REGISTER))
2048 /* We don't see all updates to SP if they are in an
2049 auto-inc memory reference, so we must disallow this
2050 optimization on them. */
2051 || sregno == STACK_POINTER_REGNUM
2052 || dregno == STACK_POINTER_REGNUM)
2053 continue;
2054
2055 dest_death = NULL_RTX;
2056
2057 for (p = NEXT_INSN (insn); p; p = NEXT_INSN (p))
2058 {
2059 if (! INSN_P (p))
2060 continue;
2061 if (BLOCK_FOR_INSN (p) != bb)
2062 break;
2063
2064 if (reg_set_p (src, p) || reg_set_p (dest, p)
2065 /* If SRC is an asm-declared register, it must not be
2066 replaced in any asm. Unfortunately, the REG_EXPR
2067 tree for the asm variable may be absent in the SRC
2068 rtx, so we can't check the actual register
2069 declaration easily (the asm operand will have it,
2070 though). To avoid complicating the test for a rare
2071 case, we just don't perform register replacement
2072 for a hard reg mentioned in an asm. */
2073 || (sregno < FIRST_PSEUDO_REGISTER
2074 && asm_noperands (PATTERN (p)) >= 0
2075 && reg_overlap_mentioned_p (src, PATTERN (p)))
2076 /* Don't change hard registers used by a call. */
2077 || (CALL_P (p) && sregno < FIRST_PSEUDO_REGISTER
2078 && find_reg_fusage (p, USE, src))
2079 /* Don't change a USE of a register. */
2080 || (GET_CODE (PATTERN (p)) == USE
2081 && reg_overlap_mentioned_p (src, XEXP (PATTERN (p), 0))))
2082 break;
2083
2084 /* See if all of SRC dies in P. This test is slightly
2085 more conservative than it needs to be. */
2086 if ((note = find_regno_note (p, REG_DEAD, sregno))
2087 && GET_MODE (XEXP (note, 0)) == GET_MODE (src))
2088 {
2089 int failed = 0;
2090
2091 /* We can do the optimization. Scan forward from INSN
2092 again, replacing regs as we go. Set FAILED if a
2093 replacement can't be done. In that case, we can't
2094 move the death note for SRC. This should be
2095 rare. */
2096
2097 /* Set to stop at next insn. */
2098 for (q = next_real_insn (insn);
2099 q != next_real_insn (p);
2100 q = next_real_insn (q))
2101 {
2102 if (reg_overlap_mentioned_p (src, PATTERN (q)))
2103 {
2104 /* If SRC is a hard register, we might miss
2105 some overlapping registers with
2106 validate_replace_rtx, so we would have to
2107 undo it. We can't if DEST is present in
2108 the insn, so fail in that combination of
2109 cases. */
2110 if (sregno < FIRST_PSEUDO_REGISTER
2111 && reg_mentioned_p (dest, PATTERN (q)))
2112 failed = 1;
2113
2114 /* Attempt to replace all uses. */
2115 else if (!validate_replace_rtx (src, dest, q))
2116 failed = 1;
2117
2118 /* If this succeeded, but some part of the
2119 register is still present, undo the
2120 replacement. */
2121 else if (sregno < FIRST_PSEUDO_REGISTER
2122 && reg_overlap_mentioned_p (src, PATTERN (q)))
2123 {
2124 validate_replace_rtx (dest, src, q);
2125 failed = 1;
2126 }
2127 }
2128
2129 /* If DEST dies here, remove the death note and
2130 save it for later. Make sure ALL of DEST dies
2131 here; again, this is overly conservative. */
2132 if (! dest_death
2133 && (dest_death = find_regno_note (q, REG_DEAD, dregno)))
2134 {
2135 if (GET_MODE (XEXP (dest_death, 0)) == GET_MODE (dest))
2136 remove_note (q, dest_death);
2137 else
2138 {
2139 failed = 1;
2140 dest_death = 0;
2141 }
2142 }
2143 }
2144
2145 if (! failed)
2146 {
2147 /* Move death note of SRC from P to INSN. */
2148 remove_note (p, note);
2149 XEXP (note, 1) = REG_NOTES (insn);
2150 REG_NOTES (insn) = note;
2151 }
2152
2153 /* DEST is also dead if INSN has a REG_UNUSED note for
2154 DEST. */
2155 if (! dest_death
2156 && (dest_death
2157 = find_regno_note (insn, REG_UNUSED, dregno)))
2158 {
2159 PUT_REG_NOTE_KIND (dest_death, REG_DEAD);
2160 remove_note (insn, dest_death);
2161 }
2162
2163 /* Put death note of DEST on P if we saw it die. */
2164 if (dest_death)
2165 {
2166 XEXP (dest_death, 1) = REG_NOTES (p);
2167 REG_NOTES (p) = dest_death;
2168 }
2169 break;
2170 }
2171
2172 /* If SRC is a hard register which is set or killed in
2173 some other way, we can't do this optimization. */
2174 else if (sregno < FIRST_PSEUDO_REGISTER && dead_or_set_p (p, src))
2175 break;
2176 }
2177 }
2178}
2179
2180\f
2181
0896cc66
JL
2182/* Return nonzero if REGNO is a particularly bad choice for reloading X. */
2183static bool
2184ira_bad_reload_regno_1 (int regno, rtx x)
2185{
ac0ab4f7 2186 int x_regno, n, i;
0896cc66
JL
2187 ira_allocno_t a;
2188 enum reg_class pref;
2189
2190 /* We only deal with pseudo regs. */
2191 if (! x || GET_CODE (x) != REG)
2192 return false;
2193
2194 x_regno = REGNO (x);
2195 if (x_regno < FIRST_PSEUDO_REGISTER)
2196 return false;
2197
2198 /* If the pseudo prefers REGNO explicitly, then do not consider
2199 REGNO a bad spill choice. */
2200 pref = reg_preferred_class (x_regno);
2201 if (reg_class_size[pref] == 1)
2202 return !TEST_HARD_REG_BIT (reg_class_contents[pref], regno);
2203
2204 /* If the pseudo conflicts with REGNO, then we consider REGNO a
2205 poor choice for a reload regno. */
2206 a = ira_regno_allocno_map[x_regno];
ac0ab4f7
BS
2207 n = ALLOCNO_NUM_OBJECTS (a);
2208 for (i = 0; i < n; i++)
2209 {
2210 ira_object_t obj = ALLOCNO_OBJECT (a, i);
2211 if (TEST_HARD_REG_BIT (OBJECT_TOTAL_CONFLICT_HARD_REGS (obj), regno))
2212 return true;
2213 }
0896cc66
JL
2214 return false;
2215}
2216
2217/* Return nonzero if REGNO is a particularly bad choice for reloading
2218 IN or OUT. */
2219bool
2220ira_bad_reload_regno (int regno, rtx in, rtx out)
2221{
2222 return (ira_bad_reload_regno_1 (regno, in)
2223 || ira_bad_reload_regno_1 (regno, out));
2224}
2225
b748fbd6 2226/* Add register clobbers from asm statements. */
058e97ec 2227static void
b748fbd6 2228compute_regs_asm_clobbered (void)
058e97ec
VM
2229{
2230 basic_block bb;
2231
11cd3bed 2232 FOR_EACH_BB_FN (bb, cfun)
058e97ec 2233 {
070a1983 2234 rtx_insn *insn;
058e97ec
VM
2235 FOR_BB_INSNS_REVERSE (bb, insn)
2236 {
bfac633a 2237 df_ref def;
058e97ec 2238
f33a8d10 2239 if (NONDEBUG_INSN_P (insn) && extract_asm_operands (PATTERN (insn)))
bfac633a 2240 FOR_EACH_INSN_DEF (def, insn)
058e97ec 2241 {
058e97ec 2242 unsigned int dregno = DF_REF_REGNO (def);
d108e679
AS
2243 if (HARD_REGISTER_NUM_P (dregno))
2244 add_to_hard_reg_set (&crtl->asm_clobbers,
2245 GET_MODE (DF_REF_REAL_REG (def)),
2246 dregno);
058e97ec
VM
2247 }
2248 }
2249 }
2250}
2251
2252
8d49e7ef
VM
2253/* Set up ELIMINABLE_REGSET, IRA_NO_ALLOC_REGS, and
2254 REGS_EVER_LIVE. */
ce18efcb 2255void
8d49e7ef 2256ira_setup_eliminable_regset (void)
058e97ec 2257{
058e97ec 2258#ifdef ELIMINABLE_REGS
89ceba31 2259 int i;
058e97ec
VM
2260 static const struct {const int from, to; } eliminables[] = ELIMINABLE_REGS;
2261#endif
2262 /* FIXME: If EXIT_IGNORE_STACK is set, we will not save and restore
2263 sp for alloca. So we can't eliminate the frame pointer in that
2264 case. At some point, we should improve this by emitting the
2265 sp-adjusting insns for this case. */
55a2c322 2266 frame_pointer_needed
058e97ec
VM
2267 = (! flag_omit_frame_pointer
2268 || (cfun->calls_alloca && EXIT_IGNORE_STACK)
d809253a
EB
2269 /* We need the frame pointer to catch stack overflow exceptions
2270 if the stack pointer is moving. */
2271 || (flag_stack_check && STACK_CHECK_MOVING_SP)
058e97ec 2272 || crtl->accesses_prior_frames
8d49e7ef 2273 || (SUPPORTS_STACK_ALIGNMENT && crtl->stack_realign_needed)
939b37da
BI
2274 /* We need a frame pointer for all Cilk Plus functions that use
2275 Cilk keywords. */
b72271b9 2276 || (flag_cilkplus && cfun->is_cilk_function)
b52b1749 2277 || targetm.frame_pointer_required ());
058e97ec 2278
8d49e7ef
VM
2279 /* The chance that FRAME_POINTER_NEEDED is changed from inspecting
2280 RTL is very small. So if we use frame pointer for RA and RTL
2281 actually prevents this, we will spill pseudos assigned to the
2282 frame pointer in LRA. */
058e97ec 2283
55a2c322
VM
2284 if (frame_pointer_needed)
2285 df_set_regs_ever_live (HARD_FRAME_POINTER_REGNUM, true);
2286
058e97ec
VM
2287 COPY_HARD_REG_SET (ira_no_alloc_regs, no_unit_alloc_regs);
2288 CLEAR_HARD_REG_SET (eliminable_regset);
2289
b748fbd6
PB
2290 compute_regs_asm_clobbered ();
2291
058e97ec
VM
2292 /* Build the regset of all eliminable registers and show we can't
2293 use those that we already know won't be eliminated. */
2294#ifdef ELIMINABLE_REGS
2295 for (i = 0; i < (int) ARRAY_SIZE (eliminables); i++)
2296 {
2297 bool cannot_elim
7b5cbb57 2298 = (! targetm.can_eliminate (eliminables[i].from, eliminables[i].to)
55a2c322 2299 || (eliminables[i].to == STACK_POINTER_REGNUM && frame_pointer_needed));
058e97ec 2300
b748fbd6 2301 if (!TEST_HARD_REG_BIT (crtl->asm_clobbers, eliminables[i].from))
058e97ec
VM
2302 {
2303 SET_HARD_REG_BIT (eliminable_regset, eliminables[i].from);
2304
2305 if (cannot_elim)
2306 SET_HARD_REG_BIT (ira_no_alloc_regs, eliminables[i].from);
2307 }
2308 else if (cannot_elim)
2309 error ("%s cannot be used in asm here",
2310 reg_names[eliminables[i].from]);
2311 else
2312 df_set_regs_ever_live (eliminables[i].from, true);
2313 }
e3339d0f 2314#if !HARD_FRAME_POINTER_IS_FRAME_POINTER
b748fbd6 2315 if (!TEST_HARD_REG_BIT (crtl->asm_clobbers, HARD_FRAME_POINTER_REGNUM))
058e97ec
VM
2316 {
2317 SET_HARD_REG_BIT (eliminable_regset, HARD_FRAME_POINTER_REGNUM);
55a2c322 2318 if (frame_pointer_needed)
058e97ec
VM
2319 SET_HARD_REG_BIT (ira_no_alloc_regs, HARD_FRAME_POINTER_REGNUM);
2320 }
55a2c322 2321 else if (frame_pointer_needed)
058e97ec
VM
2322 error ("%s cannot be used in asm here",
2323 reg_names[HARD_FRAME_POINTER_REGNUM]);
2324 else
2325 df_set_regs_ever_live (HARD_FRAME_POINTER_REGNUM, true);
2326#endif
2327
2328#else
b748fbd6 2329 if (!TEST_HARD_REG_BIT (crtl->asm_clobbers, HARD_FRAME_POINTER_REGNUM))
058e97ec
VM
2330 {
2331 SET_HARD_REG_BIT (eliminable_regset, FRAME_POINTER_REGNUM);
55a2c322 2332 if (frame_pointer_needed)
058e97ec
VM
2333 SET_HARD_REG_BIT (ira_no_alloc_regs, FRAME_POINTER_REGNUM);
2334 }
55a2c322 2335 else if (frame_pointer_needed)
058e97ec
VM
2336 error ("%s cannot be used in asm here", reg_names[FRAME_POINTER_REGNUM]);
2337 else
2338 df_set_regs_ever_live (FRAME_POINTER_REGNUM, true);
2339#endif
2340}
2341
2342\f
2343
2af2dbdc
VM
2344/* Vector of substitutions of register numbers,
2345 used to map pseudo regs into hardware regs.
2346 This is set up as a result of register allocation.
2347 Element N is the hard reg assigned to pseudo reg N,
2348 or is -1 if no hard reg was assigned.
2349 If N is a hard reg number, element N is N. */
2350short *reg_renumber;
2351
058e97ec
VM
2352/* Set up REG_RENUMBER and CALLER_SAVE_NEEDED (used by reload) from
2353 the allocation found by IRA. */
2354static void
2355setup_reg_renumber (void)
2356{
2357 int regno, hard_regno;
2358 ira_allocno_t a;
2359 ira_allocno_iterator ai;
2360
2361 caller_save_needed = 0;
2362 FOR_EACH_ALLOCNO (a, ai)
2363 {
55a2c322
VM
2364 if (ira_use_lra_p && ALLOCNO_CAP_MEMBER (a) != NULL)
2365 continue;
058e97ec
VM
2366 /* There are no caps at this point. */
2367 ira_assert (ALLOCNO_CAP_MEMBER (a) == NULL);
2368 if (! ALLOCNO_ASSIGNED_P (a))
2369 /* It can happen if A is not referenced but partially anticipated
2370 somewhere in a region. */
2371 ALLOCNO_ASSIGNED_P (a) = true;
2372 ira_free_allocno_updated_costs (a);
2373 hard_regno = ALLOCNO_HARD_REGNO (a);
1756cb66 2374 regno = ALLOCNO_REGNO (a);
058e97ec 2375 reg_renumber[regno] = (hard_regno < 0 ? -1 : hard_regno);
1756cb66 2376 if (hard_regno >= 0)
058e97ec 2377 {
1756cb66
VM
2378 int i, nwords;
2379 enum reg_class pclass;
2380 ira_object_t obj;
2381
2382 pclass = ira_pressure_class_translate[REGNO_REG_CLASS (hard_regno)];
2383 nwords = ALLOCNO_NUM_OBJECTS (a);
2384 for (i = 0; i < nwords; i++)
2385 {
2386 obj = ALLOCNO_OBJECT (a, i);
2387 IOR_COMPL_HARD_REG_SET (OBJECT_TOTAL_CONFLICT_HARD_REGS (obj),
2388 reg_class_contents[pclass]);
2389 }
2390 if (ALLOCNO_CALLS_CROSSED_NUM (a) != 0
9181a6e5
VM
2391 && ira_hard_reg_set_intersection_p (hard_regno, ALLOCNO_MODE (a),
2392 call_used_reg_set))
1756cb66
VM
2393 {
2394 ira_assert (!optimize || flag_caller_saves
e384e6b5
BS
2395 || (ALLOCNO_CALLS_CROSSED_NUM (a)
2396 == ALLOCNO_CHEAP_CALLS_CROSSED_NUM (a))
15652f68 2397 || regno >= ira_reg_equiv_len
55a2c322 2398 || ira_equiv_no_lvalue_p (regno));
1756cb66
VM
2399 caller_save_needed = 1;
2400 }
058e97ec
VM
2401 }
2402 }
2403}
2404
2405/* Set up allocno assignment flags for further allocation
2406 improvements. */
2407static void
2408setup_allocno_assignment_flags (void)
2409{
2410 int hard_regno;
2411 ira_allocno_t a;
2412 ira_allocno_iterator ai;
2413
2414 FOR_EACH_ALLOCNO (a, ai)
2415 {
2416 if (! ALLOCNO_ASSIGNED_P (a))
2417 /* It can happen if A is not referenced but partially anticipated
2418 somewhere in a region. */
2419 ira_free_allocno_updated_costs (a);
2420 hard_regno = ALLOCNO_HARD_REGNO (a);
2421 /* Don't assign hard registers to allocnos which are destination
2422 of removed store at the end of loop. It has no sense to keep
2423 the same value in different hard registers. It is also
2424 impossible to assign hard registers correctly to such
2425 allocnos because the cost info and info about intersected
2426 calls are incorrect for them. */
2427 ALLOCNO_ASSIGNED_P (a) = (hard_regno >= 0
1756cb66 2428 || ALLOCNO_EMIT_DATA (a)->mem_optimized_dest_p
058e97ec 2429 || (ALLOCNO_MEMORY_COST (a)
1756cb66 2430 - ALLOCNO_CLASS_COST (a)) < 0);
9181a6e5
VM
2431 ira_assert
2432 (hard_regno < 0
2433 || ira_hard_reg_in_set_p (hard_regno, ALLOCNO_MODE (a),
2434 reg_class_contents[ALLOCNO_CLASS (a)]));
058e97ec
VM
2435 }
2436}
2437
2438/* Evaluate overall allocation cost and the costs for using hard
2439 registers and memory for allocnos. */
2440static void
2441calculate_allocation_cost (void)
2442{
2443 int hard_regno, cost;
2444 ira_allocno_t a;
2445 ira_allocno_iterator ai;
2446
2447 ira_overall_cost = ira_reg_cost = ira_mem_cost = 0;
2448 FOR_EACH_ALLOCNO (a, ai)
2449 {
2450 hard_regno = ALLOCNO_HARD_REGNO (a);
2451 ira_assert (hard_regno < 0
9181a6e5
VM
2452 || (ira_hard_reg_in_set_p
2453 (hard_regno, ALLOCNO_MODE (a),
2454 reg_class_contents[ALLOCNO_CLASS (a)])));
058e97ec
VM
2455 if (hard_regno < 0)
2456 {
2457 cost = ALLOCNO_MEMORY_COST (a);
2458 ira_mem_cost += cost;
2459 }
2460 else if (ALLOCNO_HARD_REG_COSTS (a) != NULL)
2461 {
2462 cost = (ALLOCNO_HARD_REG_COSTS (a)
2463 [ira_class_hard_reg_index
1756cb66 2464 [ALLOCNO_CLASS (a)][hard_regno]]);
058e97ec
VM
2465 ira_reg_cost += cost;
2466 }
2467 else
2468 {
1756cb66 2469 cost = ALLOCNO_CLASS_COST (a);
058e97ec
VM
2470 ira_reg_cost += cost;
2471 }
2472 ira_overall_cost += cost;
2473 }
2474
2475 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL)
2476 {
2477 fprintf (ira_dump_file,
2478 "+++Costs: overall %d, reg %d, mem %d, ld %d, st %d, move %d\n",
2479 ira_overall_cost, ira_reg_cost, ira_mem_cost,
2480 ira_load_cost, ira_store_cost, ira_shuffle_cost);
2481 fprintf (ira_dump_file, "+++ move loops %d, new jumps %d\n",
2482 ira_move_loops_num, ira_additional_jumps_num);
2483 }
2484
2485}
2486
2487#ifdef ENABLE_IRA_CHECKING
2488/* Check the correctness of the allocation. We do need this because
2489 of complicated code to transform more one region internal
2490 representation into one region representation. */
2491static void
2492check_allocation (void)
2493{
fa86d337 2494 ira_allocno_t a;
ac0ab4f7 2495 int hard_regno, nregs, conflict_nregs;
058e97ec
VM
2496 ira_allocno_iterator ai;
2497
2498 FOR_EACH_ALLOCNO (a, ai)
2499 {
ac0ab4f7
BS
2500 int n = ALLOCNO_NUM_OBJECTS (a);
2501 int i;
fa86d337 2502
058e97ec
VM
2503 if (ALLOCNO_CAP_MEMBER (a) != NULL
2504 || (hard_regno = ALLOCNO_HARD_REGNO (a)) < 0)
2505 continue;
2506 nregs = hard_regno_nregs[hard_regno][ALLOCNO_MODE (a)];
8cfd82bf
BS
2507 if (nregs == 1)
2508 /* We allocated a single hard register. */
2509 n = 1;
2510 else if (n > 1)
2511 /* We allocated multiple hard registers, and we will test
2512 conflicts in a granularity of single hard regs. */
2513 nregs = 1;
2514
ac0ab4f7
BS
2515 for (i = 0; i < n; i++)
2516 {
2517 ira_object_t obj = ALLOCNO_OBJECT (a, i);
2518 ira_object_t conflict_obj;
2519 ira_object_conflict_iterator oci;
2520 int this_regno = hard_regno;
2521 if (n > 1)
fa86d337 2522 {
2805e6c0 2523 if (REG_WORDS_BIG_ENDIAN)
ac0ab4f7
BS
2524 this_regno += n - i - 1;
2525 else
2526 this_regno += i;
2527 }
2528 FOR_EACH_OBJECT_CONFLICT (obj, conflict_obj, oci)
2529 {
2530 ira_allocno_t conflict_a = OBJECT_ALLOCNO (conflict_obj);
2531 int conflict_hard_regno = ALLOCNO_HARD_REGNO (conflict_a);
2532 if (conflict_hard_regno < 0)
2533 continue;
8cfd82bf
BS
2534
2535 conflict_nregs
2536 = (hard_regno_nregs
2537 [conflict_hard_regno][ALLOCNO_MODE (conflict_a)]);
2538
2539 if (ALLOCNO_NUM_OBJECTS (conflict_a) > 1
2540 && conflict_nregs == ALLOCNO_NUM_OBJECTS (conflict_a))
ac0ab4f7 2541 {
2805e6c0 2542 if (REG_WORDS_BIG_ENDIAN)
ac0ab4f7
BS
2543 conflict_hard_regno += (ALLOCNO_NUM_OBJECTS (conflict_a)
2544 - OBJECT_SUBWORD (conflict_obj) - 1);
2545 else
2546 conflict_hard_regno += OBJECT_SUBWORD (conflict_obj);
2547 conflict_nregs = 1;
2548 }
ac0ab4f7
BS
2549
2550 if ((conflict_hard_regno <= this_regno
2551 && this_regno < conflict_hard_regno + conflict_nregs)
2552 || (this_regno <= conflict_hard_regno
2553 && conflict_hard_regno < this_regno + nregs))
fa86d337
BS
2554 {
2555 fprintf (stderr, "bad allocation for %d and %d\n",
2556 ALLOCNO_REGNO (a), ALLOCNO_REGNO (conflict_a));
2557 gcc_unreachable ();
2558 }
2559 }
2560 }
058e97ec
VM
2561 }
2562}
2563#endif
2564
55a2c322
VM
2565/* Allocate REG_EQUIV_INIT. Set up it from IRA_REG_EQUIV which should
2566 be already calculated. */
2567static void
2568setup_reg_equiv_init (void)
2569{
2570 int i;
2571 int max_regno = max_reg_num ();
2572
2573 for (i = 0; i < max_regno; i++)
2574 reg_equiv_init (i) = ira_reg_equiv[i].init_insns;
2575}
2576
2577/* Update equiv regno from movement of FROM_REGNO to TO_REGNO. INSNS
2578 are insns which were generated for such movement. It is assumed
2579 that FROM_REGNO and TO_REGNO always have the same value at the
2580 point of any move containing such registers. This function is used
2581 to update equiv info for register shuffles on the region borders
2582 and for caller save/restore insns. */
2583void
b32d5189 2584ira_update_equiv_info_by_shuffle_insn (int to_regno, int from_regno, rtx_insn *insns)
55a2c322 2585{
b32d5189
DM
2586 rtx_insn *insn;
2587 rtx x, note;
55a2c322
VM
2588
2589 if (! ira_reg_equiv[from_regno].defined_p
2590 && (! ira_reg_equiv[to_regno].defined_p
2591 || ((x = ira_reg_equiv[to_regno].memory) != NULL_RTX
2592 && ! MEM_READONLY_P (x))))
5a107a0f 2593 return;
55a2c322
VM
2594 insn = insns;
2595 if (NEXT_INSN (insn) != NULL_RTX)
2596 {
2597 if (! ira_reg_equiv[to_regno].defined_p)
2598 {
2599 ira_assert (ira_reg_equiv[to_regno].init_insns == NULL_RTX);
2600 return;
2601 }
2602 ira_reg_equiv[to_regno].defined_p = false;
2603 ira_reg_equiv[to_regno].memory
2604 = ira_reg_equiv[to_regno].constant
2605 = ira_reg_equiv[to_regno].invariant
0cc97fc5 2606 = ira_reg_equiv[to_regno].init_insns = NULL;
55a2c322
VM
2607 if (internal_flag_ira_verbose > 3 && ira_dump_file != NULL)
2608 fprintf (ira_dump_file,
2609 " Invalidating equiv info for reg %d\n", to_regno);
2610 return;
2611 }
2612 /* It is possible that FROM_REGNO still has no equivalence because
2613 in shuffles to_regno<-from_regno and from_regno<-to_regno the 2nd
2614 insn was not processed yet. */
2615 if (ira_reg_equiv[from_regno].defined_p)
2616 {
2617 ira_reg_equiv[to_regno].defined_p = true;
2618 if ((x = ira_reg_equiv[from_regno].memory) != NULL_RTX)
2619 {
2620 ira_assert (ira_reg_equiv[from_regno].invariant == NULL_RTX
2621 && ira_reg_equiv[from_regno].constant == NULL_RTX);
2622 ira_assert (ira_reg_equiv[to_regno].memory == NULL_RTX
2623 || rtx_equal_p (ira_reg_equiv[to_regno].memory, x));
2624 ira_reg_equiv[to_regno].memory = x;
2625 if (! MEM_READONLY_P (x))
2626 /* We don't add the insn to insn init list because memory
2627 equivalence is just to say what memory is better to use
2628 when the pseudo is spilled. */
2629 return;
2630 }
2631 else if ((x = ira_reg_equiv[from_regno].constant) != NULL_RTX)
2632 {
2633 ira_assert (ira_reg_equiv[from_regno].invariant == NULL_RTX);
2634 ira_assert (ira_reg_equiv[to_regno].constant == NULL_RTX
2635 || rtx_equal_p (ira_reg_equiv[to_regno].constant, x));
2636 ira_reg_equiv[to_regno].constant = x;
2637 }
2638 else
2639 {
2640 x = ira_reg_equiv[from_regno].invariant;
2641 ira_assert (x != NULL_RTX);
2642 ira_assert (ira_reg_equiv[to_regno].invariant == NULL_RTX
2643 || rtx_equal_p (ira_reg_equiv[to_regno].invariant, x));
2644 ira_reg_equiv[to_regno].invariant = x;
2645 }
2646 if (find_reg_note (insn, REG_EQUIV, x) == NULL_RTX)
2647 {
2648 note = set_unique_reg_note (insn, REG_EQUIV, x);
2649 gcc_assert (note != NULL_RTX);
2650 if (internal_flag_ira_verbose > 3 && ira_dump_file != NULL)
2651 {
2652 fprintf (ira_dump_file,
2653 " Adding equiv note to insn %u for reg %d ",
2654 INSN_UID (insn), to_regno);
cfbeaedf 2655 dump_value_slim (ira_dump_file, x, 1);
55a2c322
VM
2656 fprintf (ira_dump_file, "\n");
2657 }
2658 }
2659 }
2660 ira_reg_equiv[to_regno].init_insns
2661 = gen_rtx_INSN_LIST (VOIDmode, insn,
2662 ira_reg_equiv[to_regno].init_insns);
2663 if (internal_flag_ira_verbose > 3 && ira_dump_file != NULL)
2664 fprintf (ira_dump_file,
2665 " Adding equiv init move insn %u to reg %d\n",
2666 INSN_UID (insn), to_regno);
2667}
2668
058e97ec
VM
2669/* Fix values of array REG_EQUIV_INIT after live range splitting done
2670 by IRA. */
2671static void
2672fix_reg_equiv_init (void)
2673{
70cc3288 2674 int max_regno = max_reg_num ();
f2034d06 2675 int i, new_regno, max;
058e97ec 2676 rtx x, prev, next, insn, set;
b8698a0f 2677
70cc3288 2678 if (max_regno_before_ira < max_regno)
058e97ec 2679 {
9771b263 2680 max = vec_safe_length (reg_equivs);
f2034d06
JL
2681 grow_reg_equivs ();
2682 for (i = FIRST_PSEUDO_REGISTER; i < max; i++)
2683 for (prev = NULL_RTX, x = reg_equiv_init (i);
2684 x != NULL_RTX;
2685 x = next)
058e97ec
VM
2686 {
2687 next = XEXP (x, 1);
2688 insn = XEXP (x, 0);
e8a54173 2689 set = single_set (as_a <rtx_insn *> (insn));
058e97ec
VM
2690 ira_assert (set != NULL_RTX
2691 && (REG_P (SET_DEST (set)) || REG_P (SET_SRC (set))));
2692 if (REG_P (SET_DEST (set))
2693 && ((int) REGNO (SET_DEST (set)) == i
2694 || (int) ORIGINAL_REGNO (SET_DEST (set)) == i))
2695 new_regno = REGNO (SET_DEST (set));
2696 else if (REG_P (SET_SRC (set))
2697 && ((int) REGNO (SET_SRC (set)) == i
2698 || (int) ORIGINAL_REGNO (SET_SRC (set)) == i))
2699 new_regno = REGNO (SET_SRC (set));
2700 else
2701 gcc_unreachable ();
2702 if (new_regno == i)
2703 prev = x;
2704 else
2705 {
55a2c322 2706 /* Remove the wrong list element. */
058e97ec 2707 if (prev == NULL_RTX)
f2034d06 2708 reg_equiv_init (i) = next;
058e97ec
VM
2709 else
2710 XEXP (prev, 1) = next;
f2034d06
JL
2711 XEXP (x, 1) = reg_equiv_init (new_regno);
2712 reg_equiv_init (new_regno) = x;
058e97ec
VM
2713 }
2714 }
2715 }
2716}
2717
2718#ifdef ENABLE_IRA_CHECKING
2719/* Print redundant memory-memory copies. */
2720static void
2721print_redundant_copies (void)
2722{
2723 int hard_regno;
2724 ira_allocno_t a;
2725 ira_copy_t cp, next_cp;
2726 ira_allocno_iterator ai;
b8698a0f 2727
058e97ec
VM
2728 FOR_EACH_ALLOCNO (a, ai)
2729 {
2730 if (ALLOCNO_CAP_MEMBER (a) != NULL)
2731 /* It is a cap. */
2732 continue;
2733 hard_regno = ALLOCNO_HARD_REGNO (a);
2734 if (hard_regno >= 0)
2735 continue;
2736 for (cp = ALLOCNO_COPIES (a); cp != NULL; cp = next_cp)
2737 if (cp->first == a)
2738 next_cp = cp->next_first_allocno_copy;
2739 else
2740 {
2741 next_cp = cp->next_second_allocno_copy;
2742 if (internal_flag_ira_verbose > 4 && ira_dump_file != NULL
2743 && cp->insn != NULL_RTX
2744 && ALLOCNO_HARD_REGNO (cp->first) == hard_regno)
2745 fprintf (ira_dump_file,
2746 " Redundant move from %d(freq %d):%d\n",
2747 INSN_UID (cp->insn), cp->freq, hard_regno);
2748 }
2749 }
2750}
2751#endif
2752
2753/* Setup preferred and alternative classes for new pseudo-registers
2754 created by IRA starting with START. */
2755static void
2756setup_preferred_alternate_classes_for_new_pseudos (int start)
2757{
2758 int i, old_regno;
2759 int max_regno = max_reg_num ();
2760
2761 for (i = start; i < max_regno; i++)
2762 {
2763 old_regno = ORIGINAL_REGNO (regno_reg_rtx[i]);
b8698a0f 2764 ira_assert (i != old_regno);
058e97ec 2765 setup_reg_classes (i, reg_preferred_class (old_regno),
ce18efcb 2766 reg_alternate_class (old_regno),
1756cb66 2767 reg_allocno_class (old_regno));
058e97ec
VM
2768 if (internal_flag_ira_verbose > 2 && ira_dump_file != NULL)
2769 fprintf (ira_dump_file,
2770 " New r%d: setting preferred %s, alternative %s\n",
2771 i, reg_class_names[reg_preferred_class (old_regno)],
2772 reg_class_names[reg_alternate_class (old_regno)]);
2773 }
2774}
2775
2776\f
fb99ee9b
BS
2777/* The number of entries allocated in teg_info. */
2778static int allocated_reg_info_size;
058e97ec
VM
2779
2780/* Regional allocation can create new pseudo-registers. This function
2781 expands some arrays for pseudo-registers. */
2782static void
fb99ee9b 2783expand_reg_info (void)
058e97ec
VM
2784{
2785 int i;
2786 int size = max_reg_num ();
2787
2788 resize_reg_info ();
fb99ee9b 2789 for (i = allocated_reg_info_size; i < size; i++)
ce18efcb 2790 setup_reg_classes (i, GENERAL_REGS, ALL_REGS, GENERAL_REGS);
fb99ee9b
BS
2791 setup_preferred_alternate_classes_for_new_pseudos (allocated_reg_info_size);
2792 allocated_reg_info_size = size;
058e97ec
VM
2793}
2794
3553f0bb
VM
2795/* Return TRUE if there is too high register pressure in the function.
2796 It is used to decide when stack slot sharing is worth to do. */
2797static bool
2798too_high_register_pressure_p (void)
2799{
2800 int i;
1756cb66 2801 enum reg_class pclass;
b8698a0f 2802
1756cb66 2803 for (i = 0; i < ira_pressure_classes_num; i++)
3553f0bb 2804 {
1756cb66
VM
2805 pclass = ira_pressure_classes[i];
2806 if (ira_loop_tree_root->reg_pressure[pclass] > 10000)
3553f0bb
VM
2807 return true;
2808 }
2809 return false;
2810}
2811
058e97ec
VM
2812\f
2813
2af2dbdc
VM
2814/* Indicate that hard register number FROM was eliminated and replaced with
2815 an offset from hard register number TO. The status of hard registers live
2816 at the start of a basic block is updated by replacing a use of FROM with
2817 a use of TO. */
2818
2819void
2820mark_elimination (int from, int to)
2821{
2822 basic_block bb;
bf744527 2823 bitmap r;
2af2dbdc 2824
11cd3bed 2825 FOR_EACH_BB_FN (bb, cfun)
2af2dbdc 2826 {
bf744527
SB
2827 r = DF_LR_IN (bb);
2828 if (bitmap_bit_p (r, from))
2829 {
2830 bitmap_clear_bit (r, from);
2831 bitmap_set_bit (r, to);
2832 }
2833 if (! df_live)
2834 continue;
2835 r = DF_LIVE_IN (bb);
2836 if (bitmap_bit_p (r, from))
2af2dbdc 2837 {
bf744527
SB
2838 bitmap_clear_bit (r, from);
2839 bitmap_set_bit (r, to);
2af2dbdc
VM
2840 }
2841 }
2842}
2843
2844\f
2845
55a2c322
VM
2846/* The length of the following array. */
2847int ira_reg_equiv_len;
2848
2849/* Info about equiv. info for each register. */
4c2b2d79 2850struct ira_reg_equiv_s *ira_reg_equiv;
55a2c322
VM
2851
2852/* Expand ira_reg_equiv if necessary. */
2853void
2854ira_expand_reg_equiv (void)
2855{
2856 int old = ira_reg_equiv_len;
2857
2858 if (ira_reg_equiv_len > max_reg_num ())
2859 return;
2860 ira_reg_equiv_len = max_reg_num () * 3 / 2 + 1;
2861 ira_reg_equiv
4c2b2d79 2862 = (struct ira_reg_equiv_s *) xrealloc (ira_reg_equiv,
55a2c322 2863 ira_reg_equiv_len
4c2b2d79 2864 * sizeof (struct ira_reg_equiv_s));
55a2c322
VM
2865 gcc_assert (old < ira_reg_equiv_len);
2866 memset (ira_reg_equiv + old, 0,
4c2b2d79 2867 sizeof (struct ira_reg_equiv_s) * (ira_reg_equiv_len - old));
55a2c322
VM
2868}
2869
2870static void
2871init_reg_equiv (void)
2872{
2873 ira_reg_equiv_len = 0;
2874 ira_reg_equiv = NULL;
2875 ira_expand_reg_equiv ();
2876}
2877
2878static void
2879finish_reg_equiv (void)
2880{
2881 free (ira_reg_equiv);
2882}
2883
2884\f
2885
2af2dbdc
VM
2886struct equivalence
2887{
2af2dbdc
VM
2888 /* Set when a REG_EQUIV note is found or created. Use to
2889 keep track of what memory accesses might be created later,
2890 e.g. by reload. */
2891 rtx replacement;
2892 rtx *src_p;
8f5929e1
JJ
2893 /* The list of each instruction which initializes this register. */
2894 rtx init_insns;
2af2dbdc
VM
2895 /* Loop depth is used to recognize equivalences which appear
2896 to be present within the same loop (or in an inner loop). */
2897 int loop_depth;
2af2dbdc
VM
2898 /* Nonzero if this had a preexisting REG_EQUIV note. */
2899 int is_arg_equivalence;
8f5929e1
JJ
2900 /* Set when an attempt should be made to replace a register
2901 with the associated src_p entry. */
2902 char replace;
2af2dbdc
VM
2903};
2904
2905/* reg_equiv[N] (where N is a pseudo reg number) is the equivalence
2906 structure for that register. */
2907static struct equivalence *reg_equiv;
2908
2909/* Used for communication between the following two functions: contains
2910 a MEM that we wish to ensure remains unchanged. */
2911static rtx equiv_mem;
2912
2913/* Set nonzero if EQUIV_MEM is modified. */
2914static int equiv_mem_modified;
2915
2916/* If EQUIV_MEM is modified by modifying DEST, indicate that it is modified.
2917 Called via note_stores. */
2918static void
2919validate_equiv_mem_from_store (rtx dest, const_rtx set ATTRIBUTE_UNUSED,
2920 void *data ATTRIBUTE_UNUSED)
2921{
2922 if ((REG_P (dest)
2923 && reg_overlap_mentioned_p (dest, equiv_mem))
2924 || (MEM_P (dest)
a55757ea 2925 && anti_dependence (equiv_mem, dest)))
2af2dbdc
VM
2926 equiv_mem_modified = 1;
2927}
2928
2929/* Verify that no store between START and the death of REG invalidates
2930 MEMREF. MEMREF is invalidated by modifying a register used in MEMREF,
2931 by storing into an overlapping memory location, or with a non-const
2932 CALL_INSN.
2933
2934 Return 1 if MEMREF remains valid. */
2935static int
b32d5189 2936validate_equiv_mem (rtx_insn *start, rtx reg, rtx memref)
2af2dbdc 2937{
b32d5189 2938 rtx_insn *insn;
2af2dbdc
VM
2939 rtx note;
2940
2941 equiv_mem = memref;
2942 equiv_mem_modified = 0;
2943
2944 /* If the memory reference has side effects or is volatile, it isn't a
2945 valid equivalence. */
2946 if (side_effects_p (memref))
2947 return 0;
2948
2949 for (insn = start; insn && ! equiv_mem_modified; insn = NEXT_INSN (insn))
2950 {
2951 if (! INSN_P (insn))
2952 continue;
2953
2954 if (find_reg_note (insn, REG_DEAD, reg))
2955 return 1;
2956
a22265a4
JL
2957 /* This used to ignore readonly memory and const/pure calls. The problem
2958 is the equivalent form may reference a pseudo which gets assigned a
2959 call clobbered hard reg. When we later replace REG with its
2960 equivalent form, the value in the call-clobbered reg has been
2961 changed and all hell breaks loose. */
2962 if (CALL_P (insn))
2af2dbdc
VM
2963 return 0;
2964
2965 note_stores (PATTERN (insn), validate_equiv_mem_from_store, NULL);
2966
2967 /* If a register mentioned in MEMREF is modified via an
2968 auto-increment, we lose the equivalence. Do the same if one
2969 dies; although we could extend the life, it doesn't seem worth
2970 the trouble. */
2971
2972 for (note = REG_NOTES (insn); note; note = XEXP (note, 1))
2973 if ((REG_NOTE_KIND (note) == REG_INC
2974 || REG_NOTE_KIND (note) == REG_DEAD)
2975 && REG_P (XEXP (note, 0))
2976 && reg_overlap_mentioned_p (XEXP (note, 0), memref))
2977 return 0;
2978 }
2979
2980 return 0;
2981}
2982
2983/* Returns zero if X is known to be invariant. */
2984static int
2985equiv_init_varies_p (rtx x)
2986{
2987 RTX_CODE code = GET_CODE (x);
2988 int i;
2989 const char *fmt;
2990
2991 switch (code)
2992 {
2993 case MEM:
2994 return !MEM_READONLY_P (x) || equiv_init_varies_p (XEXP (x, 0));
2995
2996 case CONST:
d8116890 2997 CASE_CONST_ANY:
2af2dbdc
VM
2998 case SYMBOL_REF:
2999 case LABEL_REF:
3000 return 0;
3001
3002 case REG:
3003 return reg_equiv[REGNO (x)].replace == 0 && rtx_varies_p (x, 0);
3004
3005 case ASM_OPERANDS:
3006 if (MEM_VOLATILE_P (x))
3007 return 1;
3008
3009 /* Fall through. */
3010
3011 default:
3012 break;
3013 }
3014
3015 fmt = GET_RTX_FORMAT (code);
3016 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
3017 if (fmt[i] == 'e')
3018 {
3019 if (equiv_init_varies_p (XEXP (x, i)))
3020 return 1;
3021 }
3022 else if (fmt[i] == 'E')
3023 {
3024 int j;
3025 for (j = 0; j < XVECLEN (x, i); j++)
3026 if (equiv_init_varies_p (XVECEXP (x, i, j)))
3027 return 1;
3028 }
3029
3030 return 0;
3031}
3032
3033/* Returns nonzero if X (used to initialize register REGNO) is movable.
3034 X is only movable if the registers it uses have equivalent initializations
3035 which appear to be within the same loop (or in an inner loop) and movable
3036 or if they are not candidates for local_alloc and don't vary. */
3037static int
3038equiv_init_movable_p (rtx x, int regno)
3039{
3040 int i, j;
3041 const char *fmt;
3042 enum rtx_code code = GET_CODE (x);
3043
3044 switch (code)
3045 {
3046 case SET:
3047 return equiv_init_movable_p (SET_SRC (x), regno);
3048
3049 case CC0:
3050 case CLOBBER:
3051 return 0;
3052
3053 case PRE_INC:
3054 case PRE_DEC:
3055 case POST_INC:
3056 case POST_DEC:
3057 case PRE_MODIFY:
3058 case POST_MODIFY:
3059 return 0;
3060
3061 case REG:
1756cb66
VM
3062 return ((reg_equiv[REGNO (x)].loop_depth >= reg_equiv[regno].loop_depth
3063 && reg_equiv[REGNO (x)].replace)
3064 || (REG_BASIC_BLOCK (REGNO (x)) < NUM_FIXED_BLOCKS
3065 && ! rtx_varies_p (x, 0)));
2af2dbdc
VM
3066
3067 case UNSPEC_VOLATILE:
3068 return 0;
3069
3070 case ASM_OPERANDS:
3071 if (MEM_VOLATILE_P (x))
3072 return 0;
3073
3074 /* Fall through. */
3075
3076 default:
3077 break;
3078 }
3079
3080 fmt = GET_RTX_FORMAT (code);
3081 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
3082 switch (fmt[i])
3083 {
3084 case 'e':
3085 if (! equiv_init_movable_p (XEXP (x, i), regno))
3086 return 0;
3087 break;
3088 case 'E':
3089 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
3090 if (! equiv_init_movable_p (XVECEXP (x, i, j), regno))
3091 return 0;
3092 break;
3093 }
3094
3095 return 1;
3096}
3097
1756cb66
VM
3098/* TRUE if X uses any registers for which reg_equiv[REGNO].replace is
3099 true. */
2af2dbdc
VM
3100static int
3101contains_replace_regs (rtx x)
3102{
3103 int i, j;
3104 const char *fmt;
3105 enum rtx_code code = GET_CODE (x);
3106
3107 switch (code)
3108 {
2af2dbdc
VM
3109 case CONST:
3110 case LABEL_REF:
3111 case SYMBOL_REF:
d8116890 3112 CASE_CONST_ANY:
2af2dbdc
VM
3113 case PC:
3114 case CC0:
3115 case HIGH:
3116 return 0;
3117
3118 case REG:
3119 return reg_equiv[REGNO (x)].replace;
3120
3121 default:
3122 break;
3123 }
3124
3125 fmt = GET_RTX_FORMAT (code);
3126 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
3127 switch (fmt[i])
3128 {
3129 case 'e':
3130 if (contains_replace_regs (XEXP (x, i)))
3131 return 1;
3132 break;
3133 case 'E':
3134 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
3135 if (contains_replace_regs (XVECEXP (x, i, j)))
3136 return 1;
3137 break;
3138 }
3139
3140 return 0;
3141}
3142
3143/* TRUE if X references a memory location that would be affected by a store
3144 to MEMREF. */
3145static int
3146memref_referenced_p (rtx memref, rtx x)
3147{
3148 int i, j;
3149 const char *fmt;
3150 enum rtx_code code = GET_CODE (x);
3151
3152 switch (code)
3153 {
2af2dbdc
VM
3154 case CONST:
3155 case LABEL_REF:
3156 case SYMBOL_REF:
d8116890 3157 CASE_CONST_ANY:
2af2dbdc
VM
3158 case PC:
3159 case CC0:
3160 case HIGH:
3161 case LO_SUM:
3162 return 0;
3163
3164 case REG:
3165 return (reg_equiv[REGNO (x)].replacement
3166 && memref_referenced_p (memref,
3167 reg_equiv[REGNO (x)].replacement));
3168
3169 case MEM:
53d9622b 3170 if (true_dependence (memref, VOIDmode, x))
2af2dbdc
VM
3171 return 1;
3172 break;
3173
3174 case SET:
3175 /* If we are setting a MEM, it doesn't count (its address does), but any
3176 other SET_DEST that has a MEM in it is referencing the MEM. */
3177 if (MEM_P (SET_DEST (x)))
3178 {
3179 if (memref_referenced_p (memref, XEXP (SET_DEST (x), 0)))
3180 return 1;
3181 }
3182 else if (memref_referenced_p (memref, SET_DEST (x)))
3183 return 1;
3184
3185 return memref_referenced_p (memref, SET_SRC (x));
3186
3187 default:
3188 break;
3189 }
3190
3191 fmt = GET_RTX_FORMAT (code);
3192 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
3193 switch (fmt[i])
3194 {
3195 case 'e':
3196 if (memref_referenced_p (memref, XEXP (x, i)))
3197 return 1;
3198 break;
3199 case 'E':
3200 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
3201 if (memref_referenced_p (memref, XVECEXP (x, i, j)))
3202 return 1;
3203 break;
3204 }
3205
3206 return 0;
3207}
3208
3209/* TRUE if some insn in the range (START, END] references a memory location
3210 that would be affected by a store to MEMREF. */
3211static int
b32d5189 3212memref_used_between_p (rtx memref, rtx_insn *start, rtx_insn *end)
2af2dbdc 3213{
b32d5189 3214 rtx_insn *insn;
2af2dbdc
VM
3215
3216 for (insn = NEXT_INSN (start); insn != NEXT_INSN (end);
3217 insn = NEXT_INSN (insn))
3218 {
b5b8b0ac 3219 if (!NONDEBUG_INSN_P (insn))
2af2dbdc 3220 continue;
b8698a0f 3221
2af2dbdc
VM
3222 if (memref_referenced_p (memref, PATTERN (insn)))
3223 return 1;
3224
3225 /* Nonconst functions may access memory. */
3226 if (CALL_P (insn) && (! RTL_CONST_CALL_P (insn)))
3227 return 1;
3228 }
3229
3230 return 0;
3231}
3232
3233/* Mark REG as having no known equivalence.
3234 Some instructions might have been processed before and furnished
3235 with REG_EQUIV notes for this register; these notes will have to be
3236 removed.
3237 STORE is the piece of RTL that does the non-constant / conflicting
3238 assignment - a SET, CLOBBER or REG_INC note. It is currently not used,
3239 but needs to be there because this function is called from note_stores. */
3240static void
1756cb66
VM
3241no_equiv (rtx reg, const_rtx store ATTRIBUTE_UNUSED,
3242 void *data ATTRIBUTE_UNUSED)
2af2dbdc
VM
3243{
3244 int regno;
3245 rtx list;
3246
3247 if (!REG_P (reg))
3248 return;
3249 regno = REGNO (reg);
3250 list = reg_equiv[regno].init_insns;
3251 if (list == const0_rtx)
3252 return;
3253 reg_equiv[regno].init_insns = const0_rtx;
3254 reg_equiv[regno].replacement = NULL_RTX;
3255 /* This doesn't matter for equivalences made for argument registers, we
3256 should keep their initialization insns. */
3257 if (reg_equiv[regno].is_arg_equivalence)
3258 return;
55a2c322 3259 ira_reg_equiv[regno].defined_p = false;
0cc97fc5 3260 ira_reg_equiv[regno].init_insns = NULL;
2af2dbdc
VM
3261 for (; list; list = XEXP (list, 1))
3262 {
3263 rtx insn = XEXP (list, 0);
3264 remove_note (insn, find_reg_note (insn, REG_EQUIV, NULL_RTX));
3265 }
3266}
3267
e3f9e0ac
WM
3268/* Check whether the SUBREG is a paradoxical subreg and set the result
3269 in PDX_SUBREGS. */
3270
40954ce5
RS
3271static void
3272set_paradoxical_subreg (rtx_insn *insn, bool *pdx_subregs)
e3f9e0ac 3273{
40954ce5
RS
3274 subrtx_iterator::array_type array;
3275 FOR_EACH_SUBRTX (iter, array, PATTERN (insn), NONCONST)
3276 {
3277 const_rtx subreg = *iter;
3278 if (GET_CODE (subreg) == SUBREG)
3279 {
3280 const_rtx reg = SUBREG_REG (subreg);
3281 if (REG_P (reg) && paradoxical_subreg_p (subreg))
3282 pdx_subregs[REGNO (reg)] = true;
3283 }
3284 }
e3f9e0ac
WM
3285}
3286
3a6191b1
JJ
3287/* In DEBUG_INSN location adjust REGs from CLEARED_REGS bitmap to the
3288 equivalent replacement. */
3289
3290static rtx
3291adjust_cleared_regs (rtx loc, const_rtx old_rtx ATTRIBUTE_UNUSED, void *data)
3292{
3293 if (REG_P (loc))
3294 {
3295 bitmap cleared_regs = (bitmap) data;
3296 if (bitmap_bit_p (cleared_regs, REGNO (loc)))
b8f045e2 3297 return simplify_replace_fn_rtx (copy_rtx (*reg_equiv[REGNO (loc)].src_p),
3a6191b1
JJ
3298 NULL_RTX, adjust_cleared_regs, data);
3299 }
3300 return NULL_RTX;
3301}
3302
2af2dbdc
VM
3303/* Nonzero if we recorded an equivalence for a LABEL_REF. */
3304static int recorded_label_ref;
3305
3306/* Find registers that are equivalent to a single value throughout the
1756cb66
VM
3307 compilation (either because they can be referenced in memory or are
3308 set once from a single constant). Lower their priority for a
3309 register.
2af2dbdc 3310
1756cb66
VM
3311 If such a register is only referenced once, try substituting its
3312 value into the using insn. If it succeeds, we can eliminate the
3313 register completely.
2af2dbdc 3314
55a2c322 3315 Initialize init_insns in ira_reg_equiv array.
2af2dbdc
VM
3316
3317 Return non-zero if jump label rebuilding should be done. */
3318static int
3319update_equiv_regs (void)
3320{
b2908ba6 3321 rtx_insn *insn;
2af2dbdc
VM
3322 basic_block bb;
3323 int loop_depth;
3324 bitmap cleared_regs;
e3f9e0ac 3325 bool *pdx_subregs;
b8698a0f 3326
2af2dbdc
VM
3327 /* We need to keep track of whether or not we recorded a LABEL_REF so
3328 that we know if the jump optimizer needs to be rerun. */
3329 recorded_label_ref = 0;
3330
e3f9e0ac
WM
3331 /* Use pdx_subregs to show whether a reg is used in a paradoxical
3332 subreg. */
3333 pdx_subregs = XCNEWVEC (bool, max_regno);
3334
2af2dbdc 3335 reg_equiv = XCNEWVEC (struct equivalence, max_regno);
f2034d06 3336 grow_reg_equivs ();
2af2dbdc
VM
3337
3338 init_alias_analysis ();
3339
e3f9e0ac
WM
3340 /* Scan insns and set pdx_subregs[regno] if the reg is used in a
3341 paradoxical subreg. Don't set such reg sequivalent to a mem,
3342 because lra will not substitute such equiv memory in order to
3343 prevent access beyond allocated memory for paradoxical memory subreg. */
11cd3bed 3344 FOR_EACH_BB_FN (bb, cfun)
e3f9e0ac 3345 FOR_BB_INSNS (bb, insn)
c34c46dd 3346 if (NONDEBUG_INSN_P (insn))
40954ce5 3347 set_paradoxical_subreg (insn, pdx_subregs);
e3f9e0ac 3348
2af2dbdc
VM
3349 /* Scan the insns and find which registers have equivalences. Do this
3350 in a separate scan of the insns because (due to -fcse-follow-jumps)
3351 a register can be set below its use. */
11cd3bed 3352 FOR_EACH_BB_FN (bb, cfun)
2af2dbdc 3353 {
391886c8 3354 loop_depth = bb_loop_depth (bb);
2af2dbdc
VM
3355
3356 for (insn = BB_HEAD (bb);
3357 insn != NEXT_INSN (BB_END (bb));
3358 insn = NEXT_INSN (insn))
3359 {
3360 rtx note;
3361 rtx set;
3362 rtx dest, src;
3363 int regno;
3364
3365 if (! INSN_P (insn))
3366 continue;
3367
3368 for (note = REG_NOTES (insn); note; note = XEXP (note, 1))
3369 if (REG_NOTE_KIND (note) == REG_INC)
3370 no_equiv (XEXP (note, 0), note, NULL);
3371
3372 set = single_set (insn);
3373
3374 /* If this insn contains more (or less) than a single SET,
3375 only mark all destinations as having no known equivalence. */
3376 if (set == 0)
3377 {
3378 note_stores (PATTERN (insn), no_equiv, NULL);
3379 continue;
3380 }
3381 else if (GET_CODE (PATTERN (insn)) == PARALLEL)
3382 {
3383 int i;
3384
3385 for (i = XVECLEN (PATTERN (insn), 0) - 1; i >= 0; i--)
3386 {
3387 rtx part = XVECEXP (PATTERN (insn), 0, i);
3388 if (part != set)
3389 note_stores (part, no_equiv, NULL);
3390 }
3391 }
3392
3393 dest = SET_DEST (set);
3394 src = SET_SRC (set);
3395
3396 /* See if this is setting up the equivalence between an argument
3397 register and its stack slot. */
3398 note = find_reg_note (insn, REG_EQUIV, NULL_RTX);
3399 if (note)
3400 {
3401 gcc_assert (REG_P (dest));
3402 regno = REGNO (dest);
3403
55a2c322
VM
3404 /* Note that we don't want to clear init_insns in
3405 ira_reg_equiv even if there are multiple sets of this
3406 register. */
2af2dbdc
VM
3407 reg_equiv[regno].is_arg_equivalence = 1;
3408
5a107a0f
VM
3409 /* The insn result can have equivalence memory although
3410 the equivalence is not set up by the insn. We add
3411 this insn to init insns as it is a flag for now that
3412 regno has an equivalence. We will remove the insn
3413 from init insn list later. */
3414 if (rtx_equal_p (src, XEXP (note, 0)) || MEM_P (XEXP (note, 0)))
55a2c322
VM
3415 ira_reg_equiv[regno].init_insns
3416 = gen_rtx_INSN_LIST (VOIDmode, insn,
3417 ira_reg_equiv[regno].init_insns);
2af2dbdc
VM
3418
3419 /* Continue normally in case this is a candidate for
3420 replacements. */
3421 }
3422
3423 if (!optimize)
3424 continue;
3425
3426 /* We only handle the case of a pseudo register being set
3427 once, or always to the same value. */
1fe28116
VM
3428 /* ??? The mn10200 port breaks if we add equivalences for
3429 values that need an ADDRESS_REGS register and set them equivalent
3430 to a MEM of a pseudo. The actual problem is in the over-conservative
3431 handling of INPADDR_ADDRESS / INPUT_ADDRESS / INPUT triples in
3432 calculate_needs, but we traditionally work around this problem
3433 here by rejecting equivalences when the destination is in a register
3434 that's likely spilled. This is fragile, of course, since the
3435 preferred class of a pseudo depends on all instructions that set
3436 or use it. */
3437
2af2dbdc
VM
3438 if (!REG_P (dest)
3439 || (regno = REGNO (dest)) < FIRST_PSEUDO_REGISTER
1fe28116 3440 || reg_equiv[regno].init_insns == const0_rtx
07b8f0a8 3441 || (targetm.class_likely_spilled_p (reg_preferred_class (regno))
1fe28116 3442 && MEM_P (src) && ! reg_equiv[regno].is_arg_equivalence))
2af2dbdc
VM
3443 {
3444 /* This might be setting a SUBREG of a pseudo, a pseudo that is
3445 also set somewhere else to a constant. */
3446 note_stores (set, no_equiv, NULL);
3447 continue;
3448 }
3449
e3f9e0ac
WM
3450 /* Don't set reg (if pdx_subregs[regno] == true) equivalent to a mem. */
3451 if (MEM_P (src) && pdx_subregs[regno])
3452 {
3453 note_stores (set, no_equiv, NULL);
3454 continue;
3455 }
3456
2af2dbdc
VM
3457 note = find_reg_note (insn, REG_EQUAL, NULL_RTX);
3458
3459 /* cse sometimes generates function invariants, but doesn't put a
3460 REG_EQUAL note on the insn. Since this note would be redundant,
3461 there's no point creating it earlier than here. */
3462 if (! note && ! rtx_varies_p (src, 0))
3463 note = set_unique_reg_note (insn, REG_EQUAL, copy_rtx (src));
3464
3465 /* Don't bother considering a REG_EQUAL note containing an EXPR_LIST
3466 since it represents a function call */
3467 if (note && GET_CODE (XEXP (note, 0)) == EXPR_LIST)
3468 note = NULL_RTX;
3469
3470 if (DF_REG_DEF_COUNT (regno) != 1
3471 && (! note
3472 || rtx_varies_p (XEXP (note, 0), 0)
3473 || (reg_equiv[regno].replacement
3474 && ! rtx_equal_p (XEXP (note, 0),
3475 reg_equiv[regno].replacement))))
3476 {
3477 no_equiv (dest, set, NULL);
3478 continue;
3479 }
3480 /* Record this insn as initializing this register. */
3481 reg_equiv[regno].init_insns
3482 = gen_rtx_INSN_LIST (VOIDmode, insn, reg_equiv[regno].init_insns);
3483
3484 /* If this register is known to be equal to a constant, record that
3485 it is always equivalent to the constant. */
3486 if (DF_REG_DEF_COUNT (regno) == 1
3487 && note && ! rtx_varies_p (XEXP (note, 0), 0))
3488 {
3489 rtx note_value = XEXP (note, 0);
3490 remove_note (insn, note);
3491 set_unique_reg_note (insn, REG_EQUIV, note_value);
3492 }
3493
3494 /* If this insn introduces a "constant" register, decrease the priority
3495 of that register. Record this insn if the register is only used once
3496 more and the equivalence value is the same as our source.
3497
3498 The latter condition is checked for two reasons: First, it is an
3499 indication that it may be more efficient to actually emit the insn
3500 as written (if no registers are available, reload will substitute
3501 the equivalence). Secondly, it avoids problems with any registers
3502 dying in this insn whose death notes would be missed.
3503
3504 If we don't have a REG_EQUIV note, see if this insn is loading
3505 a register used only in one basic block from a MEM. If so, and the
3506 MEM remains unchanged for the life of the register, add a REG_EQUIV
3507 note. */
3508
3509 note = find_reg_note (insn, REG_EQUIV, NULL_RTX);
3510
3511 if (note == 0 && REG_BASIC_BLOCK (regno) >= NUM_FIXED_BLOCKS
3512 && MEM_P (SET_SRC (set))
3513 && validate_equiv_mem (insn, dest, SET_SRC (set)))
3514 note = set_unique_reg_note (insn, REG_EQUIV, copy_rtx (SET_SRC (set)));
3515
3516 if (note)
3517 {
3518 int regno = REGNO (dest);
3519 rtx x = XEXP (note, 0);
3520
3521 /* If we haven't done so, record for reload that this is an
3522 equivalencing insn. */
3523 if (!reg_equiv[regno].is_arg_equivalence)
55a2c322
VM
3524 ira_reg_equiv[regno].init_insns
3525 = gen_rtx_INSN_LIST (VOIDmode, insn,
3526 ira_reg_equiv[regno].init_insns);
2af2dbdc
VM
3527
3528 /* Record whether or not we created a REG_EQUIV note for a LABEL_REF.
3529 We might end up substituting the LABEL_REF for uses of the
3530 pseudo here or later. That kind of transformation may turn an
3531 indirect jump into a direct jump, in which case we must rerun the
3532 jump optimizer to ensure that the JUMP_LABEL fields are valid. */
3533 if (GET_CODE (x) == LABEL_REF
3534 || (GET_CODE (x) == CONST
3535 && GET_CODE (XEXP (x, 0)) == PLUS
3536 && (GET_CODE (XEXP (XEXP (x, 0), 0)) == LABEL_REF)))
3537 recorded_label_ref = 1;
3538
3539 reg_equiv[regno].replacement = x;
3540 reg_equiv[regno].src_p = &SET_SRC (set);
3541 reg_equiv[regno].loop_depth = loop_depth;
3542
3543 /* Don't mess with things live during setjmp. */
3544 if (REG_LIVE_LENGTH (regno) >= 0 && optimize)
3545 {
3546 /* Note that the statement below does not affect the priority
3547 in local-alloc! */
3548 REG_LIVE_LENGTH (regno) *= 2;
3549
3550 /* If the register is referenced exactly twice, meaning it is
3551 set once and used once, indicate that the reference may be
3552 replaced by the equivalence we computed above. Do this
3553 even if the register is only used in one block so that
3554 dependencies can be handled where the last register is
3555 used in a different block (i.e. HIGH / LO_SUM sequences)
3556 and to reduce the number of registers alive across
3557 calls. */
3558
3559 if (REG_N_REFS (regno) == 2
3560 && (rtx_equal_p (x, src)
3561 || ! equiv_init_varies_p (src))
3562 && NONJUMP_INSN_P (insn)
3563 && equiv_init_movable_p (PATTERN (insn), regno))
3564 reg_equiv[regno].replace = 1;
3565 }
3566 }
3567 }
3568 }
3569
3570 if (!optimize)
3571 goto out;
3572
3573 /* A second pass, to gather additional equivalences with memory. This needs
3574 to be done after we know which registers we are going to replace. */
3575
3576 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
3577 {
3578 rtx set, src, dest;
3579 unsigned regno;
3580
3581 if (! INSN_P (insn))
3582 continue;
3583
3584 set = single_set (insn);
3585 if (! set)
3586 continue;
3587
3588 dest = SET_DEST (set);
3589 src = SET_SRC (set);
3590
3591 /* If this sets a MEM to the contents of a REG that is only used
3592 in a single basic block, see if the register is always equivalent
3593 to that memory location and if moving the store from INSN to the
3594 insn that set REG is safe. If so, put a REG_EQUIV note on the
3595 initializing insn.
3596
3597 Don't add a REG_EQUIV note if the insn already has one. The existing
3598 REG_EQUIV is likely more useful than the one we are adding.
3599
3600 If one of the regs in the address has reg_equiv[REGNO].replace set,
3601 then we can't add this REG_EQUIV note. The reg_equiv[REGNO].replace
3602 optimization may move the set of this register immediately before
3603 insn, which puts it after reg_equiv[REGNO].init_insns, and hence
3604 the mention in the REG_EQUIV note would be to an uninitialized
3605 pseudo. */
3606
3607 if (MEM_P (dest) && REG_P (src)
3608 && (regno = REGNO (src)) >= FIRST_PSEUDO_REGISTER
3609 && REG_BASIC_BLOCK (regno) >= NUM_FIXED_BLOCKS
3610 && DF_REG_DEF_COUNT (regno) == 1
3611 && reg_equiv[regno].init_insns != 0
3612 && reg_equiv[regno].init_insns != const0_rtx
3613 && ! find_reg_note (XEXP (reg_equiv[regno].init_insns, 0),
3614 REG_EQUIV, NULL_RTX)
e3f9e0ac
WM
3615 && ! contains_replace_regs (XEXP (dest, 0))
3616 && ! pdx_subregs[regno])
2af2dbdc 3617 {
b2908ba6
DM
3618 rtx_insn *init_insn =
3619 as_a <rtx_insn *> (XEXP (reg_equiv[regno].init_insns, 0));
2af2dbdc
VM
3620 if (validate_equiv_mem (init_insn, src, dest)
3621 && ! memref_used_between_p (dest, init_insn, insn)
3622 /* Attaching a REG_EQUIV note will fail if INIT_INSN has
3623 multiple sets. */
3624 && set_unique_reg_note (init_insn, REG_EQUIV, copy_rtx (dest)))
3625 {
3626 /* This insn makes the equivalence, not the one initializing
3627 the register. */
55a2c322 3628 ira_reg_equiv[regno].init_insns
2af2dbdc
VM
3629 = gen_rtx_INSN_LIST (VOIDmode, insn, NULL_RTX);
3630 df_notes_rescan (init_insn);
3631 }
3632 }
3633 }
3634
3635 cleared_regs = BITMAP_ALLOC (NULL);
3636 /* Now scan all regs killed in an insn to see if any of them are
3637 registers only used that once. If so, see if we can replace the
3638 reference with the equivalent form. If we can, delete the
3639 initializing reference and this register will go away. If we
3640 can't replace the reference, and the initializing reference is
3641 within the same loop (or in an inner loop), then move the register
3642 initialization just before the use, so that they are in the same
3643 basic block. */
4f42035e 3644 FOR_EACH_BB_REVERSE_FN (bb, cfun)
2af2dbdc 3645 {
391886c8 3646 loop_depth = bb_loop_depth (bb);
2af2dbdc
VM
3647 for (insn = BB_END (bb);
3648 insn != PREV_INSN (BB_HEAD (bb));
3649 insn = PREV_INSN (insn))
3650 {
3651 rtx link;
3652
3653 if (! INSN_P (insn))
3654 continue;
3655
3656 /* Don't substitute into a non-local goto, this confuses CFG. */
3657 if (JUMP_P (insn)
3658 && find_reg_note (insn, REG_NON_LOCAL_GOTO, NULL_RTX))
3659 continue;
3660
3661 for (link = REG_NOTES (insn); link; link = XEXP (link, 1))
3662 {
3663 if (REG_NOTE_KIND (link) == REG_DEAD
3664 /* Make sure this insn still refers to the register. */
3665 && reg_mentioned_p (XEXP (link, 0), PATTERN (insn)))
3666 {
3667 int regno = REGNO (XEXP (link, 0));
3668 rtx equiv_insn;
3669
3670 if (! reg_equiv[regno].replace
0cad4827 3671 || reg_equiv[regno].loop_depth < loop_depth
f20f2613
VM
3672 /* There is no sense to move insns if live range
3673 shrinkage or register pressure-sensitive
3674 scheduling were done because it will not
3675 improve allocation but worsen insn schedule
3676 with a big probability. */
3677 || flag_live_range_shrinkage
0cad4827 3678 || (flag_sched_pressure && flag_schedule_insns))
2af2dbdc
VM
3679 continue;
3680
3681 /* reg_equiv[REGNO].replace gets set only when
3682 REG_N_REFS[REGNO] is 2, i.e. the register is set
55a2c322
VM
3683 once and used once. (If it were only set, but
3684 not used, flow would have deleted the setting
3685 insns.) Hence there can only be one insn in
3686 reg_equiv[REGNO].init_insns. */
2af2dbdc
VM
3687 gcc_assert (reg_equiv[regno].init_insns
3688 && !XEXP (reg_equiv[regno].init_insns, 1));
3689 equiv_insn = XEXP (reg_equiv[regno].init_insns, 0);
3690
3691 /* We may not move instructions that can throw, since
3692 that changes basic block boundaries and we are not
3693 prepared to adjust the CFG to match. */
3694 if (can_throw_internal (equiv_insn))
3695 continue;
3696
3697 if (asm_noperands (PATTERN (equiv_insn)) < 0
3698 && validate_replace_rtx (regno_reg_rtx[regno],
3699 *(reg_equiv[regno].src_p), insn))
3700 {
3701 rtx equiv_link;
3702 rtx last_link;
3703 rtx note;
3704
3705 /* Find the last note. */
3706 for (last_link = link; XEXP (last_link, 1);
3707 last_link = XEXP (last_link, 1))
3708 ;
3709
3710 /* Append the REG_DEAD notes from equiv_insn. */
3711 equiv_link = REG_NOTES (equiv_insn);
3712 while (equiv_link)
3713 {
3714 note = equiv_link;
3715 equiv_link = XEXP (equiv_link, 1);
3716 if (REG_NOTE_KIND (note) == REG_DEAD)
3717 {
3718 remove_note (equiv_insn, note);
3719 XEXP (last_link, 1) = note;
3720 XEXP (note, 1) = NULL_RTX;
3721 last_link = note;
3722 }
3723 }
3724
3725 remove_death (regno, insn);
3726 SET_REG_N_REFS (regno, 0);
3727 REG_FREQ (regno) = 0;
3728 delete_insn (equiv_insn);
3729
3730 reg_equiv[regno].init_insns
3731 = XEXP (reg_equiv[regno].init_insns, 1);
3732
0cc97fc5 3733 ira_reg_equiv[regno].init_insns = NULL;
2af2dbdc
VM
3734 bitmap_set_bit (cleared_regs, regno);
3735 }
3736 /* Move the initialization of the register to just before
3737 INSN. Update the flow information. */
b5b8b0ac 3738 else if (prev_nondebug_insn (insn) != equiv_insn)
2af2dbdc 3739 {
b2908ba6 3740 rtx_insn *new_insn;
2af2dbdc
VM
3741
3742 new_insn = emit_insn_before (PATTERN (equiv_insn), insn);
3743 REG_NOTES (new_insn) = REG_NOTES (equiv_insn);
3744 REG_NOTES (equiv_insn) = 0;
3745 /* Rescan it to process the notes. */
3746 df_insn_rescan (new_insn);
3747
3748 /* Make sure this insn is recognized before
3749 reload begins, otherwise
3750 eliminate_regs_in_insn will die. */
3751 INSN_CODE (new_insn) = INSN_CODE (equiv_insn);
3752
3753 delete_insn (equiv_insn);
3754
3755 XEXP (reg_equiv[regno].init_insns, 0) = new_insn;
3756
3757 REG_BASIC_BLOCK (regno) = bb->index;
3758 REG_N_CALLS_CROSSED (regno) = 0;
3759 REG_FREQ_CALLS_CROSSED (regno) = 0;
3760 REG_N_THROWING_CALLS_CROSSED (regno) = 0;
3761 REG_LIVE_LENGTH (regno) = 2;
3762
3763 if (insn == BB_HEAD (bb))
1130d5e3 3764 BB_HEAD (bb) = PREV_INSN (insn);
2af2dbdc 3765
55a2c322 3766 ira_reg_equiv[regno].init_insns
2af2dbdc
VM
3767 = gen_rtx_INSN_LIST (VOIDmode, new_insn, NULL_RTX);
3768 bitmap_set_bit (cleared_regs, regno);
3769 }
3770 }
3771 }
3772 }
3773 }
3774
3775 if (!bitmap_empty_p (cleared_regs))
3a6191b1 3776 {
11cd3bed 3777 FOR_EACH_BB_FN (bb, cfun)
3a6191b1 3778 {
3a6191b1
JJ
3779 bitmap_and_compl_into (DF_LR_IN (bb), cleared_regs);
3780 bitmap_and_compl_into (DF_LR_OUT (bb), cleared_regs);
bf744527
SB
3781 if (! df_live)
3782 continue;
3783 bitmap_and_compl_into (DF_LIVE_IN (bb), cleared_regs);
3784 bitmap_and_compl_into (DF_LIVE_OUT (bb), cleared_regs);
3a6191b1
JJ
3785 }
3786
3787 /* Last pass - adjust debug insns referencing cleared regs. */
3788 if (MAY_HAVE_DEBUG_INSNS)
3789 for (insn = get_insns (); insn; insn = NEXT_INSN (insn))
3790 if (DEBUG_INSN_P (insn))
3791 {
3792 rtx old_loc = INSN_VAR_LOCATION_LOC (insn);
3793 INSN_VAR_LOCATION_LOC (insn)
3794 = simplify_replace_fn_rtx (old_loc, NULL_RTX,
3795 adjust_cleared_regs,
3796 (void *) cleared_regs);
3797 if (old_loc != INSN_VAR_LOCATION_LOC (insn))
3798 df_insn_rescan (insn);
3799 }
3800 }
2af2dbdc
VM
3801
3802 BITMAP_FREE (cleared_regs);
3803
3804 out:
3805 /* Clean up. */
3806
3807 end_alias_analysis ();
3808 free (reg_equiv);
e3f9e0ac 3809 free (pdx_subregs);
2af2dbdc
VM
3810 return recorded_label_ref;
3811}
3812
3813\f
3814
55a2c322
VM
3815/* Set up fields memory, constant, and invariant from init_insns in
3816 the structures of array ira_reg_equiv. */
3817static void
3818setup_reg_equiv (void)
3819{
3820 int i;
0cc97fc5
DM
3821 rtx_insn_list *elem, *prev_elem, *next_elem;
3822 rtx_insn *insn;
3823 rtx set, x;
55a2c322
VM
3824
3825 for (i = FIRST_PSEUDO_REGISTER; i < ira_reg_equiv_len; i++)
5a107a0f
VM
3826 for (prev_elem = NULL, elem = ira_reg_equiv[i].init_insns;
3827 elem;
3828 prev_elem = elem, elem = next_elem)
55a2c322 3829 {
0cc97fc5
DM
3830 next_elem = elem->next ();
3831 insn = elem->insn ();
55a2c322
VM
3832 set = single_set (insn);
3833
3834 /* Init insns can set up equivalence when the reg is a destination or
3835 a source (in this case the destination is memory). */
3836 if (set != 0 && (REG_P (SET_DEST (set)) || REG_P (SET_SRC (set))))
3837 {
3838 if ((x = find_reg_note (insn, REG_EQUIV, NULL_RTX)) != NULL)
5a107a0f
VM
3839 {
3840 x = XEXP (x, 0);
3841 if (REG_P (SET_DEST (set))
3842 && REGNO (SET_DEST (set)) == (unsigned int) i
3843 && ! rtx_equal_p (SET_SRC (set), x) && MEM_P (x))
3844 {
3845 /* This insn reporting the equivalence but
3846 actually not setting it. Remove it from the
3847 list. */
3848 if (prev_elem == NULL)
3849 ira_reg_equiv[i].init_insns = next_elem;
3850 else
3851 XEXP (prev_elem, 1) = next_elem;
3852 elem = prev_elem;
3853 }
3854 }
55a2c322
VM
3855 else if (REG_P (SET_DEST (set))
3856 && REGNO (SET_DEST (set)) == (unsigned int) i)
3857 x = SET_SRC (set);
3858 else
3859 {
3860 gcc_assert (REG_P (SET_SRC (set))
3861 && REGNO (SET_SRC (set)) == (unsigned int) i);
3862 x = SET_DEST (set);
3863 }
3864 if (! function_invariant_p (x)
3865 || ! flag_pic
3866 /* A function invariant is often CONSTANT_P but may
3867 include a register. We promise to only pass
3868 CONSTANT_P objects to LEGITIMATE_PIC_OPERAND_P. */
3869 || (CONSTANT_P (x) && LEGITIMATE_PIC_OPERAND_P (x)))
3870 {
3871 /* It can happen that a REG_EQUIV note contains a MEM
3872 that is not a legitimate memory operand. As later
3873 stages of reload assume that all addresses found in
3874 the lra_regno_equiv_* arrays were originally
3875 legitimate, we ignore such REG_EQUIV notes. */
3876 if (memory_operand (x, VOIDmode))
3877 {
3878 ira_reg_equiv[i].defined_p = true;
3879 ira_reg_equiv[i].memory = x;
3880 continue;
3881 }
3882 else if (function_invariant_p (x))
3883 {
3884 enum machine_mode mode;
3885
3886 mode = GET_MODE (SET_DEST (set));
3887 if (GET_CODE (x) == PLUS
3888 || x == frame_pointer_rtx || x == arg_pointer_rtx)
3889 /* This is PLUS of frame pointer and a constant,
3890 or fp, or argp. */
3891 ira_reg_equiv[i].invariant = x;
3892 else if (targetm.legitimate_constant_p (mode, x))
3893 ira_reg_equiv[i].constant = x;
3894 else
3895 {
3896 ira_reg_equiv[i].memory = force_const_mem (mode, x);
3897 if (ira_reg_equiv[i].memory == NULL_RTX)
3898 {
3899 ira_reg_equiv[i].defined_p = false;
0cc97fc5 3900 ira_reg_equiv[i].init_insns = NULL;
55a2c322
VM
3901 break;
3902 }
3903 }
3904 ira_reg_equiv[i].defined_p = true;
3905 continue;
3906 }
3907 }
3908 }
3909 ira_reg_equiv[i].defined_p = false;
0cc97fc5 3910 ira_reg_equiv[i].init_insns = NULL;
55a2c322
VM
3911 break;
3912 }
3913}
3914
3915\f
3916
2af2dbdc
VM
3917/* Print chain C to FILE. */
3918static void
3919print_insn_chain (FILE *file, struct insn_chain *c)
3920{
c3284718 3921 fprintf (file, "insn=%d, ", INSN_UID (c->insn));
2af2dbdc
VM
3922 bitmap_print (file, &c->live_throughout, "live_throughout: ", ", ");
3923 bitmap_print (file, &c->dead_or_set, "dead_or_set: ", "\n");
3924}
3925
3926
3927/* Print all reload_insn_chains to FILE. */
3928static void
3929print_insn_chains (FILE *file)
3930{
3931 struct insn_chain *c;
3932 for (c = reload_insn_chain; c ; c = c->next)
3933 print_insn_chain (file, c);
3934}
3935
3936/* Return true if pseudo REGNO should be added to set live_throughout
3937 or dead_or_set of the insn chains for reload consideration. */
3938static bool
3939pseudo_for_reload_consideration_p (int regno)
3940{
3941 /* Consider spilled pseudos too for IRA because they still have a
3942 chance to get hard-registers in the reload when IRA is used. */
b100151b 3943 return (reg_renumber[regno] >= 0 || ira_conflicts_p);
2af2dbdc
VM
3944}
3945
3946/* Init LIVE_SUBREGS[ALLOCNUM] and LIVE_SUBREGS_USED[ALLOCNUM] using
3947 REG to the number of nregs, and INIT_VALUE to get the
3948 initialization. ALLOCNUM need not be the regno of REG. */
3949static void
3950init_live_subregs (bool init_value, sbitmap *live_subregs,
cee784f5 3951 bitmap live_subregs_used, int allocnum, rtx reg)
2af2dbdc
VM
3952{
3953 unsigned int regno = REGNO (SUBREG_REG (reg));
3954 int size = GET_MODE_SIZE (GET_MODE (regno_reg_rtx[regno]));
3955
3956 gcc_assert (size > 0);
3957
3958 /* Been there, done that. */
cee784f5 3959 if (bitmap_bit_p (live_subregs_used, allocnum))
2af2dbdc
VM
3960 return;
3961
cee784f5 3962 /* Create a new one. */
2af2dbdc
VM
3963 if (live_subregs[allocnum] == NULL)
3964 live_subregs[allocnum] = sbitmap_alloc (size);
3965
3966 /* If the entire reg was live before blasting into subregs, we need
3967 to init all of the subregs to ones else init to 0. */
3968 if (init_value)
f61e445a 3969 bitmap_ones (live_subregs[allocnum]);
b8698a0f 3970 else
f61e445a 3971 bitmap_clear (live_subregs[allocnum]);
2af2dbdc 3972
cee784f5 3973 bitmap_set_bit (live_subregs_used, allocnum);
2af2dbdc
VM
3974}
3975
3976/* Walk the insns of the current function and build reload_insn_chain,
3977 and record register life information. */
3978static void
3979build_insn_chain (void)
3980{
3981 unsigned int i;
3982 struct insn_chain **p = &reload_insn_chain;
3983 basic_block bb;
3984 struct insn_chain *c = NULL;
3985 struct insn_chain *next = NULL;
3986 bitmap live_relevant_regs = BITMAP_ALLOC (NULL);
3987 bitmap elim_regset = BITMAP_ALLOC (NULL);
3988 /* live_subregs is a vector used to keep accurate information about
3989 which hardregs are live in multiword pseudos. live_subregs and
3990 live_subregs_used are indexed by pseudo number. The live_subreg
3991 entry for a particular pseudo is only used if the corresponding
cee784f5
SB
3992 element is non zero in live_subregs_used. The sbitmap size of
3993 live_subreg[allocno] is number of bytes that the pseudo can
2af2dbdc
VM
3994 occupy. */
3995 sbitmap *live_subregs = XCNEWVEC (sbitmap, max_regno);
cee784f5 3996 bitmap live_subregs_used = BITMAP_ALLOC (NULL);
2af2dbdc
VM
3997
3998 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
3999 if (TEST_HARD_REG_BIT (eliminable_regset, i))
4000 bitmap_set_bit (elim_regset, i);
4f42035e 4001 FOR_EACH_BB_REVERSE_FN (bb, cfun)
2af2dbdc
VM
4002 {
4003 bitmap_iterator bi;
070a1983 4004 rtx_insn *insn;
b8698a0f 4005
2af2dbdc 4006 CLEAR_REG_SET (live_relevant_regs);
cee784f5 4007 bitmap_clear (live_subregs_used);
b8698a0f 4008
bf744527 4009 EXECUTE_IF_SET_IN_BITMAP (df_get_live_out (bb), 0, i, bi)
2af2dbdc
VM
4010 {
4011 if (i >= FIRST_PSEUDO_REGISTER)
4012 break;
4013 bitmap_set_bit (live_relevant_regs, i);
4014 }
4015
bf744527 4016 EXECUTE_IF_SET_IN_BITMAP (df_get_live_out (bb),
2af2dbdc
VM
4017 FIRST_PSEUDO_REGISTER, i, bi)
4018 {
4019 if (pseudo_for_reload_consideration_p (i))
4020 bitmap_set_bit (live_relevant_regs, i);
4021 }
4022
4023 FOR_BB_INSNS_REVERSE (bb, insn)
4024 {
4025 if (!NOTE_P (insn) && !BARRIER_P (insn))
4026 {
bfac633a
RS
4027 struct df_insn_info *insn_info = DF_INSN_INFO_GET (insn);
4028 df_ref def, use;
2af2dbdc
VM
4029
4030 c = new_insn_chain ();
4031 c->next = next;
4032 next = c;
4033 *p = c;
4034 p = &c->prev;
b8698a0f 4035
2af2dbdc
VM
4036 c->insn = insn;
4037 c->block = bb->index;
4038
4b71920a 4039 if (NONDEBUG_INSN_P (insn))
bfac633a 4040 FOR_EACH_INSN_INFO_DEF (def, insn_info)
2af2dbdc 4041 {
2af2dbdc 4042 unsigned int regno = DF_REF_REGNO (def);
b8698a0f 4043
2af2dbdc
VM
4044 /* Ignore may clobbers because these are generated
4045 from calls. However, every other kind of def is
4046 added to dead_or_set. */
4047 if (!DF_REF_FLAGS_IS_SET (def, DF_REF_MAY_CLOBBER))
4048 {
4049 if (regno < FIRST_PSEUDO_REGISTER)
4050 {
4051 if (!fixed_regs[regno])
4052 bitmap_set_bit (&c->dead_or_set, regno);
4053 }
4054 else if (pseudo_for_reload_consideration_p (regno))
4055 bitmap_set_bit (&c->dead_or_set, regno);
4056 }
4057
4058 if ((regno < FIRST_PSEUDO_REGISTER
4059 || reg_renumber[regno] >= 0
4060 || ira_conflicts_p)
4061 && (!DF_REF_FLAGS_IS_SET (def, DF_REF_CONDITIONAL)))
4062 {
4063 rtx reg = DF_REF_REG (def);
4064
4065 /* We can model subregs, but not if they are
4066 wrapped in ZERO_EXTRACTS. */
4067 if (GET_CODE (reg) == SUBREG
4068 && !DF_REF_FLAGS_IS_SET (def, DF_REF_ZERO_EXTRACT))
4069 {
4070 unsigned int start = SUBREG_BYTE (reg);
b8698a0f 4071 unsigned int last = start
2af2dbdc
VM
4072 + GET_MODE_SIZE (GET_MODE (reg));
4073
4074 init_live_subregs
b8698a0f 4075 (bitmap_bit_p (live_relevant_regs, regno),
2af2dbdc
VM
4076 live_subregs, live_subregs_used, regno, reg);
4077
4078 if (!DF_REF_FLAGS_IS_SET
4079 (def, DF_REF_STRICT_LOW_PART))
4080 {
4081 /* Expand the range to cover entire words.
4082 Bytes added here are "don't care". */
4083 start
4084 = start / UNITS_PER_WORD * UNITS_PER_WORD;
4085 last = ((last + UNITS_PER_WORD - 1)
4086 / UNITS_PER_WORD * UNITS_PER_WORD);
4087 }
4088
4089 /* Ignore the paradoxical bits. */
cee784f5
SB
4090 if (last > SBITMAP_SIZE (live_subregs[regno]))
4091 last = SBITMAP_SIZE (live_subregs[regno]);
2af2dbdc
VM
4092
4093 while (start < last)
4094 {
d7c028c0 4095 bitmap_clear_bit (live_subregs[regno], start);
2af2dbdc
VM
4096 start++;
4097 }
b8698a0f 4098
f61e445a 4099 if (bitmap_empty_p (live_subregs[regno]))
2af2dbdc 4100 {
cee784f5 4101 bitmap_clear_bit (live_subregs_used, regno);
2af2dbdc
VM
4102 bitmap_clear_bit (live_relevant_regs, regno);
4103 }
4104 else
4105 /* Set live_relevant_regs here because
4106 that bit has to be true to get us to
4107 look at the live_subregs fields. */
4108 bitmap_set_bit (live_relevant_regs, regno);
4109 }
4110 else
4111 {
4112 /* DF_REF_PARTIAL is generated for
4113 subregs, STRICT_LOW_PART, and
4114 ZERO_EXTRACT. We handle the subreg
4115 case above so here we have to keep from
4116 modeling the def as a killing def. */
4117 if (!DF_REF_FLAGS_IS_SET (def, DF_REF_PARTIAL))
4118 {
cee784f5 4119 bitmap_clear_bit (live_subregs_used, regno);
2af2dbdc 4120 bitmap_clear_bit (live_relevant_regs, regno);
2af2dbdc
VM
4121 }
4122 }
4123 }
4124 }
b8698a0f 4125
2af2dbdc
VM
4126 bitmap_and_compl_into (live_relevant_regs, elim_regset);
4127 bitmap_copy (&c->live_throughout, live_relevant_regs);
4128
4b71920a 4129 if (NONDEBUG_INSN_P (insn))
bfac633a 4130 FOR_EACH_INSN_INFO_USE (use, insn_info)
2af2dbdc 4131 {
2af2dbdc
VM
4132 unsigned int regno = DF_REF_REGNO (use);
4133 rtx reg = DF_REF_REG (use);
b8698a0f 4134
2af2dbdc
VM
4135 /* DF_REF_READ_WRITE on a use means that this use
4136 is fabricated from a def that is a partial set
4137 to a multiword reg. Here, we only model the
4138 subreg case that is not wrapped in ZERO_EXTRACT
4139 precisely so we do not need to look at the
4140 fabricated use. */
b8698a0f
L
4141 if (DF_REF_FLAGS_IS_SET (use, DF_REF_READ_WRITE)
4142 && !DF_REF_FLAGS_IS_SET (use, DF_REF_ZERO_EXTRACT)
2af2dbdc
VM
4143 && DF_REF_FLAGS_IS_SET (use, DF_REF_SUBREG))
4144 continue;
b8698a0f 4145
2af2dbdc
VM
4146 /* Add the last use of each var to dead_or_set. */
4147 if (!bitmap_bit_p (live_relevant_regs, regno))
4148 {
4149 if (regno < FIRST_PSEUDO_REGISTER)
4150 {
4151 if (!fixed_regs[regno])
4152 bitmap_set_bit (&c->dead_or_set, regno);
4153 }
4154 else if (pseudo_for_reload_consideration_p (regno))
4155 bitmap_set_bit (&c->dead_or_set, regno);
4156 }
b8698a0f 4157
2af2dbdc
VM
4158 if (regno < FIRST_PSEUDO_REGISTER
4159 || pseudo_for_reload_consideration_p (regno))
4160 {
4161 if (GET_CODE (reg) == SUBREG
4162 && !DF_REF_FLAGS_IS_SET (use,
4163 DF_REF_SIGN_EXTRACT
b8698a0f 4164 | DF_REF_ZERO_EXTRACT))
2af2dbdc
VM
4165 {
4166 unsigned int start = SUBREG_BYTE (reg);
b8698a0f 4167 unsigned int last = start
2af2dbdc 4168 + GET_MODE_SIZE (GET_MODE (reg));
b8698a0f 4169
2af2dbdc 4170 init_live_subregs
b8698a0f 4171 (bitmap_bit_p (live_relevant_regs, regno),
2af2dbdc 4172 live_subregs, live_subregs_used, regno, reg);
b8698a0f 4173
2af2dbdc 4174 /* Ignore the paradoxical bits. */
cee784f5
SB
4175 if (last > SBITMAP_SIZE (live_subregs[regno]))
4176 last = SBITMAP_SIZE (live_subregs[regno]);
2af2dbdc
VM
4177
4178 while (start < last)
4179 {
d7c028c0 4180 bitmap_set_bit (live_subregs[regno], start);
2af2dbdc
VM
4181 start++;
4182 }
4183 }
4184 else
4185 /* Resetting the live_subregs_used is
4186 effectively saying do not use the subregs
4187 because we are reading the whole
4188 pseudo. */
cee784f5 4189 bitmap_clear_bit (live_subregs_used, regno);
2af2dbdc
VM
4190 bitmap_set_bit (live_relevant_regs, regno);
4191 }
4192 }
4193 }
4194 }
4195
4196 /* FIXME!! The following code is a disaster. Reload needs to see the
4197 labels and jump tables that are just hanging out in between
4198 the basic blocks. See pr33676. */
4199 insn = BB_HEAD (bb);
b8698a0f 4200
2af2dbdc 4201 /* Skip over the barriers and cruft. */
b8698a0f 4202 while (insn && (BARRIER_P (insn) || NOTE_P (insn)
2af2dbdc
VM
4203 || BLOCK_FOR_INSN (insn) == bb))
4204 insn = PREV_INSN (insn);
b8698a0f 4205
2af2dbdc
VM
4206 /* While we add anything except barriers and notes, the focus is
4207 to get the labels and jump tables into the
4208 reload_insn_chain. */
4209 while (insn)
4210 {
4211 if (!NOTE_P (insn) && !BARRIER_P (insn))
4212 {
4213 if (BLOCK_FOR_INSN (insn))
4214 break;
b8698a0f 4215
2af2dbdc
VM
4216 c = new_insn_chain ();
4217 c->next = next;
4218 next = c;
4219 *p = c;
4220 p = &c->prev;
b8698a0f 4221
2af2dbdc
VM
4222 /* The block makes no sense here, but it is what the old
4223 code did. */
4224 c->block = bb->index;
4225 c->insn = insn;
4226 bitmap_copy (&c->live_throughout, live_relevant_regs);
b8698a0f 4227 }
2af2dbdc
VM
4228 insn = PREV_INSN (insn);
4229 }
4230 }
4231
2af2dbdc
VM
4232 reload_insn_chain = c;
4233 *p = NULL;
4234
cee784f5
SB
4235 for (i = 0; i < (unsigned int) max_regno; i++)
4236 if (live_subregs[i] != NULL)
4237 sbitmap_free (live_subregs[i]);
2af2dbdc 4238 free (live_subregs);
cee784f5 4239 BITMAP_FREE (live_subregs_used);
2af2dbdc
VM
4240 BITMAP_FREE (live_relevant_regs);
4241 BITMAP_FREE (elim_regset);
4242
4243 if (dump_file)
4244 print_insn_chains (dump_file);
4245}
acf41a74
BS
4246 \f
4247/* Examine the rtx found in *LOC, which is read or written to as determined
4248 by TYPE. Return false if we find a reason why an insn containing this
4249 rtx should not be moved (such as accesses to non-constant memory), true
4250 otherwise. */
4251static bool
4252rtx_moveable_p (rtx *loc, enum op_type type)
4253{
4254 const char *fmt;
4255 rtx x = *loc;
4256 enum rtx_code code = GET_CODE (x);
4257 int i, j;
4258
4259 code = GET_CODE (x);
4260 switch (code)
4261 {
4262 case CONST:
d8116890 4263 CASE_CONST_ANY:
acf41a74
BS
4264 case SYMBOL_REF:
4265 case LABEL_REF:
4266 return true;
4267
4268 case PC:
4269 return type == OP_IN;
4270
4271 case CC0:
4272 return false;
4273
4274 case REG:
4275 if (x == frame_pointer_rtx)
4276 return true;
4277 if (HARD_REGISTER_P (x))
4278 return false;
4279
4280 return true;
4281
4282 case MEM:
4283 if (type == OP_IN && MEM_READONLY_P (x))
4284 return rtx_moveable_p (&XEXP (x, 0), OP_IN);
4285 return false;
4286
4287 case SET:
4288 return (rtx_moveable_p (&SET_SRC (x), OP_IN)
4289 && rtx_moveable_p (&SET_DEST (x), OP_OUT));
4290
4291 case STRICT_LOW_PART:
4292 return rtx_moveable_p (&XEXP (x, 0), OP_OUT);
4293
4294 case ZERO_EXTRACT:
4295 case SIGN_EXTRACT:
4296 return (rtx_moveable_p (&XEXP (x, 0), type)
4297 && rtx_moveable_p (&XEXP (x, 1), OP_IN)
4298 && rtx_moveable_p (&XEXP (x, 2), OP_IN));
4299
4300 case CLOBBER:
4301 return rtx_moveable_p (&SET_DEST (x), OP_OUT);
4302
4303 default:
4304 break;
4305 }
4306
4307 fmt = GET_RTX_FORMAT (code);
4308 for (i = GET_RTX_LENGTH (code) - 1; i >= 0; i--)
4309 {
4310 if (fmt[i] == 'e')
4311 {
4312 if (!rtx_moveable_p (&XEXP (x, i), type))
4313 return false;
4314 }
4315 else if (fmt[i] == 'E')
4316 for (j = XVECLEN (x, i) - 1; j >= 0; j--)
4317 {
4318 if (!rtx_moveable_p (&XVECEXP (x, i, j), type))
4319 return false;
4320 }
4321 }
4322 return true;
4323}
4324
4325/* A wrapper around dominated_by_p, which uses the information in UID_LUID
4326 to give dominance relationships between two insns I1 and I2. */
4327static bool
4328insn_dominated_by_p (rtx i1, rtx i2, int *uid_luid)
4329{
4330 basic_block bb1 = BLOCK_FOR_INSN (i1);
4331 basic_block bb2 = BLOCK_FOR_INSN (i2);
4332
4333 if (bb1 == bb2)
4334 return uid_luid[INSN_UID (i2)] < uid_luid[INSN_UID (i1)];
4335 return dominated_by_p (CDI_DOMINATORS, bb1, bb2);
4336}
4337
4338/* Record the range of register numbers added by find_moveable_pseudos. */
4339int first_moveable_pseudo, last_moveable_pseudo;
4340
4341/* These two vectors hold data for every register added by
4342 find_movable_pseudos, with index 0 holding data for the
4343 first_moveable_pseudo. */
4344/* The original home register. */
9771b263 4345static vec<rtx> pseudo_replaced_reg;
acf41a74
BS
4346
4347/* Look for instances where we have an instruction that is known to increase
4348 register pressure, and whose result is not used immediately. If it is
4349 possible to move the instruction downwards to just before its first use,
4350 split its lifetime into two ranges. We create a new pseudo to compute the
4351 value, and emit a move instruction just before the first use. If, after
4352 register allocation, the new pseudo remains unallocated, the function
4353 move_unallocated_pseudos then deletes the move instruction and places
4354 the computation just before the first use.
4355
4356 Such a move is safe and profitable if all the input registers remain live
4357 and unchanged between the original computation and its first use. In such
4358 a situation, the computation is known to increase register pressure, and
4359 moving it is known to at least not worsen it.
4360
4361 We restrict moves to only those cases where a register remains unallocated,
4362 in order to avoid interfering too much with the instruction schedule. As
4363 an exception, we may move insns which only modify their input register
4364 (typically induction variables), as this increases the freedom for our
4365 intended transformation, and does not limit the second instruction
4366 scheduler pass. */
4367
4368static void
4369find_moveable_pseudos (void)
4370{
4371 unsigned i;
4372 int max_regs = max_reg_num ();
4373 int max_uid = get_max_uid ();
4374 basic_block bb;
4375 int *uid_luid = XNEWVEC (int, max_uid);
070a1983 4376 rtx_insn **closest_uses = XNEWVEC (rtx_insn *, max_regs);
acf41a74 4377 /* A set of registers which are live but not modified throughout a block. */
8b1c6fd7
DM
4378 bitmap_head *bb_transp_live = XNEWVEC (bitmap_head,
4379 last_basic_block_for_fn (cfun));
acf41a74 4380 /* A set of registers which only exist in a given basic block. */
8b1c6fd7
DM
4381 bitmap_head *bb_local = XNEWVEC (bitmap_head,
4382 last_basic_block_for_fn (cfun));
acf41a74
BS
4383 /* A set of registers which are set once, in an instruction that can be
4384 moved freely downwards, but are otherwise transparent to a block. */
8b1c6fd7
DM
4385 bitmap_head *bb_moveable_reg_sets = XNEWVEC (bitmap_head,
4386 last_basic_block_for_fn (cfun));
acf41a74
BS
4387 bitmap_head live, used, set, interesting, unusable_as_input;
4388 bitmap_iterator bi;
4389 bitmap_initialize (&interesting, 0);
4390
4391 first_moveable_pseudo = max_regs;
9771b263
DN
4392 pseudo_replaced_reg.release ();
4393 pseudo_replaced_reg.safe_grow_cleared (max_regs);
acf41a74 4394
2d73cc45
MJ
4395 df_analyze ();
4396 calculate_dominance_info (CDI_DOMINATORS);
4397
acf41a74
BS
4398 i = 0;
4399 bitmap_initialize (&live, 0);
4400 bitmap_initialize (&used, 0);
4401 bitmap_initialize (&set, 0);
4402 bitmap_initialize (&unusable_as_input, 0);
11cd3bed 4403 FOR_EACH_BB_FN (bb, cfun)
acf41a74 4404 {
070a1983 4405 rtx_insn *insn;
acf41a74
BS
4406 bitmap transp = bb_transp_live + bb->index;
4407 bitmap moveable = bb_moveable_reg_sets + bb->index;
4408 bitmap local = bb_local + bb->index;
4409
4410 bitmap_initialize (local, 0);
4411 bitmap_initialize (transp, 0);
4412 bitmap_initialize (moveable, 0);
4413 bitmap_copy (&live, df_get_live_out (bb));
4414 bitmap_and_into (&live, df_get_live_in (bb));
4415 bitmap_copy (transp, &live);
4416 bitmap_clear (moveable);
4417 bitmap_clear (&live);
4418 bitmap_clear (&used);
4419 bitmap_clear (&set);
4420 FOR_BB_INSNS (bb, insn)
4421 if (NONDEBUG_INSN_P (insn))
4422 {
bfac633a 4423 df_insn_info *insn_info = DF_INSN_INFO_GET (insn);
bfac633a 4424 df_ref def, use;
acf41a74
BS
4425
4426 uid_luid[INSN_UID (insn)] = i++;
4427
74e59b6c
RS
4428 def = df_single_def (insn_info);
4429 use = df_single_use (insn_info);
4430 if (use
4431 && def
4432 && DF_REF_REGNO (use) == DF_REF_REGNO (def)
4433 && !bitmap_bit_p (&set, DF_REF_REGNO (use))
acf41a74
BS
4434 && rtx_moveable_p (&PATTERN (insn), OP_IN))
4435 {
74e59b6c 4436 unsigned regno = DF_REF_REGNO (use);
acf41a74
BS
4437 bitmap_set_bit (moveable, regno);
4438 bitmap_set_bit (&set, regno);
4439 bitmap_set_bit (&used, regno);
4440 bitmap_clear_bit (transp, regno);
4441 continue;
4442 }
bfac633a 4443 FOR_EACH_INSN_INFO_USE (use, insn_info)
acf41a74 4444 {
bfac633a 4445 unsigned regno = DF_REF_REGNO (use);
acf41a74
BS
4446 bitmap_set_bit (&used, regno);
4447 if (bitmap_clear_bit (moveable, regno))
4448 bitmap_clear_bit (transp, regno);
acf41a74
BS
4449 }
4450
bfac633a 4451 FOR_EACH_INSN_INFO_DEF (def, insn_info)
acf41a74 4452 {
bfac633a 4453 unsigned regno = DF_REF_REGNO (def);
acf41a74
BS
4454 bitmap_set_bit (&set, regno);
4455 bitmap_clear_bit (transp, regno);
4456 bitmap_clear_bit (moveable, regno);
acf41a74
BS
4457 }
4458 }
4459 }
4460
4461 bitmap_clear (&live);
4462 bitmap_clear (&used);
4463 bitmap_clear (&set);
4464
11cd3bed 4465 FOR_EACH_BB_FN (bb, cfun)
acf41a74
BS
4466 {
4467 bitmap local = bb_local + bb->index;
070a1983 4468 rtx_insn *insn;
acf41a74
BS
4469
4470 FOR_BB_INSNS (bb, insn)
4471 if (NONDEBUG_INSN_P (insn))
4472 {
74e59b6c 4473 df_insn_info *insn_info = DF_INSN_INFO_GET (insn);
070a1983
DM
4474 rtx_insn *def_insn;
4475 rtx closest_use, note;
74e59b6c 4476 df_ref def, use;
acf41a74
BS
4477 unsigned regno;
4478 bool all_dominated, all_local;
4479 enum machine_mode mode;
4480
74e59b6c 4481 def = df_single_def (insn_info);
acf41a74 4482 /* There must be exactly one def in this insn. */
74e59b6c 4483 if (!def || !single_set (insn))
acf41a74
BS
4484 continue;
4485 /* This must be the only definition of the reg. We also limit
4486 which modes we deal with so that we can assume we can generate
4487 move instructions. */
4488 regno = DF_REF_REGNO (def);
4489 mode = GET_MODE (DF_REF_REG (def));
4490 if (DF_REG_DEF_COUNT (regno) != 1
4491 || !DF_REF_INSN_INFO (def)
4492 || HARD_REGISTER_NUM_P (regno)
aa44c80c 4493 || DF_REG_EQ_USE_COUNT (regno) > 0
acf41a74
BS
4494 || (!INTEGRAL_MODE_P (mode) && !FLOAT_MODE_P (mode)))
4495 continue;
4496 def_insn = DF_REF_INSN (def);
4497
4498 for (note = REG_NOTES (def_insn); note; note = XEXP (note, 1))
4499 if (REG_NOTE_KIND (note) == REG_EQUIV && MEM_P (XEXP (note, 0)))
4500 break;
4501
4502 if (note)
4503 {
4504 if (dump_file)
4505 fprintf (dump_file, "Ignoring reg %d, has equiv memory\n",
4506 regno);
4507 bitmap_set_bit (&unusable_as_input, regno);
4508 continue;
4509 }
4510
4511 use = DF_REG_USE_CHAIN (regno);
4512 all_dominated = true;
4513 all_local = true;
4514 closest_use = NULL_RTX;
4515 for (; use; use = DF_REF_NEXT_REG (use))
4516 {
070a1983 4517 rtx_insn *insn;
acf41a74
BS
4518 if (!DF_REF_INSN_INFO (use))
4519 {
4520 all_dominated = false;
4521 all_local = false;
4522 break;
4523 }
4524 insn = DF_REF_INSN (use);
4525 if (DEBUG_INSN_P (insn))
4526 continue;
4527 if (BLOCK_FOR_INSN (insn) != BLOCK_FOR_INSN (def_insn))
4528 all_local = false;
4529 if (!insn_dominated_by_p (insn, def_insn, uid_luid))
4530 all_dominated = false;
4531 if (closest_use != insn && closest_use != const0_rtx)
4532 {
4533 if (closest_use == NULL_RTX)
4534 closest_use = insn;
4535 else if (insn_dominated_by_p (closest_use, insn, uid_luid))
4536 closest_use = insn;
4537 else if (!insn_dominated_by_p (insn, closest_use, uid_luid))
4538 closest_use = const0_rtx;
4539 }
4540 }
4541 if (!all_dominated)
4542 {
4543 if (dump_file)
4544 fprintf (dump_file, "Reg %d not all uses dominated by set\n",
4545 regno);
4546 continue;
4547 }
4548 if (all_local)
4549 bitmap_set_bit (local, regno);
4550 if (closest_use == const0_rtx || closest_use == NULL
4551 || next_nonnote_nondebug_insn (def_insn) == closest_use)
4552 {
4553 if (dump_file)
4554 fprintf (dump_file, "Reg %d uninteresting%s\n", regno,
4555 closest_use == const0_rtx || closest_use == NULL
4556 ? " (no unique first use)" : "");
4557 continue;
4558 }
4559#ifdef HAVE_cc0
4560 if (reg_referenced_p (cc0_rtx, PATTERN (closest_use)))
4561 {
4562 if (dump_file)
4563 fprintf (dump_file, "Reg %d: closest user uses cc0\n",
4564 regno);
4565 continue;
4566 }
4567#endif
4568 bitmap_set_bit (&interesting, regno);
070a1983
DM
4569 /* If we get here, we know closest_use is a non-NULL insn
4570 (as opposed to const_0_rtx). */
4571 closest_uses[regno] = as_a <rtx_insn *> (closest_use);
acf41a74
BS
4572
4573 if (dump_file && (all_local || all_dominated))
4574 {
4575 fprintf (dump_file, "Reg %u:", regno);
4576 if (all_local)
4577 fprintf (dump_file, " local to bb %d", bb->index);
4578 if (all_dominated)
4579 fprintf (dump_file, " def dominates all uses");
4580 if (closest_use != const0_rtx)
4581 fprintf (dump_file, " has unique first use");
4582 fputs ("\n", dump_file);
4583 }
4584 }
4585 }
4586
4587 EXECUTE_IF_SET_IN_BITMAP (&interesting, 0, i, bi)
4588 {
4589 df_ref def = DF_REG_DEF_CHAIN (i);
070a1983 4590 rtx_insn *def_insn = DF_REF_INSN (def);
acf41a74
BS
4591 basic_block def_block = BLOCK_FOR_INSN (def_insn);
4592 bitmap def_bb_local = bb_local + def_block->index;
4593 bitmap def_bb_moveable = bb_moveable_reg_sets + def_block->index;
4594 bitmap def_bb_transp = bb_transp_live + def_block->index;
4595 bool local_to_bb_p = bitmap_bit_p (def_bb_local, i);
070a1983 4596 rtx_insn *use_insn = closest_uses[i];
bfac633a 4597 df_ref use;
acf41a74
BS
4598 bool all_ok = true;
4599 bool all_transp = true;
4600
4601 if (!REG_P (DF_REF_REG (def)))
4602 continue;
4603
4604 if (!local_to_bb_p)
4605 {
4606 if (dump_file)
4607 fprintf (dump_file, "Reg %u not local to one basic block\n",
4608 i);
4609 continue;
4610 }
4611 if (reg_equiv_init (i) != NULL_RTX)
4612 {
4613 if (dump_file)
4614 fprintf (dump_file, "Ignoring reg %u with equiv init insn\n",
4615 i);
4616 continue;
4617 }
4618 if (!rtx_moveable_p (&PATTERN (def_insn), OP_IN))
4619 {
4620 if (dump_file)
4621 fprintf (dump_file, "Found def insn %d for %d to be not moveable\n",
4622 INSN_UID (def_insn), i);
4623 continue;
4624 }
4625 if (dump_file)
4626 fprintf (dump_file, "Examining insn %d, def for %d\n",
4627 INSN_UID (def_insn), i);
bfac633a 4628 FOR_EACH_INSN_USE (use, def_insn)
acf41a74 4629 {
acf41a74
BS
4630 unsigned regno = DF_REF_REGNO (use);
4631 if (bitmap_bit_p (&unusable_as_input, regno))
4632 {
4633 all_ok = false;
4634 if (dump_file)
4635 fprintf (dump_file, " found unusable input reg %u.\n", regno);
4636 break;
4637 }
4638 if (!bitmap_bit_p (def_bb_transp, regno))
4639 {
4640 if (bitmap_bit_p (def_bb_moveable, regno)
4641 && !control_flow_insn_p (use_insn)
4642#ifdef HAVE_cc0
4643 && !sets_cc0_p (use_insn)
4644#endif
4645 )
4646 {
4647 if (modified_between_p (DF_REF_REG (use), def_insn, use_insn))
4648 {
070a1983 4649 rtx_insn *x = NEXT_INSN (def_insn);
acf41a74
BS
4650 while (!modified_in_p (DF_REF_REG (use), x))
4651 {
4652 gcc_assert (x != use_insn);
4653 x = NEXT_INSN (x);
4654 }
4655 if (dump_file)
4656 fprintf (dump_file, " input reg %u modified but insn %d moveable\n",
4657 regno, INSN_UID (x));
4658 emit_insn_after (PATTERN (x), use_insn);
4659 set_insn_deleted (x);
4660 }
4661 else
4662 {
4663 if (dump_file)
4664 fprintf (dump_file, " input reg %u modified between def and use\n",
4665 regno);
4666 all_transp = false;
4667 }
4668 }
4669 else
4670 all_transp = false;
4671 }
acf41a74
BS
4672 }
4673 if (!all_ok)
4674 continue;
4675 if (!dbg_cnt (ira_move))
4676 break;
4677 if (dump_file)
4678 fprintf (dump_file, " all ok%s\n", all_transp ? " and transp" : "");
4679
4680 if (all_transp)
4681 {
4682 rtx def_reg = DF_REF_REG (def);
4683 rtx newreg = ira_create_new_reg (def_reg);
9e3de74c 4684 if (validate_change (def_insn, DF_REF_REAL_LOC (def), newreg, 0))
acf41a74
BS
4685 {
4686 unsigned nregno = REGNO (newreg);
a36b2706 4687 emit_insn_before (gen_move_insn (def_reg, newreg), use_insn);
acf41a74 4688 nregno -= max_regs;
9771b263 4689 pseudo_replaced_reg[nregno] = def_reg;
acf41a74
BS
4690 }
4691 }
4692 }
4693
11cd3bed 4694 FOR_EACH_BB_FN (bb, cfun)
acf41a74
BS
4695 {
4696 bitmap_clear (bb_local + bb->index);
4697 bitmap_clear (bb_transp_live + bb->index);
4698 bitmap_clear (bb_moveable_reg_sets + bb->index);
4699 }
4700 bitmap_clear (&interesting);
4701 bitmap_clear (&unusable_as_input);
4702 free (uid_luid);
4703 free (closest_uses);
4704 free (bb_local);
4705 free (bb_transp_live);
4706 free (bb_moveable_reg_sets);
4707
4708 last_moveable_pseudo = max_reg_num ();
2d73cc45
MJ
4709
4710 fix_reg_equiv_init ();
4711 expand_reg_info ();
4712 regstat_free_n_sets_and_refs ();
4713 regstat_free_ri ();
4714 regstat_init_n_sets_and_refs ();
4715 regstat_compute_ri ();
4716 free_dominance_info (CDI_DOMINATORS);
732dad8f 4717}
acf41a74 4718
3e749749
MJ
4719/* If SET pattern SET is an assignment from a hard register to a pseudo which
4720 is live at CALL_DOM (if non-NULL, otherwise this check is omitted), return
4721 the destination. Otherwise return NULL. */
732dad8f
MJ
4722
4723static rtx
3e749749 4724interesting_dest_for_shprep_1 (rtx set, basic_block call_dom)
732dad8f 4725{
732dad8f
MJ
4726 rtx src = SET_SRC (set);
4727 rtx dest = SET_DEST (set);
4728 if (!REG_P (src) || !HARD_REGISTER_P (src)
4729 || !REG_P (dest) || HARD_REGISTER_P (dest)
4730 || (call_dom && !bitmap_bit_p (df_get_live_in (call_dom), REGNO (dest))))
4731 return NULL;
4732 return dest;
4733}
4734
3e749749
MJ
4735/* If insn is interesting for parameter range-splitting shring-wrapping
4736 preparation, i.e. it is a single set from a hard register to a pseudo, which
4737 is live at CALL_DOM (if non-NULL, otherwise this check is omitted), or a
4738 parallel statement with only one such statement, return the destination.
4739 Otherwise return NULL. */
4740
4741static rtx
070a1983 4742interesting_dest_for_shprep (rtx_insn *insn, basic_block call_dom)
3e749749
MJ
4743{
4744 if (!INSN_P (insn))
4745 return NULL;
4746 rtx pat = PATTERN (insn);
4747 if (GET_CODE (pat) == SET)
4748 return interesting_dest_for_shprep_1 (pat, call_dom);
4749
4750 if (GET_CODE (pat) != PARALLEL)
4751 return NULL;
4752 rtx ret = NULL;
4753 for (int i = 0; i < XVECLEN (pat, 0); i++)
4754 {
4755 rtx sub = XVECEXP (pat, 0, i);
4756 if (GET_CODE (sub) == USE || GET_CODE (sub) == CLOBBER)
4757 continue;
4758 if (GET_CODE (sub) != SET
4759 || side_effects_p (sub))
4760 return NULL;
4761 rtx dest = interesting_dest_for_shprep_1 (sub, call_dom);
4762 if (dest && ret)
4763 return NULL;
4764 if (dest)
4765 ret = dest;
4766 }
4767 return ret;
4768}
4769
732dad8f
MJ
4770/* Split live ranges of pseudos that are loaded from hard registers in the
4771 first BB in a BB that dominates all non-sibling call if such a BB can be
4772 found and is not in a loop. Return true if the function has made any
4773 changes. */
4774
4775static bool
4776split_live_ranges_for_shrink_wrap (void)
4777{
4778 basic_block bb, call_dom = NULL;
fefa31b5 4779 basic_block first = single_succ (ENTRY_BLOCK_PTR_FOR_FN (cfun));
070a1983 4780 rtx_insn *insn, *last_interesting_insn = NULL;
732dad8f
MJ
4781 bitmap_head need_new, reachable;
4782 vec<basic_block> queue;
4783
a5e022d5 4784 if (!SHRINK_WRAPPING_ENABLED)
732dad8f
MJ
4785 return false;
4786
4787 bitmap_initialize (&need_new, 0);
4788 bitmap_initialize (&reachable, 0);
0cae8d31 4789 queue.create (n_basic_blocks_for_fn (cfun));
732dad8f 4790
11cd3bed 4791 FOR_EACH_BB_FN (bb, cfun)
732dad8f
MJ
4792 FOR_BB_INSNS (bb, insn)
4793 if (CALL_P (insn) && !SIBLING_CALL_P (insn))
4794 {
4795 if (bb == first)
4796 {
4797 bitmap_clear (&need_new);
4798 bitmap_clear (&reachable);
4799 queue.release ();
4800 return false;
4801 }
4802
4803 bitmap_set_bit (&need_new, bb->index);
4804 bitmap_set_bit (&reachable, bb->index);
4805 queue.quick_push (bb);
4806 break;
4807 }
4808
4809 if (queue.is_empty ())
4810 {
4811 bitmap_clear (&need_new);
4812 bitmap_clear (&reachable);
4813 queue.release ();
4814 return false;
4815 }
4816
4817 while (!queue.is_empty ())
4818 {
4819 edge e;
4820 edge_iterator ei;
4821
4822 bb = queue.pop ();
4823 FOR_EACH_EDGE (e, ei, bb->succs)
fefa31b5 4824 if (e->dest != EXIT_BLOCK_PTR_FOR_FN (cfun)
732dad8f
MJ
4825 && bitmap_set_bit (&reachable, e->dest->index))
4826 queue.quick_push (e->dest);
4827 }
4828 queue.release ();
4829
4830 FOR_BB_INSNS (first, insn)
4831 {
4832 rtx dest = interesting_dest_for_shprep (insn, NULL);
4833 if (!dest)
4834 continue;
4835
4836 if (DF_REG_DEF_COUNT (REGNO (dest)) > 1)
4837 {
4838 bitmap_clear (&need_new);
4839 bitmap_clear (&reachable);
4840 return false;
4841 }
4842
4843 for (df_ref use = DF_REG_USE_CHAIN (REGNO(dest));
4844 use;
4845 use = DF_REF_NEXT_REG (use))
4846 {
732dad8f
MJ
4847 int ubbi = DF_REF_BB (use)->index;
4848 if (bitmap_bit_p (&reachable, ubbi))
4849 bitmap_set_bit (&need_new, ubbi);
4850 }
4851 last_interesting_insn = insn;
4852 }
4853
4854 bitmap_clear (&reachable);
4855 if (!last_interesting_insn)
4856 {
4857 bitmap_clear (&need_new);
4858 return false;
4859 }
4860
4861 call_dom = nearest_common_dominator_for_set (CDI_DOMINATORS, &need_new);
4862 bitmap_clear (&need_new);
4863 if (call_dom == first)
4864 return false;
4865
4866 loop_optimizer_init (AVOID_CFG_MODIFICATIONS);
4867 while (bb_loop_depth (call_dom) > 0)
4868 call_dom = get_immediate_dominator (CDI_DOMINATORS, call_dom);
4869 loop_optimizer_finalize ();
4870
4871 if (call_dom == first)
4872 return false;
4873
4874 calculate_dominance_info (CDI_POST_DOMINATORS);
4875 if (dominated_by_p (CDI_POST_DOMINATORS, first, call_dom))
4876 {
4877 free_dominance_info (CDI_POST_DOMINATORS);
4878 return false;
4879 }
4880 free_dominance_info (CDI_POST_DOMINATORS);
4881
4882 if (dump_file)
4883 fprintf (dump_file, "Will split live ranges of parameters at BB %i\n",
4884 call_dom->index);
4885
4886 bool ret = false;
4887 FOR_BB_INSNS (first, insn)
4888 {
4889 rtx dest = interesting_dest_for_shprep (insn, call_dom);
4890 if (!dest)
4891 continue;
4892
4893 rtx newreg = NULL_RTX;
4894 df_ref use, next;
9e3de74c 4895 for (use = DF_REG_USE_CHAIN (REGNO (dest)); use; use = next)
732dad8f 4896 {
070a1983 4897 rtx_insn *uin = DF_REF_INSN (use);
732dad8f
MJ
4898 next = DF_REF_NEXT_REG (use);
4899
4900 basic_block ubb = BLOCK_FOR_INSN (uin);
4901 if (ubb == call_dom
4902 || dominated_by_p (CDI_DOMINATORS, ubb, call_dom))
4903 {
4904 if (!newreg)
4905 newreg = ira_create_new_reg (dest);
9e3de74c 4906 validate_change (uin, DF_REF_REAL_LOC (use), newreg, true);
732dad8f
MJ
4907 }
4908 }
4909
4910 if (newreg)
4911 {
4912 rtx new_move = gen_move_insn (newreg, dest);
4913 emit_insn_after (new_move, bb_note (call_dom));
4914 if (dump_file)
4915 {
4916 fprintf (dump_file, "Split live-range of register ");
4917 print_rtl_single (dump_file, dest);
4918 }
4919 ret = true;
4920 }
4921
4922 if (insn == last_interesting_insn)
4923 break;
4924 }
4925 apply_change_group ();
4926 return ret;
acf41a74 4927}
8ff49c29 4928
acf41a74
BS
4929/* Perform the second half of the transformation started in
4930 find_moveable_pseudos. We look for instances where the newly introduced
4931 pseudo remains unallocated, and remove it by moving the definition to
4932 just before its use, replacing the move instruction generated by
4933 find_moveable_pseudos. */
4934static void
4935move_unallocated_pseudos (void)
4936{
4937 int i;
4938 for (i = first_moveable_pseudo; i < last_moveable_pseudo; i++)
4939 if (reg_renumber[i] < 0)
4940 {
acf41a74 4941 int idx = i - first_moveable_pseudo;
9771b263 4942 rtx other_reg = pseudo_replaced_reg[idx];
070a1983 4943 rtx_insn *def_insn = DF_REF_INSN (DF_REG_DEF_CHAIN (i));
a36b2706
RS
4944 /* The use must follow all definitions of OTHER_REG, so we can
4945 insert the new definition immediately after any of them. */
4946 df_ref other_def = DF_REG_DEF_CHAIN (REGNO (other_reg));
070a1983
DM
4947 rtx_insn *move_insn = DF_REF_INSN (other_def);
4948 rtx_insn *newinsn = emit_insn_after (PATTERN (def_insn), move_insn);
a36b2706 4949 rtx set;
acf41a74
BS
4950 int success;
4951
4952 if (dump_file)
4953 fprintf (dump_file, "moving def of %d (insn %d now) ",
4954 REGNO (other_reg), INSN_UID (def_insn));
4955
a36b2706
RS
4956 delete_insn (move_insn);
4957 while ((other_def = DF_REG_DEF_CHAIN (REGNO (other_reg))))
4958 delete_insn (DF_REF_INSN (other_def));
4959 delete_insn (def_insn);
4960
acf41a74
BS
4961 set = single_set (newinsn);
4962 success = validate_change (newinsn, &SET_DEST (set), other_reg, 0);
4963 gcc_assert (success);
4964 if (dump_file)
4965 fprintf (dump_file, " %d) rather than keep unallocated replacement %d\n",
4966 INSN_UID (newinsn), i);
acf41a74
BS
4967 SET_REG_N_REFS (i, 0);
4968 }
4969}
f2034d06 4970\f
6399c0ab
SB
4971/* If the backend knows where to allocate pseudos for hard
4972 register initial values, register these allocations now. */
a932fb89 4973static void
6399c0ab
SB
4974allocate_initial_values (void)
4975{
4976 if (targetm.allocate_initial_value)
4977 {
4978 rtx hreg, preg, x;
4979 int i, regno;
4980
4981 for (i = 0; HARD_REGISTER_NUM_P (i); i++)
4982 {
4983 if (! initial_value_entry (i, &hreg, &preg))
4984 break;
4985
4986 x = targetm.allocate_initial_value (hreg);
4987 regno = REGNO (preg);
4988 if (x && REG_N_SETS (regno) <= 1)
4989 {
4990 if (MEM_P (x))
4991 reg_equiv_memory_loc (regno) = x;
4992 else
4993 {
4994 basic_block bb;
4995 int new_regno;
4996
4997 gcc_assert (REG_P (x));
4998 new_regno = REGNO (x);
4999 reg_renumber[regno] = new_regno;
5000 /* Poke the regno right into regno_reg_rtx so that even
5001 fixed regs are accepted. */
5002 SET_REGNO (preg, new_regno);
5003 /* Update global register liveness information. */
11cd3bed 5004 FOR_EACH_BB_FN (bb, cfun)
6399c0ab 5005 {
c3284718 5006 if (REGNO_REG_SET_P (df_get_live_in (bb), regno))
6399c0ab 5007 SET_REGNO_REG_SET (df_get_live_in (bb), new_regno);
c3284718 5008 if (REGNO_REG_SET_P (df_get_live_out (bb), regno))
6399c0ab
SB
5009 SET_REGNO_REG_SET (df_get_live_out (bb), new_regno);
5010 }
5011 }
5012 }
5013 }
2af2dbdc 5014
6399c0ab
SB
5015 gcc_checking_assert (! initial_value_entry (FIRST_PSEUDO_REGISTER,
5016 &hreg, &preg));
5017 }
5018}
5019\f
55a2c322
VM
5020
5021/* True when we use LRA instead of reload pass for the current
5022 function. */
5023bool ira_use_lra_p;
5024
311aab06
VM
5025/* True if we have allocno conflicts. It is false for non-optimized
5026 mode or when the conflict table is too big. */
5027bool ira_conflicts_p;
5028
ae2b9cb6
BS
5029/* Saved between IRA and reload. */
5030static int saved_flag_ira_share_spill_slots;
5031
058e97ec
VM
5032/* This is the main entry of IRA. */
5033static void
5034ira (FILE *f)
5035{
058e97ec 5036 bool loops_p;
70cc3288 5037 int ira_max_point_before_emit;
058e97ec 5038 int rebuild_p;
55a2c322
VM
5039 bool saved_flag_caller_saves = flag_caller_saves;
5040 enum ira_region saved_flag_ira_region = flag_ira_region;
5041
5042 ira_conflicts_p = optimize > 0;
5043
5044 ira_use_lra_p = targetm.lra_p ();
5045 /* If there are too many pseudos and/or basic blocks (e.g. 10K
5046 pseudos and 10K blocks or 100K pseudos and 1K blocks), we will
5047 use simplified and faster algorithms in LRA. */
5048 lra_simple_p
8b1c6fd7
DM
5049 = (ira_use_lra_p
5050 && max_reg_num () >= (1 << 26) / last_basic_block_for_fn (cfun));
55a2c322
VM
5051 if (lra_simple_p)
5052 {
5053 /* It permits to skip live range splitting in LRA. */
5054 flag_caller_saves = false;
5055 /* There is no sense to do regional allocation when we use
5056 simplified LRA. */
5057 flag_ira_region = IRA_REGION_ONE;
5058 ira_conflicts_p = false;
5059 }
5060
5061#ifndef IRA_NO_OBSTACK
5062 gcc_obstack_init (&ira_obstack);
5063#endif
5064 bitmap_obstack_initialize (&ira_bitmap_obstack);
058e97ec 5065
001010df
KC
5066 /* LRA uses its own infrastructure to handle caller save registers. */
5067 if (flag_caller_saves && !ira_use_lra_p)
dc12b70e
JZ
5068 init_caller_save ();
5069
058e97ec
VM
5070 if (flag_ira_verbose < 10)
5071 {
5072 internal_flag_ira_verbose = flag_ira_verbose;
5073 ira_dump_file = f;
5074 }
5075 else
5076 {
5077 internal_flag_ira_verbose = flag_ira_verbose - 10;
5078 ira_dump_file = stderr;
5079 }
5080
5081 setup_prohibited_mode_move_regs ();
3b6d1699 5082 decrease_live_ranges_number ();
058e97ec 5083 df_note_add_problem ();
5d517141
SB
5084
5085 /* DF_LIVE can't be used in the register allocator, too many other
5086 parts of the compiler depend on using the "classic" liveness
5087 interpretation of the DF_LR problem. See PR38711.
5088 Remove the problem, so that we don't spend time updating it in
5089 any of the df_analyze() calls during IRA/LRA. */
5090 if (optimize > 1)
5091 df_remove_problem (df_live);
5092 gcc_checking_assert (df_live == NULL);
5093
058e97ec
VM
5094#ifdef ENABLE_CHECKING
5095 df->changeable_flags |= DF_VERIFY_SCHEDULED;
5096#endif
5097 df_analyze ();
3b6d1699 5098
2d73cc45
MJ
5099 init_reg_equiv ();
5100 if (ira_conflicts_p)
5101 {
5102 calculate_dominance_info (CDI_DOMINATORS);
5103
5104 if (split_live_ranges_for_shrink_wrap ())
5105 df_analyze ();
5106
5107 free_dominance_info (CDI_DOMINATORS);
5108 }
5109
058e97ec 5110 df_clear_flags (DF_NO_INSN_RESCAN);
2d73cc45 5111
058e97ec
VM
5112 regstat_init_n_sets_and_refs ();
5113 regstat_compute_ri ();
5114
5115 /* If we are not optimizing, then this is the only place before
5116 register allocation where dataflow is done. And that is needed
5117 to generate these warnings. */
5118 if (warn_clobbered)
5119 generate_setjmp_warnings ();
5120
ace984c8
RS
5121 /* Determine if the current function is a leaf before running IRA
5122 since this can impact optimizations done by the prologue and
5123 epilogue thus changing register elimination offsets. */
416ff32e 5124 crtl->is_leaf = leaf_function_p ();
ace984c8 5125
1833192f 5126 if (resize_reg_info () && flag_ira_loop_pressure)
b11f0116 5127 ira_set_pseudo_classes (true, ira_dump_file);
1833192f 5128
058e97ec 5129 rebuild_p = update_equiv_regs ();
55a2c322
VM
5130 setup_reg_equiv ();
5131 setup_reg_equiv_init ();
058e97ec 5132
55a2c322 5133 if (optimize && rebuild_p)
b8698a0f 5134 {
55a2c322 5135 timevar_push (TV_JUMP);
29f3fd5b 5136 rebuild_jump_labels (get_insns ());
55a2c322
VM
5137 if (purge_all_dead_edges ())
5138 delete_unreachable_blocks ();
5139 timevar_pop (TV_JUMP);
058e97ec
VM
5140 }
5141
fb99ee9b 5142 allocated_reg_info_size = max_reg_num ();
e8d7e3e7 5143
dbabddf3
JJ
5144 if (delete_trivially_dead_insns (get_insns (), max_reg_num ()))
5145 df_analyze ();
5146
e8d7e3e7
VM
5147 /* It is not worth to do such improvement when we use a simple
5148 allocation because of -O0 usage or because the function is too
5149 big. */
5150 if (ira_conflicts_p)
2d73cc45 5151 find_moveable_pseudos ();
acf41a74 5152
fb99ee9b 5153 max_regno_before_ira = max_reg_num ();
8d49e7ef 5154 ira_setup_eliminable_regset ();
b8698a0f 5155
058e97ec
VM
5156 ira_overall_cost = ira_reg_cost = ira_mem_cost = 0;
5157 ira_load_cost = ira_store_cost = ira_shuffle_cost = 0;
5158 ira_move_loops_num = ira_additional_jumps_num = 0;
b8698a0f 5159
058e97ec 5160 ira_assert (current_loops == NULL);
2608d841 5161 if (flag_ira_region == IRA_REGION_ALL || flag_ira_region == IRA_REGION_MIXED)
661bc682 5162 loop_optimizer_init (AVOID_CFG_MODIFICATIONS | LOOPS_HAVE_RECORDED_EXITS);
b8698a0f 5163
058e97ec
VM
5164 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL)
5165 fprintf (ira_dump_file, "Building IRA IR\n");
2608d841 5166 loops_p = ira_build ();
b8698a0f 5167
311aab06 5168 ira_assert (ira_conflicts_p || !loops_p);
3553f0bb
VM
5169
5170 saved_flag_ira_share_spill_slots = flag_ira_share_spill_slots;
de8e52f0 5171 if (too_high_register_pressure_p () || cfun->calls_setjmp)
3553f0bb 5172 /* It is just wasting compiler's time to pack spilled pseudos into
de8e52f0
VM
5173 stack slots in this case -- prohibit it. We also do this if
5174 there is setjmp call because a variable not modified between
5175 setjmp and longjmp the compiler is required to preserve its
5176 value and sharing slots does not guarantee it. */
3553f0bb
VM
5177 flag_ira_share_spill_slots = FALSE;
5178
cb1ca6ac 5179 ira_color ();
b8698a0f 5180
058e97ec 5181 ira_max_point_before_emit = ira_max_point;
b8698a0f 5182
1756cb66
VM
5183 ira_initiate_emit_data ();
5184
058e97ec 5185 ira_emit (loops_p);
b8698a0f 5186
55a2c322 5187 max_regno = max_reg_num ();
311aab06 5188 if (ira_conflicts_p)
058e97ec 5189 {
058e97ec 5190 if (! loops_p)
55a2c322
VM
5191 {
5192 if (! ira_use_lra_p)
5193 ira_initiate_assign ();
5194 }
058e97ec
VM
5195 else
5196 {
fb99ee9b 5197 expand_reg_info ();
b8698a0f 5198
55a2c322
VM
5199 if (ira_use_lra_p)
5200 {
5201 ira_allocno_t a;
5202 ira_allocno_iterator ai;
5203
5204 FOR_EACH_ALLOCNO (a, ai)
5205 ALLOCNO_REGNO (a) = REGNO (ALLOCNO_EMIT_DATA (a)->reg);
5206 }
5207 else
5208 {
5209 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL)
5210 fprintf (ira_dump_file, "Flattening IR\n");
5211 ira_flattening (max_regno_before_ira, ira_max_point_before_emit);
5212 }
058e97ec
VM
5213 /* New insns were generated: add notes and recalculate live
5214 info. */
5215 df_analyze ();
b8698a0f 5216
544e7e78
SB
5217 /* ??? Rebuild the loop tree, but why? Does the loop tree
5218 change if new insns were generated? Can that be handled
5219 by updating the loop tree incrementally? */
661bc682 5220 loop_optimizer_finalize ();
57548aa2 5221 free_dominance_info (CDI_DOMINATORS);
661bc682
RB
5222 loop_optimizer_init (AVOID_CFG_MODIFICATIONS
5223 | LOOPS_HAVE_RECORDED_EXITS);
058e97ec 5224
55a2c322
VM
5225 if (! ira_use_lra_p)
5226 {
5227 setup_allocno_assignment_flags ();
5228 ira_initiate_assign ();
5229 ira_reassign_conflict_allocnos (max_regno);
5230 }
058e97ec
VM
5231 }
5232 }
5233
1756cb66
VM
5234 ira_finish_emit_data ();
5235
058e97ec 5236 setup_reg_renumber ();
b8698a0f 5237
058e97ec 5238 calculate_allocation_cost ();
b8698a0f 5239
058e97ec 5240#ifdef ENABLE_IRA_CHECKING
311aab06 5241 if (ira_conflicts_p)
058e97ec
VM
5242 check_allocation ();
5243#endif
b8698a0f 5244
058e97ec
VM
5245 if (max_regno != max_regno_before_ira)
5246 {
5247 regstat_free_n_sets_and_refs ();
5248 regstat_free_ri ();
5249 regstat_init_n_sets_and_refs ();
5250 regstat_compute_ri ();
5251 }
5252
058e97ec 5253 overall_cost_before = ira_overall_cost;
e5b0e1ca
VM
5254 if (! ira_conflicts_p)
5255 grow_reg_equivs ();
5256 else
058e97ec
VM
5257 {
5258 fix_reg_equiv_init ();
b8698a0f 5259
058e97ec
VM
5260#ifdef ENABLE_IRA_CHECKING
5261 print_redundant_copies ();
5262#endif
5263
5264 ira_spilled_reg_stack_slots_num = 0;
5265 ira_spilled_reg_stack_slots
5266 = ((struct ira_spilled_reg_stack_slot *)
5267 ira_allocate (max_regno
5268 * sizeof (struct ira_spilled_reg_stack_slot)));
5269 memset (ira_spilled_reg_stack_slots, 0,
5270 max_regno * sizeof (struct ira_spilled_reg_stack_slot));
5271 }
6399c0ab 5272 allocate_initial_values ();
e8d7e3e7
VM
5273
5274 /* See comment for find_moveable_pseudos call. */
5275 if (ira_conflicts_p)
5276 move_unallocated_pseudos ();
55a2c322
VM
5277
5278 /* Restore original values. */
5279 if (lra_simple_p)
5280 {
5281 flag_caller_saves = saved_flag_caller_saves;
5282 flag_ira_region = saved_flag_ira_region;
5283 }
d3afd9aa
RB
5284}
5285
5286static void
5287do_reload (void)
5288{
5289 basic_block bb;
5290 bool need_dce;
ae2b9cb6 5291
67463efb 5292 if (flag_ira_verbose < 10)
ae2b9cb6 5293 ira_dump_file = dump_file;
058e97ec 5294
55a2c322
VM
5295 timevar_push (TV_RELOAD);
5296 if (ira_use_lra_p)
5297 {
5298 if (current_loops != NULL)
5299 {
661bc682 5300 loop_optimizer_finalize ();
55a2c322
VM
5301 free_dominance_info (CDI_DOMINATORS);
5302 }
04a90bec 5303 FOR_ALL_BB_FN (bb, cfun)
55a2c322
VM
5304 bb->loop_father = NULL;
5305 current_loops = NULL;
5306
5307 if (ira_conflicts_p)
5308 ira_free (ira_spilled_reg_stack_slots);
5309
5310 ira_destroy ();
058e97ec 5311
55a2c322
VM
5312 lra (ira_dump_file);
5313 /* ???!!! Move it before lra () when we use ira_reg_equiv in
5314 LRA. */
9771b263 5315 vec_free (reg_equivs);
55a2c322
VM
5316 reg_equivs = NULL;
5317 need_dce = false;
5318 }
5319 else
5320 {
5321 df_set_flags (DF_NO_INSN_RESCAN);
5322 build_insn_chain ();
5323
5324 need_dce = reload (get_insns (), ira_conflicts_p);
5325
5326 }
5327
5328 timevar_pop (TV_RELOAD);
058e97ec 5329
d3afd9aa
RB
5330 timevar_push (TV_IRA);
5331
55a2c322 5332 if (ira_conflicts_p && ! ira_use_lra_p)
058e97ec
VM
5333 {
5334 ira_free (ira_spilled_reg_stack_slots);
058e97ec 5335 ira_finish_assign ();
b8698a0f 5336 }
55a2c322 5337
058e97ec
VM
5338 if (internal_flag_ira_verbose > 0 && ira_dump_file != NULL
5339 && overall_cost_before != ira_overall_cost)
5340 fprintf (ira_dump_file, "+++Overall after reload %d\n", ira_overall_cost);
b8698a0f 5341
3553f0bb
VM
5342 flag_ira_share_spill_slots = saved_flag_ira_share_spill_slots;
5343
55a2c322 5344 if (! ira_use_lra_p)
2608d841 5345 {
55a2c322
VM
5346 ira_destroy ();
5347 if (current_loops != NULL)
5348 {
661bc682 5349 loop_optimizer_finalize ();
55a2c322
VM
5350 free_dominance_info (CDI_DOMINATORS);
5351 }
04a90bec 5352 FOR_ALL_BB_FN (bb, cfun)
55a2c322
VM
5353 bb->loop_father = NULL;
5354 current_loops = NULL;
5355
5356 regstat_free_ri ();
5357 regstat_free_n_sets_and_refs ();
2608d841 5358 }
b8698a0f 5359
058e97ec 5360 if (optimize)
55a2c322 5361 cleanup_cfg (CLEANUP_EXPENSIVE);
b8698a0f 5362
55a2c322 5363 finish_reg_equiv ();
058e97ec
VM
5364
5365 bitmap_obstack_release (&ira_bitmap_obstack);
5366#ifndef IRA_NO_OBSTACK
5367 obstack_free (&ira_obstack, NULL);
5368#endif
5369
5370 /* The code after the reload has changed so much that at this point
b0c11403 5371 we might as well just rescan everything. Note that
058e97ec
VM
5372 df_rescan_all_insns is not going to help here because it does not
5373 touch the artificial uses and defs. */
5374 df_finish_pass (true);
058e97ec
VM
5375 df_scan_alloc (NULL);
5376 df_scan_blocks ();
5377
5d517141
SB
5378 if (optimize > 1)
5379 {
5380 df_live_add_problem ();
5381 df_live_set_all_dirty ();
5382 }
5383
058e97ec
VM
5384 if (optimize)
5385 df_analyze ();
5386
b0c11403
JL
5387 if (need_dce && optimize)
5388 run_fast_dce ();
d3afd9aa 5389
af6e8467
RH
5390 /* Diagnose uses of the hard frame pointer when it is used as a global
5391 register. Often we can get away with letting the user appropriate
5392 the frame pointer, but we should let them know when code generation
5393 makes that impossible. */
5394 if (global_regs[HARD_FRAME_POINTER_REGNUM] && frame_pointer_needed)
5395 {
5396 tree decl = global_regs_decl[HARD_FRAME_POINTER_REGNUM];
5397 error_at (DECL_SOURCE_LOCATION (current_function_decl),
5398 "frame pointer required, but reserved");
5399 inform (DECL_SOURCE_LOCATION (decl), "for %qD", decl);
5400 }
5401
d3afd9aa 5402 timevar_pop (TV_IRA);
058e97ec 5403}
058e97ec 5404\f
058e97ec 5405/* Run the integrated register allocator. */
058e97ec 5406
27a4cd48
DM
5407namespace {
5408
5409const pass_data pass_data_ira =
058e97ec 5410{
27a4cd48
DM
5411 RTL_PASS, /* type */
5412 "ira", /* name */
5413 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
5414 TV_IRA, /* tv_id */
5415 0, /* properties_required */
5416 0, /* properties_provided */
5417 0, /* properties_destroyed */
5418 0, /* todo_flags_start */
5419 TODO_do_not_ggc_collect, /* todo_flags_finish */
d3afd9aa
RB
5420};
5421
27a4cd48
DM
5422class pass_ira : public rtl_opt_pass
5423{
5424public:
c3284718
RS
5425 pass_ira (gcc::context *ctxt)
5426 : rtl_opt_pass (pass_data_ira, ctxt)
27a4cd48
DM
5427 {}
5428
5429 /* opt_pass methods: */
be55bfe6
TS
5430 virtual unsigned int execute (function *)
5431 {
5432 ira (dump_file);
5433 return 0;
5434 }
27a4cd48
DM
5435
5436}; // class pass_ira
5437
5438} // anon namespace
5439
5440rtl_opt_pass *
5441make_pass_ira (gcc::context *ctxt)
5442{
5443 return new pass_ira (ctxt);
5444}
5445
27a4cd48
DM
5446namespace {
5447
5448const pass_data pass_data_reload =
d3afd9aa 5449{
27a4cd48
DM
5450 RTL_PASS, /* type */
5451 "reload", /* name */
5452 OPTGROUP_NONE, /* optinfo_flags */
27a4cd48
DM
5453 TV_RELOAD, /* tv_id */
5454 0, /* properties_required */
5455 0, /* properties_provided */
5456 0, /* properties_destroyed */
5457 0, /* todo_flags_start */
5458 0, /* todo_flags_finish */
058e97ec 5459};
27a4cd48
DM
5460
5461class pass_reload : public rtl_opt_pass
5462{
5463public:
c3284718
RS
5464 pass_reload (gcc::context *ctxt)
5465 : rtl_opt_pass (pass_data_reload, ctxt)
27a4cd48
DM
5466 {}
5467
5468 /* opt_pass methods: */
be55bfe6
TS
5469 virtual unsigned int execute (function *)
5470 {
5471 do_reload ();
5472 return 0;
5473 }
27a4cd48
DM
5474
5475}; // class pass_reload
5476
5477} // anon namespace
5478
5479rtl_opt_pass *
5480make_pass_reload (gcc::context *ctxt)
5481{
5482 return new pass_reload (ctxt);
5483}