]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/lra-assigns.c
PR c++/78771 - ICE with inherited constructor.
[thirdparty/gcc.git] / gcc / lra-assigns.c
CommitLineData
55a2c322 1/* Assign reload pseudos.
cbe34bb5 2 Copyright (C) 2010-2017 Free Software Foundation, Inc.
55a2c322
VM
3 Contributed by Vladimir Makarov <vmakarov@redhat.com>.
4
5This file is part of GCC.
6
7GCC is free software; you can redistribute it and/or modify it under
8the terms of the GNU General Public License as published by the Free
9Software Foundation; either version 3, or (at your option) any later
10version.
11
12GCC is distributed in the hope that it will be useful, but WITHOUT ANY
13WARRANTY; without even the implied warranty of MERCHANTABILITY or
14FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15for more details.
16
17You should have received a copy of the GNU General Public License
18along with GCC; see the file COPYING3. If not see
19<http://www.gnu.org/licenses/>. */
20
21
22/* This file's main objective is to assign hard registers to reload
23 pseudos. It also tries to allocate hard registers to other
24 pseudos, but at a lower priority than the reload pseudos. The pass
25 does not transform the RTL.
26
27 We must allocate a hard register to every reload pseudo. We try to
28 increase the chances of finding a viable allocation by assigning
29 the pseudos in order of fewest available hard registers first. If
30 we still fail to find a hard register, we spill other (non-reload)
31 pseudos in order to make room.
32
33 find_hard_regno_for finds hard registers for allocation without
34 spilling. spill_for does the same with spilling. Both functions
35 use a cost model to determine the most profitable choice of hard
36 and spill registers.
37
38 Once we have finished allocating reload pseudos, we also try to
39 assign registers to other (non-reload) pseudos. This is useful if
40 hard registers were freed up by the spilling just described.
41
42 We try to assign hard registers by collecting pseudos into threads.
43 These threads contain reload and inheritance pseudos that are
44 connected by copies (move insns). Doing this improves the chances
45 of pseudos in the thread getting the same hard register and, as a
46 result, of allowing some move insns to be deleted.
47
48 When we assign a hard register to a pseudo, we decrease the cost of
49 using the same hard register for pseudos that are connected by
50 copies.
51
52 If two hard registers have the same frequency-derived cost, we
53 prefer hard registers with higher priorities. The mapping of
54 registers to priorities is controlled by the register_priority
55 target hook. For example, x86-64 has a few register priorities:
56 hard registers with and without REX prefixes have different
57 priorities. This permits us to generate smaller code as insns
58 without REX prefixes are shorter.
59
60 If a few hard registers are still equally good for the assignment,
61 we choose the least used hard register. It is called leveling and
62 may be profitable for some targets.
63
64 Only insns with changed allocation pseudos are processed on the
65 next constraint pass.
66
67 The pseudo live-ranges are used to find conflicting pseudos.
68
69 For understanding the code, it is important to keep in mind that
70 inheritance, split, and reload pseudos created since last
71 constraint pass have regno >= lra_constraint_new_regno_start.
72 Inheritance and split pseudos created on any pass are in the
73 corresponding bitmaps. Inheritance and split pseudos since the
74 last constraint pass have also the corresponding non-negative
75 restore_regno. */
76
77#include "config.h"
78#include "system.h"
79#include "coretypes.h"
c7131fb2 80#include "backend.h"
957060b5 81#include "target.h"
55a2c322 82#include "rtl.h"
957060b5
AM
83#include "tree.h"
84#include "predict.h"
c7131fb2 85#include "df.h"
4d0cdd0c 86#include "memmodel.h"
55a2c322 87#include "tm_p.h"
55a2c322 88#include "insn-config.h"
957060b5
AM
89#include "regs.h"
90#include "ira.h"
55a2c322 91#include "recog.h"
957060b5 92#include "rtl-error.h"
55a2c322 93#include "sparseset.h"
88def637 94#include "params.h"
c7131fb2 95#include "lra.h"
55a2c322
VM
96#include "lra-int.h"
97
f54437d5
VM
98/* Current iteration number of the pass and current iteration number
99 of the pass after the latest spill pass when any former reload
100 pseudo was spilled. */
101int lra_assignment_iter;
102int lra_assignment_iter_after_spill;
103
104/* Flag of spilling former reload pseudos on this pass. */
105static bool former_reload_pseudo_spill_p;
106
55a2c322
VM
107/* Array containing corresponding values of function
108 lra_get_allocno_class. It is used to speed up the code. */
109static enum reg_class *regno_allocno_class_array;
110
8a8330b7
VM
111/* Array containing lengths of pseudo live ranges. It is used to
112 speed up the code. */
113static int *regno_live_length;
114
55a2c322
VM
115/* Information about the thread to which a pseudo belongs. Threads are
116 a set of connected reload and inheritance pseudos with the same set of
117 available hard registers. Lone registers belong to their own threads. */
118struct regno_assign_info
119{
120 /* First/next pseudo of the same thread. */
121 int first, next;
122 /* Frequency of the thread (execution frequency of only reload
123 pseudos in the thread when the thread contains a reload pseudo).
124 Defined only for the first thread pseudo. */
125 int freq;
126};
127
128/* Map regno to the corresponding regno assignment info. */
129static struct regno_assign_info *regno_assign_info;
130
bc404e1b
VM
131/* All inherited, subreg or optional pseudos created before last spill
132 sub-pass. Such pseudos are permitted to get memory instead of hard
133 regs. */
134static bitmap_head non_reload_pseudos;
135
55a2c322
VM
136/* Process a pseudo copy with execution frequency COPY_FREQ connecting
137 REGNO1 and REGNO2 to form threads. */
138static void
139process_copy_to_form_thread (int regno1, int regno2, int copy_freq)
140{
141 int last, regno1_first, regno2_first;
142
143 lra_assert (regno1 >= lra_constraint_new_regno_start
144 && regno2 >= lra_constraint_new_regno_start);
145 regno1_first = regno_assign_info[regno1].first;
146 regno2_first = regno_assign_info[regno2].first;
147 if (regno1_first != regno2_first)
148 {
149 for (last = regno2_first;
150 regno_assign_info[last].next >= 0;
151 last = regno_assign_info[last].next)
152 regno_assign_info[last].first = regno1_first;
153 regno_assign_info[last].first = regno1_first;
154 regno_assign_info[last].next = regno_assign_info[regno1_first].next;
155 regno_assign_info[regno1_first].next = regno2_first;
156 regno_assign_info[regno1_first].freq
157 += regno_assign_info[regno2_first].freq;
158 }
159 regno_assign_info[regno1_first].freq -= 2 * copy_freq;
160 lra_assert (regno_assign_info[regno1_first].freq >= 0);
161}
162
163/* Initialize REGNO_ASSIGN_INFO and form threads. */
164static void
165init_regno_assign_info (void)
166{
167 int i, regno1, regno2, max_regno = max_reg_num ();
168 lra_copy_t cp;
f4eafc30 169
55a2c322
VM
170 regno_assign_info = XNEWVEC (struct regno_assign_info, max_regno);
171 for (i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
172 {
173 regno_assign_info[i].first = i;
174 regno_assign_info[i].next = -1;
175 regno_assign_info[i].freq = lra_reg_info[i].freq;
176 }
177 /* Form the threads. */
178 for (i = 0; (cp = lra_get_copy (i)) != NULL; i++)
179 if ((regno1 = cp->regno1) >= lra_constraint_new_regno_start
180 && (regno2 = cp->regno2) >= lra_constraint_new_regno_start
181 && reg_renumber[regno1] < 0 && lra_reg_info[regno1].nrefs != 0
182 && reg_renumber[regno2] < 0 && lra_reg_info[regno2].nrefs != 0
183 && (ira_class_hard_regs_num[regno_allocno_class_array[regno1]]
184 == ira_class_hard_regs_num[regno_allocno_class_array[regno2]]))
185 process_copy_to_form_thread (regno1, regno2, cp->freq);
186}
187
188/* Free REGNO_ASSIGN_INFO. */
189static void
190finish_regno_assign_info (void)
191{
192 free (regno_assign_info);
193}
194
195/* The function is used to sort *reload* and *inheritance* pseudos to
196 try to assign them hard registers. We put pseudos from the same
197 thread always nearby. */
198static int
199reload_pseudo_compare_func (const void *v1p, const void *v2p)
200{
201 int r1 = *(const int *) v1p, r2 = *(const int *) v2p;
202 enum reg_class cl1 = regno_allocno_class_array[r1];
203 enum reg_class cl2 = regno_allocno_class_array[r2];
204 int diff;
f4eafc30 205
55a2c322
VM
206 lra_assert (r1 >= lra_constraint_new_regno_start
207 && r2 >= lra_constraint_new_regno_start);
f4eafc30 208
55a2c322
VM
209 /* Prefer to assign reload registers with smaller classes first to
210 guarantee assignment to all reload registers. */
211 if ((diff = (ira_class_hard_regs_num[cl1]
212 - ira_class_hard_regs_num[cl2])) != 0)
213 return diff;
bc404e1b
VM
214 if ((diff
215 = (ira_reg_class_max_nregs[cl2][lra_reg_info[r2].biggest_mode]
216 - ira_reg_class_max_nregs[cl1][lra_reg_info[r1].biggest_mode])) != 0
217 /* The code below executes rarely as nregs == 1 in most cases.
218 So we should not worry about using faster data structures to
219 check reload pseudos. */
220 && ! bitmap_bit_p (&non_reload_pseudos, r1)
221 && ! bitmap_bit_p (&non_reload_pseudos, r2))
222 return diff;
55a2c322
VM
223 if ((diff = (regno_assign_info[regno_assign_info[r2].first].freq
224 - regno_assign_info[regno_assign_info[r1].first].freq)) != 0)
225 return diff;
47918951
VM
226 /* Allocate bigger pseudos first to avoid register file
227 fragmentation. */
228 if ((diff
229 = (ira_reg_class_max_nregs[cl2][lra_reg_info[r2].biggest_mode]
230 - ira_reg_class_max_nregs[cl1][lra_reg_info[r1].biggest_mode])) != 0)
231 return diff;
55a2c322
VM
232 /* Put pseudos from the thread nearby. */
233 if ((diff = regno_assign_info[r1].first - regno_assign_info[r2].first) != 0)
234 return diff;
8a8330b7
VM
235 /* Prefer pseudos with longer live ranges. It sets up better
236 prefered hard registers for the thread pseudos and decreases
237 register-register moves between the thread pseudos. */
238 if ((diff = regno_live_length[r2] - regno_live_length[r1]) != 0)
239 return diff;
55a2c322
VM
240 /* If regs are equally good, sort by their numbers, so that the
241 results of qsort leave nothing to chance. */
242 return r1 - r2;
243}
244
245/* The function is used to sort *non-reload* pseudos to try to assign
246 them hard registers. The order calculation is simpler than in the
247 previous function and based on the pseudo frequency usage. */
248static int
249pseudo_compare_func (const void *v1p, const void *v2p)
250{
251 int r1 = *(const int *) v1p, r2 = *(const int *) v2p;
252 int diff;
253
b81a2f0d
VM
254 /* Assign hard reg to static chain pointer first pseudo when
255 non-local goto is used. */
256 if (non_spilled_static_chain_regno_p (r1))
257 return -1;
258 else if (non_spilled_static_chain_regno_p (r2))
259 return 1;
260
55a2c322
VM
261 /* Prefer to assign more frequently used registers first. */
262 if ((diff = lra_reg_info[r2].freq - lra_reg_info[r1].freq) != 0)
263 return diff;
f4eafc30 264
55a2c322
VM
265 /* If regs are equally good, sort by their numbers, so that the
266 results of qsort leave nothing to chance. */
267 return r1 - r2;
268}
269
270/* Arrays of size LRA_LIVE_MAX_POINT mapping a program point to the
271 pseudo live ranges with given start point. We insert only live
272 ranges of pseudos interesting for assignment purposes. They are
273 reload pseudos and pseudos assigned to hard registers. */
274static lra_live_range_t *start_point_ranges;
275
276/* Used as a flag that a live range is not inserted in the start point
277 chain. */
278static struct lra_live_range not_in_chain_mark;
279
280/* Create and set up START_POINT_RANGES. */
281static void
282create_live_range_start_chains (void)
283{
284 int i, max_regno;
285 lra_live_range_t r;
286
287 start_point_ranges = XCNEWVEC (lra_live_range_t, lra_live_max_point);
288 max_regno = max_reg_num ();
289 for (i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
290 if (i >= lra_constraint_new_regno_start || reg_renumber[i] >= 0)
291 {
292 for (r = lra_reg_info[i].live_ranges; r != NULL; r = r->next)
293 {
294 r->start_next = start_point_ranges[r->start];
295 start_point_ranges[r->start] = r;
296 }
297 }
298 else
299 {
300 for (r = lra_reg_info[i].live_ranges; r != NULL; r = r->next)
301 r->start_next = &not_in_chain_mark;
302 }
303}
304
305/* Insert live ranges of pseudo REGNO into start chains if they are
306 not there yet. */
307static void
308insert_in_live_range_start_chain (int regno)
309{
310 lra_live_range_t r = lra_reg_info[regno].live_ranges;
311
312 if (r->start_next != &not_in_chain_mark)
313 return;
314 for (; r != NULL; r = r->next)
315 {
316 r->start_next = start_point_ranges[r->start];
317 start_point_ranges[r->start] = r;
318 }
319}
320
321/* Free START_POINT_RANGES. */
322static void
323finish_live_range_start_chains (void)
324{
325 gcc_assert (start_point_ranges != NULL);
326 free (start_point_ranges);
327 start_point_ranges = NULL;
328}
329
330/* Map: program point -> bitmap of all pseudos living at the point and
331 assigned to hard registers. */
332static bitmap_head *live_hard_reg_pseudos;
333static bitmap_obstack live_hard_reg_pseudos_bitmap_obstack;
334
335/* reg_renumber corresponding to pseudos marked in
336 live_hard_reg_pseudos. reg_renumber might be not matched to
337 live_hard_reg_pseudos but live_pseudos_reg_renumber always reflects
338 live_hard_reg_pseudos. */
339static int *live_pseudos_reg_renumber;
340
341/* Sparseset used to calculate living hard reg pseudos for some program
342 point range. */
343static sparseset live_range_hard_reg_pseudos;
344
345/* Sparseset used to calculate living reload/inheritance pseudos for
346 some program point range. */
347static sparseset live_range_reload_inheritance_pseudos;
348
349/* Allocate and initialize the data about living pseudos at program
350 points. */
351static void
352init_lives (void)
353{
354 int i, max_regno = max_reg_num ();
355
356 live_range_hard_reg_pseudos = sparseset_alloc (max_regno);
357 live_range_reload_inheritance_pseudos = sparseset_alloc (max_regno);
358 live_hard_reg_pseudos = XNEWVEC (bitmap_head, lra_live_max_point);
359 bitmap_obstack_initialize (&live_hard_reg_pseudos_bitmap_obstack);
360 for (i = 0; i < lra_live_max_point; i++)
361 bitmap_initialize (&live_hard_reg_pseudos[i],
362 &live_hard_reg_pseudos_bitmap_obstack);
363 live_pseudos_reg_renumber = XNEWVEC (int, max_regno);
364 for (i = 0; i < max_regno; i++)
365 live_pseudos_reg_renumber[i] = -1;
366}
367
368/* Free the data about living pseudos at program points. */
369static void
370finish_lives (void)
371{
372 sparseset_free (live_range_hard_reg_pseudos);
373 sparseset_free (live_range_reload_inheritance_pseudos);
374 free (live_hard_reg_pseudos);
375 bitmap_obstack_release (&live_hard_reg_pseudos_bitmap_obstack);
376 free (live_pseudos_reg_renumber);
377}
378
379/* Update the LIVE_HARD_REG_PSEUDOS and LIVE_PSEUDOS_REG_RENUMBER
380 entries for pseudo REGNO. Assume that the register has been
381 spilled if FREE_P, otherwise assume that it has been assigned
382 reg_renumber[REGNO] (if >= 0). We also insert the pseudo live
383 ranges in the start chains when it is assumed to be assigned to a
384 hard register because we use the chains of pseudos assigned to hard
385 registers during allocation. */
386static void
387update_lives (int regno, bool free_p)
388{
389 int p;
390 lra_live_range_t r;
391
392 if (reg_renumber[regno] < 0)
393 return;
394 live_pseudos_reg_renumber[regno] = free_p ? -1 : reg_renumber[regno];
395 for (r = lra_reg_info[regno].live_ranges; r != NULL; r = r->next)
396 {
397 for (p = r->start; p <= r->finish; p++)
398 if (free_p)
399 bitmap_clear_bit (&live_hard_reg_pseudos[p], regno);
400 else
401 {
402 bitmap_set_bit (&live_hard_reg_pseudos[p], regno);
403 insert_in_live_range_start_chain (regno);
404 }
405 }
406}
407
408/* Sparseset used to calculate reload pseudos conflicting with a given
409 pseudo when we are trying to find a hard register for the given
410 pseudo. */
411static sparseset conflict_reload_and_inheritance_pseudos;
412
413/* Map: program point -> bitmap of all reload and inheritance pseudos
414 living at the point. */
415static bitmap_head *live_reload_and_inheritance_pseudos;
416static bitmap_obstack live_reload_and_inheritance_pseudos_bitmap_obstack;
417
418/* Allocate and initialize data about living reload pseudos at any
419 given program point. */
420static void
421init_live_reload_and_inheritance_pseudos (void)
422{
423 int i, p, max_regno = max_reg_num ();
424 lra_live_range_t r;
f4eafc30 425
55a2c322
VM
426 conflict_reload_and_inheritance_pseudos = sparseset_alloc (max_regno);
427 live_reload_and_inheritance_pseudos = XNEWVEC (bitmap_head, lra_live_max_point);
428 bitmap_obstack_initialize (&live_reload_and_inheritance_pseudos_bitmap_obstack);
429 for (p = 0; p < lra_live_max_point; p++)
430 bitmap_initialize (&live_reload_and_inheritance_pseudos[p],
431 &live_reload_and_inheritance_pseudos_bitmap_obstack);
432 for (i = lra_constraint_new_regno_start; i < max_regno; i++)
433 {
434 for (r = lra_reg_info[i].live_ranges; r != NULL; r = r->next)
435 for (p = r->start; p <= r->finish; p++)
436 bitmap_set_bit (&live_reload_and_inheritance_pseudos[p], i);
437 }
438}
439
440/* Finalize data about living reload pseudos at any given program
441 point. */
442static void
443finish_live_reload_and_inheritance_pseudos (void)
444{
445 sparseset_free (conflict_reload_and_inheritance_pseudos);
446 free (live_reload_and_inheritance_pseudos);
447 bitmap_obstack_release (&live_reload_and_inheritance_pseudos_bitmap_obstack);
448}
449
450/* The value used to check that cost of given hard reg is really
451 defined currently. */
452static int curr_hard_regno_costs_check = 0;
453/* Array used to check that cost of the corresponding hard reg (the
454 array element index) is really defined currently. */
455static int hard_regno_costs_check[FIRST_PSEUDO_REGISTER];
456/* The current costs of allocation of hard regs. Defined only if the
457 value of the corresponding element of the previous array is equal to
458 CURR_HARD_REGNO_COSTS_CHECK. */
459static int hard_regno_costs[FIRST_PSEUDO_REGISTER];
460
461/* Adjust cost of HARD_REGNO by INCR. Reset the cost first if it is
462 not defined yet. */
463static inline void
464adjust_hard_regno_cost (int hard_regno, int incr)
465{
466 if (hard_regno_costs_check[hard_regno] != curr_hard_regno_costs_check)
467 hard_regno_costs[hard_regno] = 0;
468 hard_regno_costs_check[hard_regno] = curr_hard_regno_costs_check;
469 hard_regno_costs[hard_regno] += incr;
470}
471
472/* Try to find a free hard register for pseudo REGNO. Return the
473 hard register on success and set *COST to the cost of using
474 that register. (If several registers have equal cost, the one with
475 the highest priority wins.) Return -1 on failure.
476
9e038952
VM
477 If FIRST_P, return the first available hard reg ignoring other
478 criteria, e.g. allocation cost. This approach results in less hard
479 reg pool fragmentation and permit to allocate hard regs to reload
480 pseudos in complicated situations where pseudo sizes are different.
481
55a2c322 482 If TRY_ONLY_HARD_REGNO >= 0, consider only that hard register,
34349d55
VM
483 otherwise consider all hard registers in REGNO's class.
484
485 If REGNO_SET is not empty, only hard registers from the set are
486 considered. */
55a2c322 487static int
34349d55
VM
488find_hard_regno_for_1 (int regno, int *cost, int try_only_hard_regno,
489 bool first_p, HARD_REG_SET regno_set)
55a2c322
VM
490{
491 HARD_REG_SET conflict_set;
492 int best_cost = INT_MAX, best_priority = INT_MIN, best_usage = INT_MAX;
493 lra_live_range_t r;
494 int p, i, j, rclass_size, best_hard_regno, priority, hard_regno;
495 int hr, conflict_hr, nregs;
ef4bddc2 496 machine_mode biggest_mode;
55a2c322 497 unsigned int k, conflict_regno;
d70a81dd 498 int offset, val, biggest_nregs, nregs_diff;
55a2c322
VM
499 enum reg_class rclass;
500 bitmap_iterator bi;
501 bool *rclass_intersect_p;
a4971e68 502 HARD_REG_SET impossible_start_hard_regs, available_regs;
55a2c322 503
34349d55
VM
504 if (hard_reg_set_empty_p (regno_set))
505 COPY_HARD_REG_SET (conflict_set, lra_no_alloc_regs);
506 else
507 {
508 COMPL_HARD_REG_SET (conflict_set, regno_set);
509 IOR_HARD_REG_SET (conflict_set, lra_no_alloc_regs);
510 }
55a2c322
VM
511 rclass = regno_allocno_class_array[regno];
512 rclass_intersect_p = ira_reg_classes_intersect_p[rclass];
513 curr_hard_regno_costs_check++;
514 sparseset_clear (conflict_reload_and_inheritance_pseudos);
515 sparseset_clear (live_range_hard_reg_pseudos);
516 IOR_HARD_REG_SET (conflict_set, lra_reg_info[regno].conflict_hard_regs);
517 biggest_mode = lra_reg_info[regno].biggest_mode;
518 for (r = lra_reg_info[regno].live_ranges; r != NULL; r = r->next)
519 {
520 EXECUTE_IF_SET_IN_BITMAP (&live_hard_reg_pseudos[r->start], 0, k, bi)
521 if (rclass_intersect_p[regno_allocno_class_array[k]])
522 sparseset_set_bit (live_range_hard_reg_pseudos, k);
523 EXECUTE_IF_SET_IN_BITMAP (&live_reload_and_inheritance_pseudos[r->start],
524 0, k, bi)
525 if (lra_reg_info[k].preferred_hard_regno1 >= 0
526 && live_pseudos_reg_renumber[k] < 0
527 && rclass_intersect_p[regno_allocno_class_array[k]])
528 sparseset_set_bit (conflict_reload_and_inheritance_pseudos, k);
529 for (p = r->start + 1; p <= r->finish; p++)
530 {
531 lra_live_range_t r2;
f4eafc30 532
55a2c322
VM
533 for (r2 = start_point_ranges[p];
534 r2 != NULL;
535 r2 = r2->start_next)
536 {
537 if (r2->regno >= lra_constraint_new_regno_start
538 && lra_reg_info[r2->regno].preferred_hard_regno1 >= 0
539 && live_pseudos_reg_renumber[r2->regno] < 0
540 && rclass_intersect_p[regno_allocno_class_array[r2->regno]])
541 sparseset_set_bit (conflict_reload_and_inheritance_pseudos,
542 r2->regno);
543 if (live_pseudos_reg_renumber[r2->regno] >= 0
544 && rclass_intersect_p[regno_allocno_class_array[r2->regno]])
545 sparseset_set_bit (live_range_hard_reg_pseudos, r2->regno);
546 }
547 }
548 }
549 if ((hard_regno = lra_reg_info[regno].preferred_hard_regno1) >= 0)
550 {
551 adjust_hard_regno_cost
552 (hard_regno, -lra_reg_info[regno].preferred_hard_regno_profit1);
553 if ((hard_regno = lra_reg_info[regno].preferred_hard_regno2) >= 0)
554 adjust_hard_regno_cost
555 (hard_regno, -lra_reg_info[regno].preferred_hard_regno_profit2);
556 }
557#ifdef STACK_REGS
558 if (lra_reg_info[regno].no_stack_p)
559 for (i = FIRST_STACK_REG; i <= LAST_STACK_REG; i++)
560 SET_HARD_REG_BIT (conflict_set, i);
561#endif
562 sparseset_clear_bit (conflict_reload_and_inheritance_pseudos, regno);
563 val = lra_reg_info[regno].val;
d70a81dd 564 offset = lra_reg_info[regno].offset;
55a2c322
VM
565 CLEAR_HARD_REG_SET (impossible_start_hard_regs);
566 EXECUTE_IF_SET_IN_SPARSESET (live_range_hard_reg_pseudos, conflict_regno)
d70a81dd 567 if (lra_reg_val_equal_p (conflict_regno, val, offset))
55a2c322
VM
568 {
569 conflict_hr = live_pseudos_reg_renumber[conflict_regno];
570 nregs = (hard_regno_nregs[conflict_hr]
571 [lra_reg_info[conflict_regno].biggest_mode]);
572 /* Remember about multi-register pseudos. For example, 2 hard
573 register pseudos can start on the same hard register but can
f4eafc30 574 not start on HR and HR+1/HR-1. */
55a2c322
VM
575 for (hr = conflict_hr + 1;
576 hr < FIRST_PSEUDO_REGISTER && hr < conflict_hr + nregs;
577 hr++)
578 SET_HARD_REG_BIT (impossible_start_hard_regs, hr);
579 for (hr = conflict_hr - 1;
580 hr >= 0 && hr + hard_regno_nregs[hr][biggest_mode] > conflict_hr;
581 hr--)
582 SET_HARD_REG_BIT (impossible_start_hard_regs, hr);
583 }
584 else
585 {
586 add_to_hard_reg_set (&conflict_set,
587 lra_reg_info[conflict_regno].biggest_mode,
588 live_pseudos_reg_renumber[conflict_regno]);
589 if (hard_reg_set_subset_p (reg_class_contents[rclass],
590 conflict_set))
591 return -1;
592 }
593 EXECUTE_IF_SET_IN_SPARSESET (conflict_reload_and_inheritance_pseudos,
594 conflict_regno)
d70a81dd 595 if (!lra_reg_val_equal_p (conflict_regno, val, offset))
55a2c322
VM
596 {
597 lra_assert (live_pseudos_reg_renumber[conflict_regno] < 0);
598 if ((hard_regno
599 = lra_reg_info[conflict_regno].preferred_hard_regno1) >= 0)
600 {
601 adjust_hard_regno_cost
602 (hard_regno,
603 lra_reg_info[conflict_regno].preferred_hard_regno_profit1);
604 if ((hard_regno
605 = lra_reg_info[conflict_regno].preferred_hard_regno2) >= 0)
606 adjust_hard_regno_cost
607 (hard_regno,
608 lra_reg_info[conflict_regno].preferred_hard_regno_profit2);
609 }
610 }
611 /* Make sure that all registers in a multi-word pseudo belong to the
612 required class. */
613 IOR_COMPL_HARD_REG_SET (conflict_set, reg_class_contents[rclass]);
614 lra_assert (rclass != NO_REGS);
615 rclass_size = ira_class_hard_regs_num[rclass];
616 best_hard_regno = -1;
617 hard_regno = ira_class_hard_regs[rclass][0];
618 biggest_nregs = hard_regno_nregs[hard_regno][biggest_mode];
619 nregs_diff = (biggest_nregs
620 - hard_regno_nregs[hard_regno][PSEUDO_REGNO_MODE (regno)]);
a4971e68
VM
621 COPY_HARD_REG_SET (available_regs, reg_class_contents[rclass]);
622 AND_COMPL_HARD_REG_SET (available_regs, lra_no_alloc_regs);
55a2c322
VM
623 for (i = 0; i < rclass_size; i++)
624 {
625 if (try_only_hard_regno >= 0)
626 hard_regno = try_only_hard_regno;
627 else
628 hard_regno = ira_class_hard_regs[rclass][i];
629 if (! overlaps_hard_reg_set_p (conflict_set,
630 PSEUDO_REGNO_MODE (regno), hard_regno)
55a2c322 631 && HARD_REGNO_MODE_OK (hard_regno, PSEUDO_REGNO_MODE (regno))
7e964f49
VM
632 /* We can not use prohibited_class_mode_regs for all classes
633 because it is not defined for all classes. */
634 && (ira_allocno_class_translate[rclass] != rclass
635 || ! TEST_HARD_REG_BIT (ira_prohibited_class_mode_regs
636 [rclass][PSEUDO_REGNO_MODE (regno)],
637 hard_regno))
55a2c322
VM
638 && ! TEST_HARD_REG_BIT (impossible_start_hard_regs, hard_regno)
639 && (nregs_diff == 0
a1b46e46
JR
640 || (WORDS_BIG_ENDIAN
641 ? (hard_regno - nregs_diff >= 0
a4971e68 642 && TEST_HARD_REG_BIT (available_regs,
a1b46e46 643 hard_regno - nregs_diff))
a4971e68 644 : TEST_HARD_REG_BIT (available_regs,
a1b46e46 645 hard_regno + nregs_diff))))
55a2c322
VM
646 {
647 if (hard_regno_costs_check[hard_regno]
648 != curr_hard_regno_costs_check)
649 {
650 hard_regno_costs_check[hard_regno] = curr_hard_regno_costs_check;
651 hard_regno_costs[hard_regno] = 0;
652 }
653 for (j = 0;
654 j < hard_regno_nregs[hard_regno][PSEUDO_REGNO_MODE (regno)];
655 j++)
656 if (! TEST_HARD_REG_BIT (call_used_reg_set, hard_regno + j)
657 && ! df_regs_ever_live_p (hard_regno + j))
658 /* It needs save restore. */
659 hard_regno_costs[hard_regno]
fef37404
VM
660 += (2
661 * REG_FREQ_FROM_BB (ENTRY_BLOCK_PTR_FOR_FN (cfun)->next_bb)
662 + 1);
55a2c322
VM
663 priority = targetm.register_priority (hard_regno);
664 if (best_hard_regno < 0 || hard_regno_costs[hard_regno] < best_cost
665 || (hard_regno_costs[hard_regno] == best_cost
666 && (priority > best_priority
3b9ceb4b 667 || (targetm.register_usage_leveling_p ()
55a2c322
VM
668 && priority == best_priority
669 && best_usage > lra_hard_reg_usage[hard_regno]))))
670 {
671 best_hard_regno = hard_regno;
672 best_cost = hard_regno_costs[hard_regno];
673 best_priority = priority;
674 best_usage = lra_hard_reg_usage[hard_regno];
675 }
676 }
9e038952 677 if (try_only_hard_regno >= 0 || (first_p && best_hard_regno >= 0))
55a2c322
VM
678 break;
679 }
680 if (best_hard_regno >= 0)
681 *cost = best_cost - lra_reg_info[regno].freq;
682 return best_hard_regno;
683}
684
34349d55
VM
685/* A wrapper for find_hard_regno_for_1 (see comments for that function
686 description). This function tries to find a hard register for
687 preferred class first if it is worth. */
688static int
689find_hard_regno_for (int regno, int *cost, int try_only_hard_regno, bool first_p)
690{
691 int hard_regno;
692 HARD_REG_SET regno_set;
693
694 /* Only original pseudos can have a different preferred class. */
695 if (try_only_hard_regno < 0 && regno < lra_new_regno_start)
696 {
697 enum reg_class pref_class = reg_preferred_class (regno);
698
699 if (regno_allocno_class_array[regno] != pref_class)
700 {
701 hard_regno = find_hard_regno_for_1 (regno, cost, -1, first_p,
702 reg_class_contents[pref_class]);
703 if (hard_regno >= 0)
704 return hard_regno;
705 }
706 }
707 CLEAR_HARD_REG_SET (regno_set);
708 return find_hard_regno_for_1 (regno, cost, try_only_hard_regno, first_p,
709 regno_set);
710}
711
55a2c322
VM
712/* Current value used for checking elements in
713 update_hard_regno_preference_check. */
714static int curr_update_hard_regno_preference_check;
715/* If an element value is equal to the above variable value, then the
716 corresponding regno has been processed for preference
717 propagation. */
718static int *update_hard_regno_preference_check;
719
720/* Update the preference for using HARD_REGNO for pseudos that are
721 connected directly or indirectly with REGNO. Apply divisor DIV
722 to any preference adjustments.
723
724 The more indirectly a pseudo is connected, the smaller its effect
725 should be. We therefore increase DIV on each "hop". */
726static void
727update_hard_regno_preference (int regno, int hard_regno, int div)
728{
729 int another_regno, cost;
730 lra_copy_t cp, next_cp;
731
732 /* Search depth 5 seems to be enough. */
733 if (div > (1 << 5))
734 return;
735 for (cp = lra_reg_info[regno].copies; cp != NULL; cp = next_cp)
736 {
737 if (cp->regno1 == regno)
738 {
739 next_cp = cp->regno1_next;
740 another_regno = cp->regno2;
741 }
742 else if (cp->regno2 == regno)
743 {
744 next_cp = cp->regno2_next;
745 another_regno = cp->regno1;
746 }
747 else
748 gcc_unreachable ();
749 if (reg_renumber[another_regno] < 0
750 && (update_hard_regno_preference_check[another_regno]
751 != curr_update_hard_regno_preference_check))
752 {
753 update_hard_regno_preference_check[another_regno]
754 = curr_update_hard_regno_preference_check;
755 cost = cp->freq < div ? 1 : cp->freq / div;
756 lra_setup_reload_pseudo_preferenced_hard_reg
757 (another_regno, hard_regno, cost);
758 update_hard_regno_preference (another_regno, hard_regno, div * 2);
759 }
760 }
761}
762
2b778c9d
VM
763/* Return prefix title for pseudo REGNO. */
764static const char *
765pseudo_prefix_title (int regno)
766{
767 return
768 (regno < lra_constraint_new_regno_start ? ""
769 : bitmap_bit_p (&lra_inheritance_pseudos, regno) ? "inheritance "
770 : bitmap_bit_p (&lra_split_regs, regno) ? "split "
771 : bitmap_bit_p (&lra_optional_reload_pseudos, regno) ? "optional reload "
772 : bitmap_bit_p (&lra_subreg_reload_pseudos, regno) ? "subreg reload "
773 : "reload ");
774}
775
55a2c322
VM
776/* Update REG_RENUMBER and other pseudo preferences by assignment of
777 HARD_REGNO to pseudo REGNO and print about it if PRINT_P. */
778void
779lra_setup_reg_renumber (int regno, int hard_regno, bool print_p)
780{
781 int i, hr;
782
783 /* We can not just reassign hard register. */
784 lra_assert (hard_regno < 0 || reg_renumber[regno] < 0);
785 if ((hr = hard_regno) < 0)
786 hr = reg_renumber[regno];
787 reg_renumber[regno] = hard_regno;
788 lra_assert (hr >= 0);
789 for (i = 0; i < hard_regno_nregs[hr][PSEUDO_REGNO_MODE (regno)]; i++)
790 if (hard_regno < 0)
791 lra_hard_reg_usage[hr + i] -= lra_reg_info[regno].freq;
792 else
793 lra_hard_reg_usage[hr + i] += lra_reg_info[regno].freq;
794 if (print_p && lra_dump_file != NULL)
795 fprintf (lra_dump_file, " Assign %d to %sr%d (freq=%d)\n",
2b778c9d 796 reg_renumber[regno], pseudo_prefix_title (regno),
55a2c322
VM
797 regno, lra_reg_info[regno].freq);
798 if (hard_regno >= 0)
799 {
800 curr_update_hard_regno_preference_check++;
801 update_hard_regno_preference (regno, hard_regno, 1);
802 }
803}
804
805/* Pseudos which occur in insns containing a particular pseudo. */
806static bitmap_head insn_conflict_pseudos;
807
808/* Bitmaps used to contain spill pseudos for given pseudo hard regno
809 and best spill pseudos for given pseudo (and best hard regno). */
810static bitmap_head spill_pseudos_bitmap, best_spill_pseudos_bitmap;
811
812/* Current pseudo check for validity of elements in
813 TRY_HARD_REG_PSEUDOS. */
814static int curr_pseudo_check;
815/* Array used for validity of elements in TRY_HARD_REG_PSEUDOS. */
816static int try_hard_reg_pseudos_check[FIRST_PSEUDO_REGISTER];
817/* Pseudos who hold given hard register at the considered points. */
818static bitmap_head try_hard_reg_pseudos[FIRST_PSEUDO_REGISTER];
819
820/* Set up try_hard_reg_pseudos for given program point P and class
821 RCLASS. Those are pseudos living at P and assigned to a hard
822 register of RCLASS. In other words, those are pseudos which can be
823 spilled to assign a hard register of RCLASS to a pseudo living at
824 P. */
825static void
826setup_try_hard_regno_pseudos (int p, enum reg_class rclass)
827{
828 int i, hard_regno;
ef4bddc2 829 machine_mode mode;
55a2c322
VM
830 unsigned int spill_regno;
831 bitmap_iterator bi;
832
833 /* Find what pseudos could be spilled. */
834 EXECUTE_IF_SET_IN_BITMAP (&live_hard_reg_pseudos[p], 0, spill_regno, bi)
835 {
836 mode = PSEUDO_REGNO_MODE (spill_regno);
837 hard_regno = live_pseudos_reg_renumber[spill_regno];
838 if (overlaps_hard_reg_set_p (reg_class_contents[rclass],
839 mode, hard_regno))
840 {
841 for (i = hard_regno_nregs[hard_regno][mode] - 1; i >= 0; i--)
842 {
843 if (try_hard_reg_pseudos_check[hard_regno + i]
844 != curr_pseudo_check)
845 {
846 try_hard_reg_pseudos_check[hard_regno + i]
847 = curr_pseudo_check;
848 bitmap_clear (&try_hard_reg_pseudos[hard_regno + i]);
849 }
850 bitmap_set_bit (&try_hard_reg_pseudos[hard_regno + i],
851 spill_regno);
852 }
853 }
854 }
855}
856
857/* Assign temporarily HARD_REGNO to pseudo REGNO. Temporary
858 assignment means that we might undo the data change. */
859static void
860assign_temporarily (int regno, int hard_regno)
861{
862 int p;
863 lra_live_range_t r;
864
865 for (r = lra_reg_info[regno].live_ranges; r != NULL; r = r->next)
866 {
867 for (p = r->start; p <= r->finish; p++)
868 if (hard_regno < 0)
869 bitmap_clear_bit (&live_hard_reg_pseudos[p], regno);
870 else
871 {
872 bitmap_set_bit (&live_hard_reg_pseudos[p], regno);
873 insert_in_live_range_start_chain (regno);
874 }
875 }
876 live_pseudos_reg_renumber[regno] = hard_regno;
877}
878
879/* Array used for sorting reload pseudos for subsequent allocation
880 after spilling some pseudo. */
881static int *sorted_reload_pseudos;
882
883/* Spill some pseudos for a reload pseudo REGNO and return hard
884 register which should be used for pseudo after spilling. The
885 function adds spilled pseudos to SPILLED_PSEUDO_BITMAP. When we
886 choose hard register (and pseudos occupying the hard registers and
887 to be spilled), we take into account not only how REGNO will
888 benefit from the spills but also how other reload pseudos not yet
889 assigned to hard registers benefit from the spills too. In very
9e038952
VM
890 rare cases, the function can fail and return -1.
891
892 If FIRST_P, return the first available hard reg ignoring other
893 criteria, e.g. allocation cost and cost of spilling non-reload
894 pseudos. This approach results in less hard reg pool fragmentation
895 and permit to allocate hard regs to reload pseudos in complicated
896 situations where pseudo sizes are different. */
55a2c322 897static int
9e038952 898spill_for (int regno, bitmap spilled_pseudo_bitmap, bool first_p)
55a2c322
VM
899{
900 int i, j, n, p, hard_regno, best_hard_regno, cost, best_cost, rclass_size;
901 int reload_hard_regno, reload_cost;
b81a2f0d 902 bool static_p, best_static_p;
ef4bddc2 903 machine_mode mode;
55a2c322 904 enum reg_class rclass;
55a2c322
VM
905 unsigned int spill_regno, reload_regno, uid;
906 int insn_pseudos_num, best_insn_pseudos_num;
8fd827b8 907 int bad_spills_num, smallest_bad_spills_num;
55a2c322
VM
908 lra_live_range_t r;
909 bitmap_iterator bi;
910
911 rclass = regno_allocno_class_array[regno];
912 lra_assert (reg_renumber[regno] < 0 && rclass != NO_REGS);
913 bitmap_clear (&insn_conflict_pseudos);
914 bitmap_clear (&best_spill_pseudos_bitmap);
915 EXECUTE_IF_SET_IN_BITMAP (&lra_reg_info[regno].insn_bitmap, 0, uid, bi)
916 {
917 struct lra_insn_reg *ir;
f4eafc30 918
55a2c322
VM
919 for (ir = lra_get_insn_regs (uid); ir != NULL; ir = ir->next)
920 if (ir->regno >= FIRST_PSEUDO_REGISTER)
921 bitmap_set_bit (&insn_conflict_pseudos, ir->regno);
922 }
923 best_hard_regno = -1;
924 best_cost = INT_MAX;
b81a2f0d 925 best_static_p = TRUE;
55a2c322 926 best_insn_pseudos_num = INT_MAX;
8fd827b8 927 smallest_bad_spills_num = INT_MAX;
55a2c322
VM
928 rclass_size = ira_class_hard_regs_num[rclass];
929 mode = PSEUDO_REGNO_MODE (regno);
930 /* Invalidate try_hard_reg_pseudos elements. */
931 curr_pseudo_check++;
932 for (r = lra_reg_info[regno].live_ranges; r != NULL; r = r->next)
933 for (p = r->start; p <= r->finish; p++)
934 setup_try_hard_regno_pseudos (p, rclass);
935 for (i = 0; i < rclass_size; i++)
936 {
937 hard_regno = ira_class_hard_regs[rclass][i];
938 bitmap_clear (&spill_pseudos_bitmap);
939 for (j = hard_regno_nregs[hard_regno][mode] - 1; j >= 0; j--)
940 {
941 if (try_hard_reg_pseudos_check[hard_regno + j] != curr_pseudo_check)
942 continue;
943 lra_assert (!bitmap_empty_p (&try_hard_reg_pseudos[hard_regno + j]));
944 bitmap_ior_into (&spill_pseudos_bitmap,
945 &try_hard_reg_pseudos[hard_regno + j]);
946 }
947 /* Spill pseudos. */
b81a2f0d 948 static_p = false;
55a2c322 949 EXECUTE_IF_SET_IN_BITMAP (&spill_pseudos_bitmap, 0, spill_regno, bi)
bcb21886
KY
950 if ((pic_offset_table_rtx != NULL
951 && spill_regno == REGNO (pic_offset_table_rtx))
952 || ((int) spill_regno >= lra_constraint_new_regno_start
953 && ! bitmap_bit_p (&lra_inheritance_pseudos, spill_regno)
954 && ! bitmap_bit_p (&lra_split_regs, spill_regno)
955 && ! bitmap_bit_p (&lra_subreg_reload_pseudos, spill_regno)
956 && ! bitmap_bit_p (&lra_optional_reload_pseudos, spill_regno)))
55a2c322 957 goto fail;
b81a2f0d
VM
958 else if (non_spilled_static_chain_regno_p (spill_regno))
959 static_p = true;
55a2c322 960 insn_pseudos_num = 0;
8fd827b8 961 bad_spills_num = 0;
55a2c322
VM
962 if (lra_dump_file != NULL)
963 fprintf (lra_dump_file, " Trying %d:", hard_regno);
964 sparseset_clear (live_range_reload_inheritance_pseudos);
965 EXECUTE_IF_SET_IN_BITMAP (&spill_pseudos_bitmap, 0, spill_regno, bi)
966 {
967 if (bitmap_bit_p (&insn_conflict_pseudos, spill_regno))
968 insn_pseudos_num++;
8fd827b8
VM
969 if (spill_regno >= (unsigned int) lra_bad_spill_regno_start)
970 bad_spills_num++;
55a2c322
VM
971 for (r = lra_reg_info[spill_regno].live_ranges;
972 r != NULL;
973 r = r->next)
974 {
975 for (p = r->start; p <= r->finish; p++)
976 {
977 lra_live_range_t r2;
f4eafc30 978
55a2c322
VM
979 for (r2 = start_point_ranges[p];
980 r2 != NULL;
981 r2 = r2->start_next)
982 if (r2->regno >= lra_constraint_new_regno_start)
983 sparseset_set_bit (live_range_reload_inheritance_pseudos,
984 r2->regno);
985 }
986 }
987 }
295d875c 988 n = 0;
88def637 989 if (sparseset_cardinality (live_range_reload_inheritance_pseudos)
bb750f4f 990 <= (unsigned)LRA_MAX_CONSIDERED_RELOAD_PSEUDOS)
88def637
VM
991 EXECUTE_IF_SET_IN_SPARSESET (live_range_reload_inheritance_pseudos,
992 reload_regno)
993 if ((int) reload_regno != regno
994 && (ira_reg_classes_intersect_p
995 [rclass][regno_allocno_class_array[reload_regno]])
996 && live_pseudos_reg_renumber[reload_regno] < 0
9e038952 997 && find_hard_regno_for (reload_regno, &cost, -1, first_p) < 0)
88def637 998 sorted_reload_pseudos[n++] = reload_regno;
295d875c
VM
999 EXECUTE_IF_SET_IN_BITMAP (&spill_pseudos_bitmap, 0, spill_regno, bi)
1000 {
1001 update_lives (spill_regno, true);
1002 if (lra_dump_file != NULL)
1003 fprintf (lra_dump_file, " spill %d(freq=%d)",
1004 spill_regno, lra_reg_info[spill_regno].freq);
1005 }
9e038952 1006 hard_regno = find_hard_regno_for (regno, &cost, -1, first_p);
55a2c322
VM
1007 if (hard_regno >= 0)
1008 {
1009 assign_temporarily (regno, hard_regno);
55a2c322
VM
1010 qsort (sorted_reload_pseudos, n, sizeof (int),
1011 reload_pseudo_compare_func);
1012 for (j = 0; j < n; j++)
1013 {
1014 reload_regno = sorted_reload_pseudos[j];
1015 lra_assert (live_pseudos_reg_renumber[reload_regno] < 0);
1016 if ((reload_hard_regno
1017 = find_hard_regno_for (reload_regno,
9e038952 1018 &reload_cost, -1, first_p)) >= 0)
55a2c322
VM
1019 {
1020 if (lra_dump_file != NULL)
1021 fprintf (lra_dump_file, " assign %d(cost=%d)",
1022 reload_regno, reload_cost);
1023 assign_temporarily (reload_regno, reload_hard_regno);
1024 cost += reload_cost;
1025 }
1026 }
1027 EXECUTE_IF_SET_IN_BITMAP (&spill_pseudos_bitmap, 0, spill_regno, bi)
1028 {
0cc97fc5 1029 rtx_insn_list *x;
f4eafc30 1030
55a2c322
VM
1031 cost += lra_reg_info[spill_regno].freq;
1032 if (ira_reg_equiv[spill_regno].memory != NULL
1033 || ira_reg_equiv[spill_regno].constant != NULL)
1034 for (x = ira_reg_equiv[spill_regno].init_insns;
1035 x != NULL;
0cc97fc5
DM
1036 x = x->next ())
1037 cost -= REG_FREQ_FROM_BB (BLOCK_FOR_INSN (x->insn ()));
55a2c322 1038 }
b81a2f0d
VM
1039 /* Avoid spilling static chain pointer pseudo when non-local
1040 goto is used. */
1041 if ((! static_p && best_static_p)
1042 || (static_p == best_static_p
1043 && (best_insn_pseudos_num > insn_pseudos_num
1044 || (best_insn_pseudos_num == insn_pseudos_num
1045 && (bad_spills_num < smallest_bad_spills_num
1046 || (bad_spills_num == smallest_bad_spills_num
1047 && best_cost > cost))))))
55a2c322
VM
1048 {
1049 best_insn_pseudos_num = insn_pseudos_num;
54e915b3 1050 smallest_bad_spills_num = bad_spills_num;
b81a2f0d 1051 best_static_p = static_p;
55a2c322
VM
1052 best_cost = cost;
1053 best_hard_regno = hard_regno;
1054 bitmap_copy (&best_spill_pseudos_bitmap, &spill_pseudos_bitmap);
1055 if (lra_dump_file != NULL)
54e915b3
VM
1056 fprintf (lra_dump_file,
1057 " Now best %d(cost=%d, bad_spills=%d, insn_pseudos=%d)\n",
1058 hard_regno, cost, bad_spills_num, insn_pseudos_num);
55a2c322
VM
1059 }
1060 assign_temporarily (regno, -1);
1061 for (j = 0; j < n; j++)
1062 {
1063 reload_regno = sorted_reload_pseudos[j];
1064 if (live_pseudos_reg_renumber[reload_regno] >= 0)
1065 assign_temporarily (reload_regno, -1);
1066 }
1067 }
1068 if (lra_dump_file != NULL)
1069 fprintf (lra_dump_file, "\n");
1070 /* Restore the live hard reg pseudo info for spilled pseudos. */
1071 EXECUTE_IF_SET_IN_BITMAP (&spill_pseudos_bitmap, 0, spill_regno, bi)
1072 update_lives (spill_regno, false);
1073 fail:
1074 ;
1075 }
1076 /* Spill: */
1077 EXECUTE_IF_SET_IN_BITMAP (&best_spill_pseudos_bitmap, 0, spill_regno, bi)
1078 {
f54437d5
VM
1079 if ((int) spill_regno >= lra_constraint_new_regno_start)
1080 former_reload_pseudo_spill_p = true;
55a2c322
VM
1081 if (lra_dump_file != NULL)
1082 fprintf (lra_dump_file, " Spill %sr%d(hr=%d, freq=%d) for r%d\n",
2b778c9d 1083 pseudo_prefix_title (spill_regno),
55a2c322
VM
1084 spill_regno, reg_renumber[spill_regno],
1085 lra_reg_info[spill_regno].freq, regno);
1086 update_lives (spill_regno, true);
1087 lra_setup_reg_renumber (spill_regno, -1, false);
1088 }
1089 bitmap_ior_into (spilled_pseudo_bitmap, &best_spill_pseudos_bitmap);
1090 return best_hard_regno;
1091}
1092
1093/* Assign HARD_REGNO to REGNO. */
1094static void
1095assign_hard_regno (int hard_regno, int regno)
1096{
1097 int i;
1098
1099 lra_assert (hard_regno >= 0);
1100 lra_setup_reg_renumber (regno, hard_regno, true);
1101 update_lives (regno, false);
1102 for (i = 0;
1103 i < hard_regno_nregs[hard_regno][lra_reg_info[regno].biggest_mode];
1104 i++)
1105 df_set_regs_ever_live (hard_regno + i, true);
1106}
1107
1108/* Array used for sorting different pseudos. */
1109static int *sorted_pseudos;
1110
1111/* The constraints pass is allowed to create equivalences between
1112 pseudos that make the current allocation "incorrect" (in the sense
1113 that pseudos are assigned to hard registers from their own conflict
1114 sets). The global variable lra_risky_transformations_p says
1115 whether this might have happened.
1116
1117 Process pseudos assigned to hard registers (less frequently used
1118 first), spill if a conflict is found, and mark the spilled pseudos
1119 in SPILLED_PSEUDO_BITMAP. Set up LIVE_HARD_REG_PSEUDOS from
1120 pseudos, assigned to hard registers. */
1121static void
1122setup_live_pseudos_and_spill_after_risky_transforms (bitmap
1123 spilled_pseudo_bitmap)
1124{
1125 int p, i, j, n, regno, hard_regno;
1126 unsigned int k, conflict_regno;
d70a81dd 1127 int val, offset;
55a2c322 1128 HARD_REG_SET conflict_set;
ef4bddc2 1129 machine_mode mode;
55a2c322
VM
1130 lra_live_range_t r;
1131 bitmap_iterator bi;
1132 int max_regno = max_reg_num ();
1133
1134 if (! lra_risky_transformations_p)
1135 {
1136 for (i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
1137 if (reg_renumber[i] >= 0 && lra_reg_info[i].nrefs > 0)
1138 update_lives (i, false);
1139 return;
1140 }
1141 for (n = 0, i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
bcb21886
KY
1142 if ((pic_offset_table_rtx == NULL_RTX
1143 || i != (int) REGNO (pic_offset_table_rtx))
1144 && reg_renumber[i] >= 0 && lra_reg_info[i].nrefs > 0)
55a2c322
VM
1145 sorted_pseudos[n++] = i;
1146 qsort (sorted_pseudos, n, sizeof (int), pseudo_compare_func);
bcb21886
KY
1147 if (pic_offset_table_rtx != NULL_RTX
1148 && (regno = REGNO (pic_offset_table_rtx)) >= FIRST_PSEUDO_REGISTER
1149 && reg_renumber[regno] >= 0 && lra_reg_info[regno].nrefs > 0)
1150 sorted_pseudos[n++] = regno;
55a2c322
VM
1151 for (i = n - 1; i >= 0; i--)
1152 {
1153 regno = sorted_pseudos[i];
1154 hard_regno = reg_renumber[regno];
1155 lra_assert (hard_regno >= 0);
1156 mode = lra_reg_info[regno].biggest_mode;
1157 sparseset_clear (live_range_hard_reg_pseudos);
1158 for (r = lra_reg_info[regno].live_ranges; r != NULL; r = r->next)
1159 {
1160 EXECUTE_IF_SET_IN_BITMAP (&live_hard_reg_pseudos[r->start], 0, k, bi)
1161 sparseset_set_bit (live_range_hard_reg_pseudos, k);
1162 for (p = r->start + 1; p <= r->finish; p++)
1163 {
1164 lra_live_range_t r2;
f4eafc30 1165
55a2c322
VM
1166 for (r2 = start_point_ranges[p];
1167 r2 != NULL;
1168 r2 = r2->start_next)
1169 if (live_pseudos_reg_renumber[r2->regno] >= 0)
1170 sparseset_set_bit (live_range_hard_reg_pseudos, r2->regno);
1171 }
1172 }
1173 COPY_HARD_REG_SET (conflict_set, lra_no_alloc_regs);
1174 IOR_HARD_REG_SET (conflict_set, lra_reg_info[regno].conflict_hard_regs);
1175 val = lra_reg_info[regno].val;
d70a81dd 1176 offset = lra_reg_info[regno].offset;
55a2c322 1177 EXECUTE_IF_SET_IN_SPARSESET (live_range_hard_reg_pseudos, conflict_regno)
d70a81dd 1178 if (!lra_reg_val_equal_p (conflict_regno, val, offset)
55a2c322
VM
1179 /* If it is multi-register pseudos they should start on
1180 the same hard register. */
1181 || hard_regno != reg_renumber[conflict_regno])
15961e4a
VM
1182 {
1183 int conflict_hard_regno = reg_renumber[conflict_regno];
1184 machine_mode biggest_mode = lra_reg_info[conflict_regno].biggest_mode;
1185 int biggest_nregs = hard_regno_nregs[conflict_hard_regno][biggest_mode];
1186 int nregs_diff = (biggest_nregs
1187 - (hard_regno_nregs
1188 [conflict_hard_regno]
1189 [PSEUDO_REGNO_MODE (conflict_regno)]));
1190 add_to_hard_reg_set (&conflict_set,
1191 biggest_mode,
1192 conflict_hard_regno
1193 - (WORDS_BIG_ENDIAN ? nregs_diff : 0));
1194 }
55a2c322
VM
1195 if (! overlaps_hard_reg_set_p (conflict_set, mode, hard_regno))
1196 {
1197 update_lives (regno, false);
1198 continue;
1199 }
1200 bitmap_set_bit (spilled_pseudo_bitmap, regno);
1201 for (j = 0;
1202 j < hard_regno_nregs[hard_regno][PSEUDO_REGNO_MODE (regno)];
1203 j++)
1204 lra_hard_reg_usage[hard_regno + j] -= lra_reg_info[regno].freq;
1205 reg_renumber[regno] = -1;
f54437d5
VM
1206 if (regno >= lra_constraint_new_regno_start)
1207 former_reload_pseudo_spill_p = true;
55a2c322
VM
1208 if (lra_dump_file != NULL)
1209 fprintf (lra_dump_file, " Spill r%d after risky transformations\n",
1210 regno);
1211 }
1212}
1213
1214/* Improve allocation by assigning the same hard regno of inheritance
1215 pseudos to the connected pseudos. We need this because inheritance
1216 pseudos are allocated after reload pseudos in the thread and when
1217 we assign a hard register to a reload pseudo we don't know yet that
1218 the connected inheritance pseudos can get the same hard register.
1219 Add pseudos with changed allocation to bitmap CHANGED_PSEUDOS. */
1220static void
1221improve_inheritance (bitmap changed_pseudos)
1222{
1223 unsigned int k;
1224 int regno, another_regno, hard_regno, another_hard_regno, cost, i, n;
1225 lra_copy_t cp, next_cp;
1226 bitmap_iterator bi;
1227
8e3a4869
VM
1228 if (lra_inheritance_iter > LRA_MAX_INHERITANCE_PASSES)
1229 return;
55a2c322
VM
1230 n = 0;
1231 EXECUTE_IF_SET_IN_BITMAP (&lra_inheritance_pseudos, 0, k, bi)
1232 if (reg_renumber[k] >= 0 && lra_reg_info[k].nrefs != 0)
1233 sorted_pseudos[n++] = k;
1234 qsort (sorted_pseudos, n, sizeof (int), pseudo_compare_func);
1235 for (i = 0; i < n; i++)
1236 {
1237 regno = sorted_pseudos[i];
1238 hard_regno = reg_renumber[regno];
1239 lra_assert (hard_regno >= 0);
1240 for (cp = lra_reg_info[regno].copies; cp != NULL; cp = next_cp)
1241 {
1242 if (cp->regno1 == regno)
1243 {
1244 next_cp = cp->regno1_next;
1245 another_regno = cp->regno2;
1246 }
1247 else if (cp->regno2 == regno)
1248 {
1249 next_cp = cp->regno2_next;
1250 another_regno = cp->regno1;
1251 }
1252 else
1253 gcc_unreachable ();
1254 /* Don't change reload pseudo allocation. It might have
1255 this allocation for a purpose and changing it can result
1256 in LRA cycling. */
1257 if ((another_regno < lra_constraint_new_regno_start
1258 || bitmap_bit_p (&lra_inheritance_pseudos, another_regno))
1259 && (another_hard_regno = reg_renumber[another_regno]) >= 0
1260 && another_hard_regno != hard_regno)
1261 {
1262 if (lra_dump_file != NULL)
1263 fprintf
1264 (lra_dump_file,
1265 " Improving inheritance for %d(%d) and %d(%d)...\n",
1266 regno, hard_regno, another_regno, another_hard_regno);
1267 update_lives (another_regno, true);
1268 lra_setup_reg_renumber (another_regno, -1, false);
9e038952
VM
1269 if (hard_regno == find_hard_regno_for (another_regno, &cost,
1270 hard_regno, false))
55a2c322
VM
1271 assign_hard_regno (hard_regno, another_regno);
1272 else
1273 assign_hard_regno (another_hard_regno, another_regno);
1274 bitmap_set_bit (changed_pseudos, another_regno);
1275 }
1276 }
1277 }
1278}
1279
1280
1281/* Bitmap finally containing all pseudos spilled on this assignment
1282 pass. */
1283static bitmap_head all_spilled_pseudos;
1284/* All pseudos whose allocation was changed. */
1285static bitmap_head changed_pseudo_bitmap;
1286
9e038952
VM
1287
1288/* Add to LIVE_RANGE_HARD_REG_PSEUDOS all pseudos conflicting with
1289 REGNO and whose hard regs can be assigned to REGNO. */
1290static void
1291find_all_spills_for (int regno)
1292{
1293 int p;
1294 lra_live_range_t r;
1295 unsigned int k;
1296 bitmap_iterator bi;
1297 enum reg_class rclass;
1298 bool *rclass_intersect_p;
1299
1300 rclass = regno_allocno_class_array[regno];
1301 rclass_intersect_p = ira_reg_classes_intersect_p[rclass];
1302 for (r = lra_reg_info[regno].live_ranges; r != NULL; r = r->next)
1303 {
1304 EXECUTE_IF_SET_IN_BITMAP (&live_hard_reg_pseudos[r->start], 0, k, bi)
1305 if (rclass_intersect_p[regno_allocno_class_array[k]])
1306 sparseset_set_bit (live_range_hard_reg_pseudos, k);
1307 for (p = r->start + 1; p <= r->finish; p++)
1308 {
1309 lra_live_range_t r2;
1310
1311 for (r2 = start_point_ranges[p];
1312 r2 != NULL;
1313 r2 = r2->start_next)
1314 {
1315 if (live_pseudos_reg_renumber[r2->regno] >= 0
1316 && rclass_intersect_p[regno_allocno_class_array[r2->regno]])
1317 sparseset_set_bit (live_range_hard_reg_pseudos, r2->regno);
1318 }
1319 }
1320 }
1321}
1322
55a2c322
VM
1323/* Assign hard registers to reload pseudos and other pseudos. */
1324static void
1325assign_by_spills (void)
1326{
8a8330b7
VM
1327 int i, n, nfails, iter, regno, hard_regno, cost;
1328 rtx restore_rtx;
cfa434f6 1329 rtx_insn *insn;
55a2c322 1330 bitmap_head changed_insns, do_not_assign_nonreload_pseudos;
9e038952 1331 unsigned int u, conflict_regno;
55a2c322 1332 bitmap_iterator bi;
992ca0f0 1333 bool reload_p;
55a2c322
VM
1334 int max_regno = max_reg_num ();
1335
1336 for (n = 0, i = lra_constraint_new_regno_start; i < max_regno; i++)
1337 if (reg_renumber[i] < 0 && lra_reg_info[i].nrefs != 0
1338 && regno_allocno_class_array[i] != NO_REGS)
1339 sorted_pseudos[n++] = i;
1340 bitmap_initialize (&insn_conflict_pseudos, &reg_obstack);
1341 bitmap_initialize (&spill_pseudos_bitmap, &reg_obstack);
1342 bitmap_initialize (&best_spill_pseudos_bitmap, &reg_obstack);
1343 update_hard_regno_preference_check = XCNEWVEC (int, max_regno);
1344 curr_update_hard_regno_preference_check = 0;
1345 memset (try_hard_reg_pseudos_check, 0, sizeof (try_hard_reg_pseudos_check));
1346 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++)
1347 bitmap_initialize (&try_hard_reg_pseudos[i], &reg_obstack);
1348 curr_pseudo_check = 0;
1349 bitmap_initialize (&changed_insns, &reg_obstack);
1350 bitmap_initialize (&non_reload_pseudos, &reg_obstack);
1351 bitmap_ior (&non_reload_pseudos, &lra_inheritance_pseudos, &lra_split_regs);
2b778c9d 1352 bitmap_ior_into (&non_reload_pseudos, &lra_subreg_reload_pseudos);
55a2c322
VM
1353 bitmap_ior_into (&non_reload_pseudos, &lra_optional_reload_pseudos);
1354 for (iter = 0; iter <= 1; iter++)
1355 {
1356 qsort (sorted_pseudos, n, sizeof (int), reload_pseudo_compare_func);
1357 nfails = 0;
1358 for (i = 0; i < n; i++)
1359 {
1360 regno = sorted_pseudos[i];
8a8330b7
VM
1361 if (reg_renumber[regno] >= 0)
1362 continue;
55a2c322
VM
1363 if (lra_dump_file != NULL)
1364 fprintf (lra_dump_file, " Assigning to %d "
1365 "(cl=%s, orig=%d, freq=%d, tfirst=%d, tfreq=%d)...\n",
1366 regno, reg_class_names[regno_allocno_class_array[regno]],
1367 ORIGINAL_REGNO (regno_reg_rtx[regno]),
1368 lra_reg_info[regno].freq, regno_assign_info[regno].first,
1369 regno_assign_info[regno_assign_info[regno].first].freq);
9e038952 1370 hard_regno = find_hard_regno_for (regno, &cost, -1, iter == 1);
992ca0f0
VM
1371 reload_p = ! bitmap_bit_p (&non_reload_pseudos, regno);
1372 if (hard_regno < 0 && reload_p)
9e038952 1373 hard_regno = spill_for (regno, &all_spilled_pseudos, iter == 1);
55a2c322
VM
1374 if (hard_regno < 0)
1375 {
992ca0f0 1376 if (reload_p)
55a2c322
VM
1377 sorted_pseudos[nfails++] = regno;
1378 }
1379 else
1380 {
1381 /* This register might have been spilled by the previous
1382 pass. Indicate that it is no longer spilled. */
1383 bitmap_clear_bit (&all_spilled_pseudos, regno);
1384 assign_hard_regno (hard_regno, regno);
992ca0f0
VM
1385 if (! reload_p)
1386 /* As non-reload pseudo assignment is changed we
1387 should reconsider insns referring for the
1388 pseudo. */
1389 bitmap_set_bit (&changed_pseudo_bitmap, regno);
55a2c322
VM
1390 }
1391 }
1392 if (nfails == 0)
1393 break;
ce940020
VM
1394 if (iter > 0)
1395 {
bdf13188
EB
1396 /* We did not assign hard regs to reload pseudos after two iterations.
1397 Either it's an asm and something is wrong with the constraints, or
1398 we have run out of spill registers; error out in either case. */
327b20f5 1399 bool asm_p = false;
ce940020
VM
1400 bitmap_head failed_reload_insns;
1401
1402 bitmap_initialize (&failed_reload_insns, &reg_obstack);
1403 for (i = 0; i < nfails; i++)
c656b86b
VM
1404 {
1405 regno = sorted_pseudos[i];
1406 bitmap_ior_into (&failed_reload_insns,
1407 &lra_reg_info[regno].insn_bitmap);
1408 /* Assign an arbitrary hard register of regno class to
bdf13188 1409 avoid further trouble with this insn. */
c656b86b
VM
1410 bitmap_clear_bit (&all_spilled_pseudos, regno);
1411 assign_hard_regno
1412 (ira_class_hard_regs[regno_allocno_class_array[regno]][0],
1413 regno);
1414 }
ce940020
VM
1415 EXECUTE_IF_SET_IN_BITMAP (&failed_reload_insns, 0, u, bi)
1416 {
1417 insn = lra_insn_recog_data[u]->insn;
1418 if (asm_noperands (PATTERN (insn)) >= 0)
1419 {
327b20f5 1420 asm_p = true;
ce940020
VM
1421 error_for_asm (insn,
1422 "%<asm%> operand has impossible constraints");
e86c0101
SB
1423 /* Avoid further trouble with this insn.
1424 For asm goto, instead of fixing up all the edges
1425 just clear the template and clear input operands
1426 (asm goto doesn't have any output operands). */
1427 if (JUMP_P (insn))
1428 {
1429 rtx asm_op = extract_asm_operands (PATTERN (insn));
1430 ASM_OPERANDS_TEMPLATE (asm_op) = ggc_strdup ("");
1431 ASM_OPERANDS_INPUT_VEC (asm_op) = rtvec_alloc (0);
1432 ASM_OPERANDS_INPUT_CONSTRAINT_VEC (asm_op) = rtvec_alloc (0);
1433 lra_update_insn_regno_info (insn);
1434 }
1435 else
1436 {
1437 PATTERN (insn) = gen_rtx_USE (VOIDmode, const0_rtx);
1438 lra_set_insn_deleted (insn);
1439 }
ce940020 1440 }
327b20f5 1441 else if (!asm_p)
bdf13188
EB
1442 {
1443 error ("unable to find a register to spill");
1444 fatal_insn ("this is the insn:", insn);
1445 }
ce940020 1446 }
ce940020
VM
1447 break;
1448 }
9e038952
VM
1449 /* This is a very rare event. We can not assign a hard register
1450 to reload pseudo because the hard register was assigned to
1451 another reload pseudo on a previous assignment pass. For x86
1452 example, on the 1st pass we assigned CX (although another
1453 hard register could be used for this) to reload pseudo in an
1454 insn, on the 2nd pass we need CX (and only this) hard
1455 register for a new reload pseudo in the same insn. Another
1456 possible situation may occur in assigning to multi-regs
1457 reload pseudos when hard regs pool is too fragmented even
1458 after spilling non-reload pseudos.
1459
1460 We should do something radical here to succeed. Here we
1461 spill *all* conflicting pseudos and reassign them. */
55a2c322
VM
1462 if (lra_dump_file != NULL)
1463 fprintf (lra_dump_file, " 2nd iter for reload pseudo assignments:\n");
9e038952 1464 sparseset_clear (live_range_hard_reg_pseudos);
55a2c322
VM
1465 for (i = 0; i < nfails; i++)
1466 {
1467 if (lra_dump_file != NULL)
1468 fprintf (lra_dump_file, " Reload r%d assignment failure\n",
1469 sorted_pseudos[i]);
9e038952
VM
1470 find_all_spills_for (sorted_pseudos[i]);
1471 }
1472 EXECUTE_IF_SET_IN_SPARSESET (live_range_hard_reg_pseudos, conflict_regno)
1473 {
1474 if ((int) conflict_regno >= lra_constraint_new_regno_start)
f54437d5
VM
1475 {
1476 sorted_pseudos[nfails++] = conflict_regno;
1477 former_reload_pseudo_spill_p = true;
1478 }
9e038952
VM
1479 if (lra_dump_file != NULL)
1480 fprintf (lra_dump_file, " Spill %s r%d(hr=%d, freq=%d)\n",
1481 pseudo_prefix_title (conflict_regno), conflict_regno,
1482 reg_renumber[conflict_regno],
1483 lra_reg_info[conflict_regno].freq);
1484 update_lives (conflict_regno, true);
1485 lra_setup_reg_renumber (conflict_regno, -1, false);
55a2c322 1486 }
55a2c322
VM
1487 n = nfails;
1488 }
1489 improve_inheritance (&changed_pseudo_bitmap);
1490 bitmap_clear (&non_reload_pseudos);
1491 bitmap_clear (&changed_insns);
1492 if (! lra_simple_p)
1493 {
1494 /* We should not assign to original pseudos of inheritance
1495 pseudos or split pseudos if any its inheritance pseudo did
1496 not get hard register or any its split pseudo was not split
1497 because undo inheritance/split pass will extend live range of
1498 such inheritance or split pseudos. */
1499 bitmap_initialize (&do_not_assign_nonreload_pseudos, &reg_obstack);
1500 EXECUTE_IF_SET_IN_BITMAP (&lra_inheritance_pseudos, 0, u, bi)
8a8330b7
VM
1501 if ((restore_rtx = lra_reg_info[u].restore_rtx) != NULL_RTX
1502 && REG_P (restore_rtx)
55a2c322
VM
1503 && reg_renumber[u] < 0
1504 && bitmap_bit_p (&lra_inheritance_pseudos, u))
8a8330b7 1505 bitmap_set_bit (&do_not_assign_nonreload_pseudos, REGNO (restore_rtx));
55a2c322 1506 EXECUTE_IF_SET_IN_BITMAP (&lra_split_regs, 0, u, bi)
8a8330b7 1507 if ((restore_rtx = lra_reg_info[u].restore_rtx) != NULL_RTX
55a2c322 1508 && reg_renumber[u] >= 0)
8a8330b7
VM
1509 {
1510 lra_assert (REG_P (restore_rtx));
1511 bitmap_set_bit (&do_not_assign_nonreload_pseudos, REGNO (restore_rtx));
1512 }
55a2c322
VM
1513 for (n = 0, i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
1514 if (((i < lra_constraint_new_regno_start
1515 && ! bitmap_bit_p (&do_not_assign_nonreload_pseudos, i))
1516 || (bitmap_bit_p (&lra_inheritance_pseudos, i)
8a8330b7 1517 && lra_reg_info[i].restore_rtx != NULL_RTX)
55a2c322 1518 || (bitmap_bit_p (&lra_split_regs, i)
8a8330b7 1519 && lra_reg_info[i].restore_rtx != NULL_RTX)
2b778c9d 1520 || bitmap_bit_p (&lra_subreg_reload_pseudos, i)
55a2c322
VM
1521 || bitmap_bit_p (&lra_optional_reload_pseudos, i))
1522 && reg_renumber[i] < 0 && lra_reg_info[i].nrefs != 0
1523 && regno_allocno_class_array[i] != NO_REGS)
1524 sorted_pseudos[n++] = i;
1525 bitmap_clear (&do_not_assign_nonreload_pseudos);
1526 if (n != 0 && lra_dump_file != NULL)
1527 fprintf (lra_dump_file, " Reassigning non-reload pseudos\n");
1528 qsort (sorted_pseudos, n, sizeof (int), pseudo_compare_func);
1529 for (i = 0; i < n; i++)
1530 {
1531 regno = sorted_pseudos[i];
9e038952 1532 hard_regno = find_hard_regno_for (regno, &cost, -1, false);
55a2c322
VM
1533 if (hard_regno >= 0)
1534 {
1535 assign_hard_regno (hard_regno, regno);
992ca0f0
VM
1536 /* We change allocation for non-reload pseudo on this
1537 iteration -- mark the pseudo for invalidation of used
1538 alternatives of insns containing the pseudo. */
55a2c322
VM
1539 bitmap_set_bit (&changed_pseudo_bitmap, regno);
1540 }
9afb455c
VM
1541 else
1542 {
1543 enum reg_class rclass = lra_get_allocno_class (regno);
1544 enum reg_class spill_class;
1545
1df2287f 1546 if (targetm.spill_class == NULL
8a8330b7 1547 || lra_reg_info[regno].restore_rtx == NULL_RTX
9afb455c
VM
1548 || ! bitmap_bit_p (&lra_inheritance_pseudos, regno)
1549 || (spill_class
1550 = ((enum reg_class)
1551 targetm.spill_class
1552 ((reg_class_t) rclass,
1553 PSEUDO_REGNO_MODE (regno)))) == NO_REGS)
1554 continue;
1555 regno_allocno_class_array[regno] = spill_class;
1556 hard_regno = find_hard_regno_for (regno, &cost, -1, false);
1557 if (hard_regno < 0)
1558 regno_allocno_class_array[regno] = rclass;
1559 else
1560 {
1561 setup_reg_classes
1562 (regno, spill_class, spill_class, spill_class);
1563 assign_hard_regno (hard_regno, regno);
1564 bitmap_set_bit (&changed_pseudo_bitmap, regno);
1565 }
1566 }
55a2c322
VM
1567 }
1568 }
1569 free (update_hard_regno_preference_check);
1570 bitmap_clear (&best_spill_pseudos_bitmap);
1571 bitmap_clear (&spill_pseudos_bitmap);
1572 bitmap_clear (&insn_conflict_pseudos);
1573}
1574
1575
1576/* Entry function to assign hard registers to new reload pseudos
1577 starting with LRA_CONSTRAINT_NEW_REGNO_START (by possible spilling
1578 of old pseudos) and possibly to the old pseudos. The function adds
1579 what insns to process for the next constraint pass. Those are all
1580 insns who contains non-reload and non-inheritance pseudos with
1581 changed allocation.
1582
1583 Return true if we did not spill any non-reload and non-inheritance
1584 pseudos. */
1585bool
1586lra_assign (void)
1587{
1588 int i;
1589 unsigned int u;
1590 bitmap_iterator bi;
1591 bitmap_head insns_to_process;
1592 bool no_spills_p;
1593 int max_regno = max_reg_num ();
1594
1595 timevar_push (TV_LRA_ASSIGN);
f54437d5
VM
1596 lra_assignment_iter++;
1597 if (lra_dump_file != NULL)
1598 fprintf (lra_dump_file, "\n********** Assignment #%d: **********\n\n",
1599 lra_assignment_iter);
55a2c322
VM
1600 init_lives ();
1601 sorted_pseudos = XNEWVEC (int, max_regno);
1602 sorted_reload_pseudos = XNEWVEC (int, max_regno);
1603 regno_allocno_class_array = XNEWVEC (enum reg_class, max_regno);
8a8330b7 1604 regno_live_length = XNEWVEC (int, max_regno);
55a2c322 1605 for (i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
8a8330b7
VM
1606 {
1607 int l;
1608 lra_live_range_t r;
1609
1610 regno_allocno_class_array[i] = lra_get_allocno_class (i);
1611 for (l = 0, r = lra_reg_info[i].live_ranges; r != NULL; r = r->next)
1612 l += r->finish - r->start + 1;
1613 regno_live_length[i] = l;
1614 }
f54437d5 1615 former_reload_pseudo_spill_p = false;
55a2c322
VM
1616 init_regno_assign_info ();
1617 bitmap_initialize (&all_spilled_pseudos, &reg_obstack);
1618 create_live_range_start_chains ();
1619 setup_live_pseudos_and_spill_after_risky_transforms (&all_spilled_pseudos);
b2b29377 1620 if (flag_checking && !flag_ipa_ra)
10e1bdb2
TV
1621 for (i = FIRST_PSEUDO_REGISTER; i < max_regno; i++)
1622 if (lra_reg_info[i].nrefs != 0 && reg_renumber[i] >= 0
1623 && lra_reg_info[i].call_p
1624 && overlaps_hard_reg_set_p (call_used_reg_set,
1625 PSEUDO_REGNO_MODE (i), reg_renumber[i]))
1626 gcc_unreachable ();
55a2c322
VM
1627 /* Setup insns to process on the next constraint pass. */
1628 bitmap_initialize (&changed_pseudo_bitmap, &reg_obstack);
1629 init_live_reload_and_inheritance_pseudos ();
1630 assign_by_spills ();
1631 finish_live_reload_and_inheritance_pseudos ();
1632 bitmap_ior_into (&changed_pseudo_bitmap, &all_spilled_pseudos);
1633 no_spills_p = true;
1634 EXECUTE_IF_SET_IN_BITMAP (&all_spilled_pseudos, 0, u, bi)
1635 /* We ignore spilled pseudos created on last inheritance pass
1636 because they will be removed. */
8a8330b7 1637 if (lra_reg_info[u].restore_rtx == NULL_RTX)
55a2c322
VM
1638 {
1639 no_spills_p = false;
1640 break;
1641 }
1642 finish_live_range_start_chains ();
1643 bitmap_clear (&all_spilled_pseudos);
1644 bitmap_initialize (&insns_to_process, &reg_obstack);
1645 EXECUTE_IF_SET_IN_BITMAP (&changed_pseudo_bitmap, 0, u, bi)
1646 bitmap_ior_into (&insns_to_process, &lra_reg_info[u].insn_bitmap);
1647 bitmap_clear (&changed_pseudo_bitmap);
1648 EXECUTE_IF_SET_IN_BITMAP (&insns_to_process, 0, u, bi)
1649 {
1650 lra_push_insn_by_uid (u);
1651 /* Invalidate alternatives for insn should be processed. */
1652 lra_set_used_insn_alternative_by_uid (u, -1);
1653 }
1654 bitmap_clear (&insns_to_process);
1655 finish_regno_assign_info ();
8a8330b7 1656 free (regno_live_length);
55a2c322
VM
1657 free (regno_allocno_class_array);
1658 free (sorted_pseudos);
1659 free (sorted_reload_pseudos);
1660 finish_lives ();
1661 timevar_pop (TV_LRA_ASSIGN);
f54437d5
VM
1662 if (former_reload_pseudo_spill_p)
1663 lra_assignment_iter_after_spill++;
b6c38c69
BS
1664 /* This is conditional on flag_checking because valid code can take
1665 more than this maximum number of iteration, but at the same time
1666 the test can uncover errors in machine descriptions. */
1667 if (flag_checking
1668 && (lra_assignment_iter_after_spill
1669 > LRA_MAX_ASSIGNMENT_ITERATION_NUMBER))
f54437d5
VM
1670 internal_error
1671 ("Maximum number of LRA assignment passes is achieved (%d)\n",
1672 LRA_MAX_ASSIGNMENT_ITERATION_NUMBER);
55a2c322
VM
1673 return no_spills_p;
1674}
8a8330b7 1675