]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/shrink-wrap.c
Remove CC0
[thirdparty/gcc.git] / gcc / shrink-wrap.c
CommitLineData
e974b93b 1/* Shrink-wrapping related optimizations.
99dee823 2 Copyright (C) 1987-2021 Free Software Foundation, Inc.
f30e25a3
ZC
3
4This file is part of GCC.
5
6GCC is free software; you can redistribute it and/or modify it under
7the terms of the GNU General Public License as published by the Free
8Software Foundation; either version 3, or (at your option) any later
9version.
10
11GCC is distributed in the hope that it will be useful, but WITHOUT ANY
12WARRANTY; without even the implied warranty of MERCHANTABILITY or
13FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
14for more details.
15
16You should have received a copy of the GNU General Public License
17along with GCC; see the file COPYING3. If not see
18<http://www.gnu.org/licenses/>. */
19
20/* This file handles shrink-wrapping related optimizations. */
21
22#include "config.h"
23#include "system.h"
24#include "coretypes.h"
c7131fb2 25#include "backend.h"
957060b5 26#include "target.h"
c7131fb2 27#include "rtl.h"
957060b5 28#include "tree.h"
957060b5 29#include "cfghooks.h"
c7131fb2 30#include "df.h"
4d0cdd0c 31#include "memmodel.h"
957060b5 32#include "tm_p.h"
957060b5 33#include "regs.h"
c997869f 34#include "insn-config.h"
957060b5 35#include "emit-rtl.h"
f30e25a3 36#include "output.h"
f30e25a3 37#include "tree-pass.h"
60393bbc 38#include "cfgrtl.h"
c997869f 39#include "cfgbuild.h"
f30e25a3
ZC
40#include "bb-reorder.h"
41#include "shrink-wrap.h"
a2e6c10c 42#include "regcprop.h"
2b63a3ac 43#include "rtl-iter.h"
015337d3 44#include "valtrack.h"
b21a62b6 45#include "function-abi.h"
5ada27f8 46#include "print-rtl.h"
f30e25a3
ZC
47
48/* Return true if INSN requires the stack frame to be set up.
49 PROLOGUE_USED contains the hard registers used in the function
50 prologue. SET_UP_BY_PROLOGUE is the set of registers we expect the
51 prologue to set up for the function. */
2eba0ed5 52bool
939d7575 53requires_stack_frame_p (rtx_insn *insn, HARD_REG_SET prologue_used,
f30e25a3
ZC
54 HARD_REG_SET set_up_by_prologue)
55{
bfac633a 56 df_ref def, use;
f30e25a3
ZC
57 HARD_REG_SET hardregs;
58 unsigned regno;
59
60 if (CALL_P (insn))
61 return !SIBLING_CALL_P (insn);
62
63 /* We need a frame to get the unique CFA expected by the unwinder. */
64 if (cfun->can_throw_non_call_exceptions && can_throw_internal (insn))
65 return true;
66
67 CLEAR_HARD_REG_SET (hardregs);
bfac633a 68 FOR_EACH_INSN_DEF (def, insn)
f30e25a3 69 {
bfac633a 70 rtx dreg = DF_REF_REG (def);
f30e25a3
ZC
71
72 if (!REG_P (dreg))
73 continue;
74
23997c53 75 add_to_hard_reg_set (&hardregs, GET_MODE (dreg), REGNO (dreg));
f30e25a3
ZC
76 }
77 if (hard_reg_set_intersect_p (hardregs, prologue_used))
78 return true;
b21a62b6 79 hardregs &= ~crtl->abi->full_reg_clobbers ();
f30e25a3
ZC
80 for (regno = 0; regno < FIRST_PSEUDO_REGISTER; regno++)
81 if (TEST_HARD_REG_BIT (hardregs, regno)
82 && df_regs_ever_live_p (regno))
83 return true;
84
bfac633a 85 FOR_EACH_INSN_USE (use, insn)
f30e25a3 86 {
bfac633a 87 rtx reg = DF_REF_REG (use);
f30e25a3
ZC
88
89 if (!REG_P (reg))
90 continue;
91
92 add_to_hard_reg_set (&hardregs, GET_MODE (reg),
93 REGNO (reg));
94 }
95 if (hard_reg_set_intersect_p (hardregs, set_up_by_prologue))
96 return true;
97
98 return false;
99}
100
e974b93b
ZC
101/* See whether there has a single live edge from BB, which dest uses
102 [REGNO, END_REGNO). Return the live edge if its dest bb has
103 one or two predecessors. Otherwise return NULL. */
f30e25a3 104
e974b93b
ZC
105static edge
106live_edge_for_reg (basic_block bb, int regno, int end_regno)
f30e25a3
ZC
107{
108 edge e, live_edge;
109 edge_iterator ei;
110 bitmap live;
111 int i;
112
113 live_edge = NULL;
114 FOR_EACH_EDGE (e, ei, bb->succs)
115 {
116 live = df_get_live_in (e->dest);
117 for (i = regno; i < end_regno; i++)
118 if (REGNO_REG_SET_P (live, i))
119 {
120 if (live_edge && live_edge != e)
121 return NULL;
122 live_edge = e;
123 }
124 }
125
126 /* We can sometimes encounter dead code. Don't try to move it
127 into the exit block. */
128 if (!live_edge || live_edge->dest == EXIT_BLOCK_PTR_FOR_FN (cfun))
129 return NULL;
130
131 /* Reject targets of abnormal edges. This is needed for correctness
132 on ports like Alpha and MIPS, whose pic_offset_table_rtx can die on
133 exception edges even though it is generally treated as call-saved
134 for the majority of the compilation. Moving across abnormal edges
135 isn't going to be interesting for shrink-wrap usage anyway. */
136 if (live_edge->flags & EDGE_ABNORMAL)
137 return NULL;
138
e974b93b
ZC
139 /* When live_edge->dest->preds == 2, we can create a new block on
140 the edge to make it meet the requirement. */
141 if (EDGE_COUNT (live_edge->dest->preds) > 2)
f30e25a3
ZC
142 return NULL;
143
e974b93b 144 return live_edge;
f30e25a3
ZC
145}
146
147/* Try to move INSN from BB to a successor. Return true on success.
148 USES and DEFS are the set of registers that are used and defined
e974b93b
ZC
149 after INSN in BB. SPLIT_P indicates whether a live edge from BB
150 is splitted or not. */
f30e25a3
ZC
151
152static bool
939d7575 153move_insn_for_shrink_wrap (basic_block bb, rtx_insn *insn,
504279ae
RS
154 const_hard_reg_set uses,
155 const_hard_reg_set defs,
015337d3
JJ
156 bool *split_p,
157 struct dead_debug_local *debug)
f30e25a3
ZC
158{
159 rtx set, src, dest;
b6a7a294 160 bitmap live_out, live_in, bb_uses = NULL, bb_defs = NULL;
2b63a3ac
JW
161 unsigned int i, dregno, end_dregno;
162 unsigned int sregno = FIRST_PSEUDO_REGISTER;
163 unsigned int end_sregno = FIRST_PSEUDO_REGISTER;
f30e25a3 164 basic_block next_block;
e974b93b 165 edge live_edge;
015337d3
JJ
166 rtx_insn *dinsn;
167 df_ref def;
f30e25a3 168
069d7fc5
RH
169 /* Look for a simple register assignment. We don't use single_set here
170 because we can't deal with any CLOBBERs, USEs, or REG_UNUSED secondary
171 destinations. */
172 if (!INSN_P (insn))
173 return false;
174 set = PATTERN (insn);
175 if (GET_CODE (set) != SET)
f30e25a3
ZC
176 return false;
177 src = SET_SRC (set);
178 dest = SET_DEST (set);
2b63a3ac 179
069d7fc5
RH
180 /* For the destination, we want only a register. Also disallow STACK
181 or FRAME related adjustments. They are likely part of the prologue,
182 so keep them in the entry block. */
183 if (!REG_P (dest)
184 || dest == stack_pointer_rtx
185 || dest == frame_pointer_rtx
186 || dest == hard_frame_pointer_rtx)
187 return false;
188
189 /* For the source, we want one of:
190 (1) A (non-overlapping) register
191 (2) A constant,
192 (3) An expression involving no more than one register.
193
194 That last point comes from the code following, which was originally
195 written to handle only register move operations, and still only handles
196 a single source register when checking for overlaps. Happily, the
197 same checks can be applied to expressions like (plus reg const). */
198
199 if (CONSTANT_P (src))
200 ;
201 else if (!REG_P (src))
2b63a3ac 202 {
2b63a3ac
JW
203 rtx src_inner = NULL_RTX;
204
2cfc4ade
JW
205 if (can_throw_internal (insn))
206 return false;
207
2b63a3ac
JW
208 subrtx_var_iterator::array_type array;
209 FOR_EACH_SUBRTX_VAR (iter, array, src, ALL)
210 {
211 rtx x = *iter;
069d7fc5 212 switch (GET_RTX_CLASS (GET_CODE (x)))
2b63a3ac 213 {
069d7fc5
RH
214 case RTX_CONST_OBJ:
215 case RTX_COMPARE:
216 case RTX_COMM_COMPARE:
217 case RTX_BIN_ARITH:
218 case RTX_COMM_ARITH:
219 case RTX_UNARY:
220 case RTX_TERNARY:
221 /* Constant or expression. Continue. */
222 break;
223
224 case RTX_OBJ:
225 case RTX_EXTRA:
226 switch (GET_CODE (x))
227 {
228 case UNSPEC:
229 case SUBREG:
230 case STRICT_LOW_PART:
231 case PC:
3f2012e4 232 case LO_SUM:
069d7fc5
RH
233 /* Ok. Continue. */
234 break;
235
236 case REG:
237 /* Fail if we see a second inner register. */
238 if (src_inner != NULL)
239 return false;
240 src_inner = x;
241 break;
242
243 default:
244 return false;
245 }
246 break;
247
248 default:
249 return false;
2b63a3ac 250 }
2b63a3ac
JW
251 }
252
069d7fc5 253 if (src_inner != NULL)
2b63a3ac
JW
254 src = src_inner;
255 }
256
f30e25a3 257 /* Make sure that the source register isn't defined later in BB. */
2b63a3ac
JW
258 if (REG_P (src))
259 {
260 sregno = REGNO (src);
261 end_sregno = END_REGNO (src);
262 if (overlaps_hard_reg_set_p (defs, GET_MODE (src), sregno))
263 return false;
264 }
f30e25a3
ZC
265
266 /* Make sure that the destination register isn't referenced later in BB. */
267 dregno = REGNO (dest);
268 end_dregno = END_REGNO (dest);
269 if (overlaps_hard_reg_set_p (uses, GET_MODE (dest), dregno)
270 || overlaps_hard_reg_set_p (defs, GET_MODE (dest), dregno))
271 return false;
272
273 /* See whether there is a successor block to which we could move INSN. */
e974b93b
ZC
274 live_edge = live_edge_for_reg (bb, dregno, end_dregno);
275 if (!live_edge)
f30e25a3
ZC
276 return false;
277
e974b93b
ZC
278 next_block = live_edge->dest;
279 /* Create a new basic block on the edge. */
280 if (EDGE_COUNT (next_block->preds) == 2)
281 {
88f32f0f
ZC
282 /* split_edge for a block with only one successor is meaningless. */
283 if (EDGE_COUNT (bb->succs) == 1)
284 return false;
285
d29d688a
ZC
286 /* If DF_LIVE doesn't exist, i.e. at -O1, just give up. */
287 if (!df_live)
288 return false;
289
d0d9aad7 290 basic_block old_dest = live_edge->dest;
e974b93b
ZC
291 next_block = split_edge (live_edge);
292
d29d688a
ZC
293 /* We create a new basic block. Call df_grow_bb_info to make sure
294 all data structures are allocated. */
295 df_grow_bb_info (df_live);
d0d9aad7
JW
296
297 bitmap_and (df_get_live_in (next_block), df_get_live_out (bb),
298 df_get_live_in (old_dest));
e974b93b
ZC
299 df_set_bb_dirty (next_block);
300
301 /* We should not split more than once for a function. */
d0d9aad7
JW
302 if (*split_p)
303 return false;
304
e974b93b
ZC
305 *split_p = true;
306 }
307
f30e25a3
ZC
308 /* At this point we are committed to moving INSN, but let's try to
309 move it as far as we can. */
310 do
311 {
36f52e8f 312 if (MAY_HAVE_DEBUG_BIND_INSNS)
015337d3
JJ
313 {
314 FOR_BB_INSNS_REVERSE (bb, dinsn)
36f52e8f 315 if (DEBUG_BIND_INSN_P (dinsn))
015337d3
JJ
316 {
317 df_ref use;
318 FOR_EACH_INSN_USE (use, dinsn)
319 if (refers_to_regno_p (dregno, end_dregno,
320 DF_REF_REG (use), (rtx *) NULL))
321 dead_debug_add (debug, use, DF_REF_REGNO (use));
322 }
323 else if (dinsn == insn)
324 break;
325 }
f30e25a3
ZC
326 live_out = df_get_live_out (bb);
327 live_in = df_get_live_in (next_block);
328 bb = next_block;
329
330 /* Check whether BB uses DEST or clobbers DEST. We need to add
331 INSN to BB if so. Either way, DEST is no longer live on entry,
332 except for any part that overlaps SRC (next loop). */
b6a7a294
JJ
333 if (!*split_p)
334 {
335 bb_uses = &DF_LR_BB_INFO (bb)->use;
336 bb_defs = &DF_LR_BB_INFO (bb)->def;
337 }
f30e25a3
ZC
338 if (df_live)
339 {
340 for (i = dregno; i < end_dregno; i++)
341 {
e974b93b
ZC
342 if (*split_p
343 || REGNO_REG_SET_P (bb_uses, i)
344 || REGNO_REG_SET_P (bb_defs, i)
f30e25a3
ZC
345 || REGNO_REG_SET_P (&DF_LIVE_BB_INFO (bb)->gen, i))
346 next_block = NULL;
347 CLEAR_REGNO_REG_SET (live_out, i);
348 CLEAR_REGNO_REG_SET (live_in, i);
349 }
350
351 /* Check whether BB clobbers SRC. We need to add INSN to BB if so.
352 Either way, SRC is now live on entry. */
353 for (i = sregno; i < end_sregno; i++)
354 {
e974b93b
ZC
355 if (*split_p
356 || REGNO_REG_SET_P (bb_defs, i)
f30e25a3
ZC
357 || REGNO_REG_SET_P (&DF_LIVE_BB_INFO (bb)->gen, i))
358 next_block = NULL;
359 SET_REGNO_REG_SET (live_out, i);
360 SET_REGNO_REG_SET (live_in, i);
361 }
362 }
363 else
364 {
365 /* DF_LR_BB_INFO (bb)->def does not comprise the DF_REF_PARTIAL and
366 DF_REF_CONDITIONAL defs. So if DF_LIVE doesn't exist, i.e.
367 at -O1, just give up searching NEXT_BLOCK. */
368 next_block = NULL;
369 for (i = dregno; i < end_dregno; i++)
370 {
371 CLEAR_REGNO_REG_SET (live_out, i);
372 CLEAR_REGNO_REG_SET (live_in, i);
373 }
374
375 for (i = sregno; i < end_sregno; i++)
376 {
377 SET_REGNO_REG_SET (live_out, i);
378 SET_REGNO_REG_SET (live_in, i);
379 }
380 }
381
382 /* If we don't need to add the move to BB, look for a single
383 successor block. */
384 if (next_block)
e974b93b
ZC
385 {
386 live_edge = live_edge_for_reg (next_block, dregno, end_dregno);
387 if (!live_edge || EDGE_COUNT (live_edge->dest->preds) > 1)
388 break;
389 next_block = live_edge->dest;
390 }
f30e25a3
ZC
391 }
392 while (next_block);
393
e974b93b
ZC
394 /* For the new created basic block, there is no dataflow info at all.
395 So skip the following dataflow update and check. */
396 if (!(*split_p))
f30e25a3 397 {
e974b93b
ZC
398 /* BB now defines DEST. It only uses the parts of DEST that overlap SRC
399 (next loop). */
400 for (i = dregno; i < end_dregno; i++)
401 {
402 CLEAR_REGNO_REG_SET (bb_uses, i);
403 SET_REGNO_REG_SET (bb_defs, i);
404 }
f30e25a3 405
e974b93b
ZC
406 /* BB now uses SRC. */
407 for (i = sregno; i < end_sregno; i++)
408 SET_REGNO_REG_SET (bb_uses, i);
409 }
f30e25a3 410
015337d3
JJ
411 /* Insert debug temps for dead REGs used in subsequent debug insns. */
412 if (debug->used && !bitmap_empty_p (debug->used))
413 FOR_EACH_INSN_DEF (def, insn)
414 dead_debug_insert_temp (debug, DF_REF_REGNO (def), insn,
415 DEBUG_TEMP_BEFORE_WITH_VALUE);
416
0a3d52dd
AS
417 rtx_insn *insn_copy = emit_insn_after (PATTERN (insn), bb_note (bb));
418 /* Update the LABEL_NUSES count on any referenced labels. The ideal
419 solution here would be to actually move the instruction instead
420 of copying/deleting it as this loses some notations on the
421 insn. */
422 mark_jump_label (PATTERN (insn), insn_copy, 0);
f30e25a3
ZC
423 delete_insn (insn);
424 return true;
425}
426
427/* Look for register copies in the first block of the function, and move
428 them down into successor blocks if the register is used only on one
429 path. This exposes more opportunities for shrink-wrapping. These
430 kinds of sets often occur when incoming argument registers are moved
431 to call-saved registers because their values are live across one or
432 more calls during the function. */
433
8b661145 434static void
f30e25a3
ZC
435prepare_shrink_wrap (basic_block entry_block)
436{
939d7575
DM
437 rtx_insn *insn, *curr;
438 rtx x;
f30e25a3 439 HARD_REG_SET uses, defs;
bfac633a 440 df_ref def, use;
e974b93b 441 bool split_p = false;
015337d3
JJ
442 unsigned int i;
443 struct dead_debug_local debug;
f30e25a3 444
a2e6c10c
ZC
445 if (JUMP_P (BB_END (entry_block)))
446 {
447 /* To have more shrink-wrapping opportunities, prepare_shrink_wrap tries
448 to sink the copies from parameter to callee saved register out of
449 entry block. copyprop_hardreg_forward_bb_without_debug_insn is called
450 to release some dependences. */
451 copyprop_hardreg_forward_bb_without_debug_insn (entry_block);
452 }
453
015337d3 454 dead_debug_local_init (&debug, NULL, NULL);
f30e25a3
ZC
455 CLEAR_HARD_REG_SET (uses);
456 CLEAR_HARD_REG_SET (defs);
015337d3 457
f30e25a3
ZC
458 FOR_BB_INSNS_REVERSE_SAFE (entry_block, insn, curr)
459 if (NONDEBUG_INSN_P (insn)
e974b93b 460 && !move_insn_for_shrink_wrap (entry_block, insn, uses, defs,
015337d3 461 &split_p, &debug))
f30e25a3
ZC
462 {
463 /* Add all defined registers to DEFs. */
bfac633a 464 FOR_EACH_INSN_DEF (def, insn)
f30e25a3 465 {
bfac633a 466 x = DF_REF_REG (def);
f30e25a3 467 if (REG_P (x) && HARD_REGISTER_P (x))
015337d3
JJ
468 for (i = REGNO (x); i < END_REGNO (x); i++)
469 SET_HARD_REG_BIT (defs, i);
f30e25a3
ZC
470 }
471
472 /* Add all used registers to USESs. */
bfac633a 473 FOR_EACH_INSN_USE (use, insn)
f30e25a3 474 {
bfac633a 475 x = DF_REF_REG (use);
f30e25a3 476 if (REG_P (x) && HARD_REGISTER_P (x))
015337d3
JJ
477 for (i = REGNO (x); i < END_REGNO (x); i++)
478 SET_HARD_REG_BIT (uses, i);
f30e25a3
ZC
479 }
480 }
015337d3
JJ
481
482 dead_debug_local_finish (&debug, NULL);
f30e25a3
ZC
483}
484
67914693 485/* Return whether basic block PRO can get the prologue. It cannot if it
6c98d499
SB
486 has incoming complex edges that need a prologue inserted (we make a new
487 block for the prologue, so those edges would need to be redirected, which
67914693 488 does not work). It also cannot if there exist registers live on entry
6c98d499
SB
489 to PRO that are clobbered by the prologue. */
490
491static bool
492can_get_prologue (basic_block pro, HARD_REG_SET prologue_clobbered)
493{
494 edge e;
495 edge_iterator ei;
496 FOR_EACH_EDGE (e, ei, pro->preds)
62cb9680 497 if (e->flags & EDGE_COMPLEX
6c98d499
SB
498 && !dominated_by_p (CDI_DOMINATORS, e->src, pro))
499 return false;
500
501 HARD_REG_SET live;
502 REG_SET_TO_HARD_REG_SET (live, df_get_live_in (pro));
503 if (hard_reg_set_intersect_p (live, prologue_clobbered))
504 return false;
505
506 return true;
507}
508
23997c53
SB
509/* Return whether we can duplicate basic block BB for shrink wrapping. We
510 cannot if the block cannot be duplicated at all, or if any of its incoming
511 edges are complex and come from a block that does not require a prologue
512 (we cannot redirect such edges), or if the block is too big to copy.
513 PRO is the basic block before which we would put the prologue, MAX_SIZE is
514 the maximum size block we allow to be copied. */
515
516static bool
517can_dup_for_shrink_wrapping (basic_block bb, basic_block pro, unsigned max_size)
f30e25a3 518{
23997c53
SB
519 if (!can_duplicate_block_p (bb))
520 return false;
f30e25a3 521
23997c53
SB
522 edge e;
523 edge_iterator ei;
524 FOR_EACH_EDGE (e, ei, bb->preds)
6c98d499 525 if (e->flags & (EDGE_COMPLEX | EDGE_CROSSING)
23997c53
SB
526 && !dominated_by_p (CDI_DOMINATORS, e->src, pro))
527 return false;
f30e25a3 528
23997c53 529 unsigned size = 0;
f30e25a3 530
23997c53
SB
531 rtx_insn *insn;
532 FOR_BB_INSNS (bb, insn)
533 if (NONDEBUG_INSN_P (insn))
f30e25a3 534 {
23997c53
SB
535 size += get_attr_min_length (insn);
536 if (size > max_size)
537 return false;
f30e25a3 538 }
23997c53
SB
539
540 return true;
f30e25a3
ZC
541}
542
33fec8d5
SB
543/* Do whatever needs to be done for exits that run without prologue.
544 Sibcalls need nothing done. Normal exits get a simple_return inserted. */
23997c53 545
33fec8d5
SB
546static void
547handle_simple_exit (edge e)
23997c53 548{
23997c53 549
33fec8d5
SB
550 if (e->flags & EDGE_SIBCALL)
551 {
552 /* Tell function.c to take no further action on this edge. */
553 e->flags |= EDGE_IGNORE;
554
555 e->flags &= ~EDGE_FALLTHRU;
556 emit_barrier_after_bb (e->src);
557 return;
558 }
559
560 /* If the basic block the edge comes from has multiple successors,
561 split the edge. */
562 if (EDGE_COUNT (e->src->succs) > 1)
563 {
564 basic_block old_bb = e->src;
565 rtx_insn *end = BB_END (old_bb);
566 rtx_note *note = emit_note_after (NOTE_INSN_DELETED, end);
567 basic_block new_bb = create_basic_block (note, note, old_bb);
568 BB_COPY_PARTITION (new_bb, old_bb);
569 BB_END (old_bb) = end;
570
571 redirect_edge_succ (e, new_bb);
e7a74006 572 new_bb->count = e->count ();
33fec8d5
SB
573 e->flags |= EDGE_FALLTHRU;
574
9c47c8ae 575 e = make_single_succ_edge (new_bb, EXIT_BLOCK_PTR_FOR_FN (cfun), 0);
33fec8d5 576 }
23997c53 577
33fec8d5
SB
578 e->flags &= ~EDGE_FALLTHRU;
579 rtx_jump_insn *ret = emit_jump_insn_after (targetm.gen_simple_return (),
580 BB_END (e->src));
581 JUMP_LABEL (ret) = simple_return_rtx;
582 emit_barrier_after_bb (e->src);
23997c53 583
33fec8d5
SB
584 if (dump_file)
585 fprintf (dump_file, "Made simple_return with UID %d in bb %d\n",
586 INSN_UID (ret), e->src->index);
23997c53 587}
f30e25a3
ZC
588
589/* Try to perform a kind of shrink-wrapping, making sure the
590 prologue/epilogue is emitted only around those parts of the
23997c53
SB
591 function that require it.
592
593 There will be exactly one prologue, and it will be executed either
594 zero or one time, on any path. Depending on where the prologue is
595 placed, some of the basic blocks can be reached via both paths with
596 and without a prologue. Such blocks will be duplicated here, and the
597 edges changed to match.
598
599 Paths that go to the exit without going through the prologue will use
600 a simple_return instead of the epilogue. We maximize the number of
601 those, making sure to only duplicate blocks that can be duplicated.
602 If the prologue can then still be placed in multiple locations, we
603 place it as early as possible.
604
605 An example, where we duplicate blocks with control flow (legend:
606 _B_egin, _R_eturn and _S_imple_return; edges without arrowhead should
607 be taken to point down or to the right, to simplify the diagram; here,
608 block 3 needs a prologue, the rest does not):
609
610
611 B B
612 | |
613 2 2
614 |\ |\
615 | 3 becomes | 3
616 |/ | \
617 4 7 4
618 |\ |\ |\
619 | 5 | 8 | 5
620 |/ |/ |/
621 6 9 6
622 | | |
623 R S R
624
625
626 (bb 4 is duplicated to 7, and so on; the prologue is inserted on the
627 edge 2->3).
628
629 Another example, where part of a loop is duplicated (again, bb 3 is
630 the only block that needs a prologue):
631
632
633 B 3<-- B ->3<--
634 | | | | | | |
635 | v | becomes | | v |
636 2---4--- 2---5-- 4---
637 | | |
638 R S R
639
640
641 (bb 4 is duplicated to 5; the prologue is inserted on the edge 5->3).
642
643 ENTRY_EDGE is the edge where the prologue will be placed, possibly
33fec8d5 644 changed by this function. PROLOGUE_SEQ is the prologue we will insert. */
f30e25a3
ZC
645
646void
33fec8d5 647try_shrink_wrapping (edge *entry_edge, rtx_insn *prologue_seq)
f30e25a3 648{
23997c53
SB
649 /* If we cannot shrink-wrap, are told not to shrink-wrap, or it makes
650 no sense to shrink-wrap: then do not shrink-wrap! */
651
652 if (!SHRINK_WRAPPING_ENABLED)
653 return;
654
655 if (crtl->profile && !targetm.profile_before_prologue ())
656 return;
f30e25a3 657
23997c53
SB
658 if (crtl->calls_eh_return)
659 return;
660
661 bool empty_prologue = true;
662 for (rtx_insn *insn = prologue_seq; insn; insn = NEXT_INSN (insn))
663 if (!(NOTE_P (insn) && NOTE_KIND (insn) == NOTE_INSN_PROLOGUE_END))
f30e25a3 664 {
23997c53 665 empty_prologue = false;
f30e25a3
ZC
666 break;
667 }
23997c53
SB
668 if (empty_prologue)
669 return;
670
671 /* Move some code down to expose more shrink-wrapping opportunities. */
672
673 basic_block entry = (*entry_edge)->dest;
674 prepare_shrink_wrap (entry);
675
676 if (dump_file)
677 fprintf (dump_file, "Attempting shrink-wrapping optimization.\n");
678
679 /* Compute the registers set and used in the prologue. */
680
681 HARD_REG_SET prologue_clobbered, prologue_used;
682 CLEAR_HARD_REG_SET (prologue_clobbered);
683 CLEAR_HARD_REG_SET (prologue_used);
684 for (rtx_insn *insn = prologue_seq; insn; insn = NEXT_INSN (insn))
685 if (NONDEBUG_INSN_P (insn))
686 {
687 HARD_REG_SET this_used;
688 CLEAR_HARD_REG_SET (this_used);
689 note_uses (&PATTERN (insn), record_hard_reg_uses, &this_used);
d15e5131 690 this_used &= ~prologue_clobbered;
44942965 691 prologue_used |= this_used;
e8448ba5 692 note_stores (insn, record_hard_reg_sets, &prologue_clobbered);
23997c53 693 }
6c98d499
SB
694 CLEAR_HARD_REG_BIT (prologue_clobbered, STACK_POINTER_REGNUM);
695 if (frame_pointer_needed)
696 CLEAR_HARD_REG_BIT (prologue_clobbered, HARD_FRAME_POINTER_REGNUM);
f30e25a3 697
23997c53
SB
698 /* Find out what registers are set up by the prologue; any use of these
699 cannot happen before the prologue. */
700
701 struct hard_reg_set_container set_up_by_prologue;
702 CLEAR_HARD_REG_SET (set_up_by_prologue.set);
703 add_to_hard_reg_set (&set_up_by_prologue.set, Pmode, STACK_POINTER_REGNUM);
704 add_to_hard_reg_set (&set_up_by_prologue.set, Pmode, ARG_POINTER_REGNUM);
705 if (frame_pointer_needed)
706 add_to_hard_reg_set (&set_up_by_prologue.set, Pmode,
707 HARD_FRAME_POINTER_REGNUM);
708 if (pic_offset_table_rtx
709 && (unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM)
710 add_to_hard_reg_set (&set_up_by_prologue.set, Pmode,
711 PIC_OFFSET_TABLE_REGNUM);
712 if (crtl->drap_reg)
713 add_to_hard_reg_set (&set_up_by_prologue.set,
714 GET_MODE (crtl->drap_reg),
715 REGNO (crtl->drap_reg));
716 if (targetm.set_up_by_prologue)
717 targetm.set_up_by_prologue (&set_up_by_prologue);
718
719 /* We will insert the prologue before the basic block PRO. PRO should
720 dominate all basic blocks that need the prologue to be executed
721 before them. First, make PRO the "tightest wrap" possible. */
722
723 calculate_dominance_info (CDI_DOMINATORS);
724
725 basic_block pro = 0;
726
727 basic_block bb;
728 edge e;
729 edge_iterator ei;
730 FOR_EACH_BB_FN (bb, cfun)
f30e25a3 731 {
23997c53
SB
732 rtx_insn *insn;
733 FOR_BB_INSNS (bb, insn)
734 if (NONDEBUG_INSN_P (insn)
735 && requires_stack_frame_p (insn, prologue_used,
736 set_up_by_prologue.set))
737 {
738 if (dump_file)
5ada27f8
AP
739 {
740 fprintf (dump_file, "Block %d needs prologue due to insn %d:\n",
741 bb->index, INSN_UID (insn));
742 print_rtl_single (dump_file, insn);
743 }
23997c53
SB
744 pro = nearest_common_dominator (CDI_DOMINATORS, pro, bb);
745 break;
746 }
747 }
f30e25a3 748
23997c53
SB
749 /* If nothing needs a prologue, just put it at the start. This really
750 shouldn't happen, but we cannot fix it here. */
751
752 if (pro == 0)
753 {
f30e25a3 754 if (dump_file)
23997c53
SB
755 fprintf(dump_file, "Nothing needs a prologue, but it isn't empty; "
756 "putting it at the start.\n");
757 pro = entry;
758 }
f30e25a3 759
23997c53
SB
760 if (dump_file)
761 fprintf (dump_file, "After wrapping required blocks, PRO is now %d\n",
762 pro->index);
f30e25a3 763
23997c53 764 /* Now see if we can put the prologue at the start of PRO. Putting it
6c98d499
SB
765 there might require duplicating a block that cannot be duplicated,
766 or in some cases we cannot insert the prologue there at all. If PRO
767 wont't do, try again with the immediate dominator of PRO, and so on.
f30e25a3 768
23997c53
SB
769 The blocks that need duplicating are those reachable from PRO but
770 not dominated by it. We keep in BB_WITH a bitmap of the blocks
771 reachable from PRO that we already found, and in VEC a stack of
772 those we still need to consider (to find successors). */
f30e25a3 773
0e3de1d4 774 auto_bitmap bb_with;
23997c53 775 bitmap_set_bit (bb_with, pro->index);
f30e25a3 776
23997c53
SB
777 vec<basic_block> vec;
778 vec.create (n_basic_blocks_for_fn (cfun));
779 vec.quick_push (pro);
f30e25a3 780
23997c53 781 unsigned max_grow_size = get_uncond_jump_length ();
028d4092 782 max_grow_size *= param_max_grow_copy_bb_insns;
f30e25a3 783
23997c53
SB
784 while (!vec.is_empty () && pro != entry)
785 {
6c98d499
SB
786 while (pro != entry && !can_get_prologue (pro, prologue_clobbered))
787 {
788 pro = get_immediate_dominator (CDI_DOMINATORS, pro);
789
82ad5144
SB
790 if (bitmap_set_bit (bb_with, pro->index))
791 vec.quick_push (pro);
6c98d499
SB
792 }
793
23997c53
SB
794 basic_block bb = vec.pop ();
795 if (!can_dup_for_shrink_wrapping (bb, pro, max_grow_size))
796 while (!dominated_by_p (CDI_DOMINATORS, bb, pro))
797 {
798 gcc_assert (pro != entry);
f30e25a3 799
23997c53
SB
800 pro = get_immediate_dominator (CDI_DOMINATORS, pro);
801
82ad5144
SB
802 if (bitmap_set_bit (bb_with, pro->index))
803 vec.quick_push (pro);
23997c53
SB
804 }
805
806 FOR_EACH_EDGE (e, ei, bb->succs)
807 if (e->dest != EXIT_BLOCK_PTR_FOR_FN (cfun)
808 && bitmap_set_bit (bb_with, e->dest->index))
809 vec.quick_push (e->dest);
810 }
811
23997c53
SB
812 if (dump_file)
813 fprintf (dump_file, "Avoiding non-duplicatable blocks, PRO is now %d\n",
814 pro->index);
815
816 /* If we can move PRO back without having to duplicate more blocks, do so.
5d59ed63 817 We do this because putting the prologue earlier is better for scheduling.
52ad5601 818
23997c53 819 We can move back to a block PRE if every path from PRE will eventually
5d59ed63 820 need a prologue, that is, PRO is a post-dominator of PRE. PRE needs
52ad5601
SB
821 to dominate every block reachable from itself. We keep in BB_TMP a
822 bitmap of the blocks reachable from PRE that we already found, and in
823 VEC a stack of those we still need to consider.
824
825 Any block reachable from PRE is also reachable from all predecessors
826 of PRE, so if we find we need to move PRE back further we can leave
827 everything not considered so far on the stack. Any block dominated
828 by PRE is also dominated by all other dominators of PRE, so anything
829 found good for some PRE does not need to be reconsidered later.
830
831 We don't need to update BB_WITH because none of the new blocks found
832 can jump to a block that does not need the prologue. */
23997c53
SB
833
834 if (pro != entry)
835 {
836 calculate_dominance_info (CDI_POST_DOMINATORS);
f30e25a3 837
0e3de1d4 838 auto_bitmap bb_tmp;
5d59ed63 839 bitmap_copy (bb_tmp, bb_with);
6c98d499 840 basic_block last_ok = pro;
5d59ed63
SB
841 vec.truncate (0);
842
23997c53 843 while (pro != entry)
f30e25a3 844 {
23997c53 845 basic_block pre = get_immediate_dominator (CDI_DOMINATORS, pro);
6c98d499 846 if (!dominated_by_p (CDI_POST_DOMINATORS, pre, pro))
23997c53 847 break;
6c98d499 848
5d59ed63
SB
849 if (bitmap_set_bit (bb_tmp, pre->index))
850 vec.quick_push (pre);
851
852 bool ok = true;
853 while (!vec.is_empty ())
854 {
52ad5601 855 if (!dominated_by_p (CDI_DOMINATORS, vec.last (), pre))
5d59ed63
SB
856 {
857 ok = false;
858 break;
859 }
860
52ad5601 861 basic_block bb = vec.pop ();
5d59ed63 862 FOR_EACH_EDGE (e, ei, bb->succs)
52ad5601 863 if (bitmap_set_bit (bb_tmp, e->dest->index))
5d59ed63
SB
864 vec.quick_push (e->dest);
865 }
866
867 if (ok && can_get_prologue (pre, prologue_clobbered))
868 last_ok = pre;
869
6c98d499 870 pro = pre;
f30e25a3 871 }
5d59ed63 872
6c98d499 873 pro = last_ok;
f30e25a3 874
23997c53
SB
875 free_dominance_info (CDI_POST_DOMINATORS);
876 }
f30e25a3 877
5d59ed63
SB
878 vec.release ();
879
23997c53
SB
880 if (dump_file)
881 fprintf (dump_file, "Bumping back to anticipatable blocks, PRO is now %d\n",
882 pro->index);
883
6c98d499 884 if (pro == entry)
23997c53 885 {
6c98d499
SB
886 free_dominance_info (CDI_DOMINATORS);
887 return;
23997c53
SB
888 }
889
23997c53
SB
890 /* Compute what fraction of the frequency and count of the blocks that run
891 both with and without prologue are for running with prologue. This gives
892 the correct answer for reducible flow graphs; for irreducible flow graphs
893 our profile is messed up beyond repair anyway. */
894
fee234f1
JH
895 profile_count num = profile_count::zero ();
896 profile_count den = profile_count::zero ();
23997c53 897
6c98d499
SB
898 FOR_EACH_EDGE (e, ei, pro->preds)
899 if (!dominated_by_p (CDI_DOMINATORS, e->src, pro))
900 {
fee234f1
JH
901 if (e->count ().initialized_p ())
902 num += e->count ();
903 if (e->src->count.initialized_p ())
904 den += e->src->count;
6c98d499 905 }
23997c53 906
23997c53
SB
907 /* All is okay, so do it. */
908
909 crtl->shrink_wrapped = true;
910 if (dump_file)
911 fprintf (dump_file, "Performing shrink-wrapping.\n");
912
913 /* Copy the blocks that can run both with and without prologue. The
914 originals run with prologue, the copies without. Store a pointer to
915 the copy in the ->aux field of the original. */
916
917 FOR_EACH_BB_FN (bb, cfun)
918 if (bitmap_bit_p (bb_with, bb->index)
919 && !dominated_by_p (CDI_DOMINATORS, bb, pro))
920 {
921 basic_block dup = duplicate_block (bb, 0, 0);
922
923 bb->aux = dup;
924
925 if (JUMP_P (BB_END (dup)) && !any_condjump_p (BB_END (dup)))
926 emit_barrier_after_bb (dup);
927
928 if (EDGE_COUNT (dup->succs) == 0)
929 emit_barrier_after_bb (dup);
930
931 if (dump_file)
932 fprintf (dump_file, "Duplicated %d to %d\n", bb->index, dup->index);
fee234f1
JH
933
934 if (num == profile_count::zero () || den.nonzero_p ())
935 bb->count = bb->count.apply_scale (num, den);
23997c53
SB
936 dup->count -= bb->count;
937 }
938
23997c53
SB
939 /* Now change the edges to point to the copies, where appropriate. */
940
941 FOR_EACH_BB_FN (bb, cfun)
942 if (!dominated_by_p (CDI_DOMINATORS, bb, pro))
943 {
944 basic_block src = bb;
945 if (bitmap_bit_p (bb_with, bb->index))
946 src = (basic_block) bb->aux;
947
948 FOR_EACH_EDGE (e, ei, src->succs)
f30e25a3 949 {
23997c53 950 if (e->dest == EXIT_BLOCK_PTR_FOR_FN (cfun))
f30e25a3 951 continue;
f30e25a3 952
23997c53
SB
953 if (bitmap_bit_p (bb_with, e->dest->index)
954 && !dominated_by_p (CDI_DOMINATORS, e->dest, pro))
f30e25a3 955 {
23997c53
SB
956 if (dump_file)
957 fprintf (dump_file, "Redirecting edge %d->%d to %d\n",
958 e->src->index, e->dest->index,
959 ((basic_block) e->dest->aux)->index);
960 redirect_edge_and_branch_force (e, (basic_block) e->dest->aux);
f30e25a3 961 }
23997c53
SB
962 else if (e->flags & EDGE_FALLTHRU
963 && bitmap_bit_p (bb_with, bb->index))
964 force_nonfallthru (e);
965 }
966 }
f30e25a3 967
23997c53 968 /* Also redirect the function entry edge if necessary. */
f30e25a3 969
23997c53
SB
970 FOR_EACH_EDGE (e, ei, ENTRY_BLOCK_PTR_FOR_FN (cfun)->succs)
971 if (bitmap_bit_p (bb_with, e->dest->index)
972 && !dominated_by_p (CDI_DOMINATORS, e->dest, pro))
973 {
974 basic_block split_bb = split_edge (e);
975 e = single_succ_edge (split_bb);
976 redirect_edge_and_branch_force (e, (basic_block) e->dest->aux);
977 }
f30e25a3 978
d07d2177 979 /* Make a simple_return for those exits that run without prologue. */
23997c53 980
d07d2177 981 FOR_EACH_BB_REVERSE_FN (bb, cfun)
23997c53
SB
982 if (!bitmap_bit_p (bb_with, bb->index))
983 FOR_EACH_EDGE (e, ei, bb->succs)
984 if (e->dest == EXIT_BLOCK_PTR_FOR_FN (cfun))
33fec8d5 985 handle_simple_exit (e);
23997c53 986
6c98d499
SB
987 /* Finally, we want a single edge to put the prologue on. Make a new
988 block before the PRO block; the edge beteen them is the edge we want.
989 Then redirect those edges into PRO that come from blocks without the
990 prologue, to point to the new block instead. The new prologue block
991 is put at the end of the insn chain. */
992
993 basic_block new_bb = create_empty_bb (EXIT_BLOCK_PTR_FOR_FN (cfun)->prev_bb);
994 BB_COPY_PARTITION (new_bb, pro);
9c47c8ae 995 new_bb->count = profile_count::zero ();
6c98d499
SB
996 if (dump_file)
997 fprintf (dump_file, "Made prologue block %d\n", new_bb->index);
998
999 for (ei = ei_start (pro->preds); (e = ei_safe_edge (ei)); )
1000 {
1001 if (bitmap_bit_p (bb_with, e->src->index)
1002 || dominated_by_p (CDI_DOMINATORS, e->src, pro))
1003 {
1004 ei_next (&ei);
1005 continue;
1006 }
1007
e7a74006 1008 new_bb->count += e->count ();
6c98d499
SB
1009
1010 redirect_edge_and_branch_force (e, new_bb);
1011 if (dump_file)
1012 fprintf (dump_file, "Redirected edge from %d\n", e->src->index);
1013 }
1014
1015 *entry_edge = make_single_succ_edge (new_bb, pro, EDGE_FALLTHRU);
1016 force_nonfallthru (*entry_edge);
1017
23997c53 1018 free_dominance_info (CDI_DOMINATORS);
f30e25a3 1019}
c997869f
SB
1020\f
1021/* Separate shrink-wrapping
1022
1023 Instead of putting all of the prologue and epilogue in one spot, we
1024 can put parts of it in places where those components are executed less
1025 frequently. The following code does this, for prologue and epilogue
1026 components that can be put in more than one location, and where those
1027 components can be executed more than once (the epilogue component will
1028 always be executed before the prologue component is executed a second
1029 time).
1030
1031 What exactly is a component is target-dependent. The more usual
1032 components are simple saves/restores to/from the frame of callee-saved
1033 registers. This code treats components abstractly (as an sbitmap),
1034 letting the target handle all details.
1035
1036 Prologue components are placed in such a way that for every component
1037 the prologue is executed as infrequently as possible. We do this by
1038 walking the dominator tree, comparing the cost of placing a prologue
1039 component before a block to the sum of costs determined for all subtrees
1040 of that block.
1041
1042 From this placement, we then determine for each component all blocks
1043 where at least one of this block's dominators (including itself) will
1044 get a prologue inserted. That then is how the components are placed.
1045 We could place the epilogue components a bit smarter (we can save a
1046 bit of code size sometimes); this is a possible future improvement.
1047
1048 Prologues and epilogues are preferably placed into a block, either at
1049 the beginning or end of it, if it is needed for all predecessor resp.
1050 successor edges; or placed on the edge otherwise.
1051
1052 If the placement of any prologue/epilogue leads to a situation we cannot
1053 handle (for example, an abnormal edge would need to be split, or some
1054 targets want to use some specific registers that may not be available
1055 where we want to put them), separate shrink-wrapping for the components
1056 in that prologue/epilogue is aborted. */
1057
1058
1059/* Print the sbitmap COMPONENTS to the DUMP_FILE if not empty, with the
1060 label LABEL. */
1061static void
1062dump_components (const char *label, sbitmap components)
1063{
1064 if (bitmap_empty_p (components))
1065 return;
1066
1067 fprintf (dump_file, " [%s", label);
1068
1069 for (unsigned int j = 0; j < components->n_bits; j++)
1070 if (bitmap_bit_p (components, j))
1071 fprintf (dump_file, " %u", j);
1072
1073 fprintf (dump_file, "]");
1074}
1075
1076/* The data we collect for each bb. */
1077struct sw {
1078 /* What components does this BB need? */
1079 sbitmap needs_components;
1080
1081 /* What components does this BB have? This is the main decision this
1082 pass makes. */
1083 sbitmap has_components;
1084
1085 /* The components for which we placed code at the start of the BB (instead
1086 of on all incoming edges). */
1087 sbitmap head_components;
1088
1089 /* The components for which we placed code at the end of the BB (instead
1090 of on all outgoing edges). */
1091 sbitmap tail_components;
1092
1093 /* The frequency of executing the prologue for this BB, if a prologue is
1094 placed on this BB. This is a pessimistic estimate (no prologue is
1095 needed for edges from blocks that have the component under consideration
1096 active already). */
1097 gcov_type own_cost;
1098
1099 /* The frequency of executing the prologue for this BB and all BBs
1100 dominated by it. */
1101 gcov_type total_cost;
1102};
1103
1104/* A helper function for accessing the pass-specific info. */
1105static inline struct sw *
1106SW (basic_block bb)
1107{
1108 gcc_assert (bb->aux);
1109 return (struct sw *) bb->aux;
1110}
1111
1112/* Create the pass-specific data structures for separately shrink-wrapping
1113 with components COMPONENTS. */
1114static void
1115init_separate_shrink_wrap (sbitmap components)
1116{
1117 basic_block bb;
1118 FOR_ALL_BB_FN (bb, cfun)
1119 {
1120 bb->aux = xcalloc (1, sizeof (struct sw));
1121
1122 SW (bb)->needs_components = targetm.shrink_wrap.components_for_bb (bb);
1123
1124 /* Mark all basic blocks without successor as needing all components.
1125 This avoids problems in at least cfgcleanup, sel-sched, and
1126 regrename (largely to do with all paths to such a block still
1127 needing the same dwarf CFI info). */
1128 if (EDGE_COUNT (bb->succs) == 0)
1129 bitmap_copy (SW (bb)->needs_components, components);
1130
1131 if (dump_file)
1132 {
1133 fprintf (dump_file, "bb %d components:", bb->index);
1134 dump_components ("has", SW (bb)->needs_components);
1135 fprintf (dump_file, "\n");
1136 }
1137
1138 SW (bb)->has_components = sbitmap_alloc (SBITMAP_SIZE (components));
1139 SW (bb)->head_components = sbitmap_alloc (SBITMAP_SIZE (components));
1140 SW (bb)->tail_components = sbitmap_alloc (SBITMAP_SIZE (components));
1141 bitmap_clear (SW (bb)->has_components);
c997869f
SB
1142 }
1143}
1144
1145/* Destroy the pass-specific data. */
1146static void
1147fini_separate_shrink_wrap (void)
1148{
1149 basic_block bb;
1150 FOR_ALL_BB_FN (bb, cfun)
1151 if (bb->aux)
1152 {
1153 sbitmap_free (SW (bb)->needs_components);
1154 sbitmap_free (SW (bb)->has_components);
1155 sbitmap_free (SW (bb)->head_components);
1156 sbitmap_free (SW (bb)->tail_components);
1157 free (bb->aux);
1158 bb->aux = 0;
1159 }
1160}
1161
1162/* Place the prologue for component WHICH, in the basic blocks dominated
1163 by HEAD. Do a DFS over the dominator tree, and set bit WHICH in the
1164 HAS_COMPONENTS of a block if either the block has that bit set in
1165 NEEDS_COMPONENTS, or it is cheaper to place the prologue here than in all
1166 dominator subtrees separately. */
1167static void
1168place_prologue_for_one_component (unsigned int which, basic_block head)
1169{
1170 /* The block we are currently dealing with. */
1171 basic_block bb = head;
1172 /* Is this the first time we visit this block, i.e. have we just gone
1173 down the tree. */
1174 bool first_visit = true;
1175
1176 /* Walk the dominator tree, visit one block per iteration of this loop.
1177 Each basic block is visited twice: once before visiting any children
1178 of the block, and once after visiting all of them (leaf nodes are
1179 visited only once). As an optimization, we do not visit subtrees
1180 that can no longer influence the prologue placement. */
1181 for (;;)
1182 {
1183 /* First visit of a block: set the (children) cost accumulator to zero;
1184 if the block does not have the component itself, walk down. */
1185 if (first_visit)
1186 {
1187 /* Initialize the cost. The cost is the block execution frequency
1188 that does not come from backedges. Calculating this by simply
1189 adding the cost of all edges that aren't backedges does not
1190 work: this does not always add up to the block frequency at
1191 all, and even if it does, rounding error makes for bad
1192 decisions. */
e7a74006 1193 SW (bb)->own_cost = bb->count.to_frequency (cfun);
c997869f
SB
1194
1195 edge e;
1196 edge_iterator ei;
1197 FOR_EACH_EDGE (e, ei, bb->preds)
1198 if (dominated_by_p (CDI_DOMINATORS, e->src, bb))
1199 {
1200 if (SW (bb)->own_cost > EDGE_FREQUENCY (e))
1201 SW (bb)->own_cost -= EDGE_FREQUENCY (e);
1202 else
1203 SW (bb)->own_cost = 0;
1204 }
1205
1206 SW (bb)->total_cost = 0;
1207
1208 if (!bitmap_bit_p (SW (bb)->needs_components, which)
1209 && first_dom_son (CDI_DOMINATORS, bb))
1210 {
1211 bb = first_dom_son (CDI_DOMINATORS, bb);
1212 continue;
1213 }
1214 }
1215
1216 /* If this block does need the component itself, or it is cheaper to
1217 put the prologue here than in all the descendants that need it,
1218 mark it so. If this block's immediate post-dominator is dominated
1219 by this block, and that needs the prologue, we can put it on this
1220 block as well (earlier is better). */
1221 if (bitmap_bit_p (SW (bb)->needs_components, which)
1222 || SW (bb)->total_cost > SW (bb)->own_cost)
1223 {
1224 SW (bb)->total_cost = SW (bb)->own_cost;
1225 bitmap_set_bit (SW (bb)->has_components, which);
1226 }
1227 else
1228 {
1229 basic_block kid = get_immediate_dominator (CDI_POST_DOMINATORS, bb);
1230 if (dominated_by_p (CDI_DOMINATORS, kid, bb)
1231 && bitmap_bit_p (SW (kid)->has_components, which))
1232 {
1233 SW (bb)->total_cost = SW (bb)->own_cost;
1234 bitmap_set_bit (SW (bb)->has_components, which);
1235 }
1236 }
1237
1238 /* We are back where we started, so we are done now. */
1239 if (bb == head)
1240 return;
1241
1242 /* We now know the cost of the subtree rooted at the current block.
1243 Accumulate this cost in the parent. */
1244 basic_block parent = get_immediate_dominator (CDI_DOMINATORS, bb);
1245 SW (parent)->total_cost += SW (bb)->total_cost;
1246
1247 /* Don't walk the tree down unless necessary. */
1248 if (next_dom_son (CDI_DOMINATORS, bb)
1249 && SW (parent)->total_cost <= SW (parent)->own_cost)
1250 {
1251 bb = next_dom_son (CDI_DOMINATORS, bb);
1252 first_visit = true;
1253 }
1254 else
1255 {
1256 bb = parent;
1257 first_visit = false;
1258 }
1259 }
1260}
1261
08dd2b68
SB
1262/* Set HAS_COMPONENTS in every block to the maximum it can be set to without
1263 setting it on any path from entry to exit where it was not already set
1264 somewhere (or, for blocks that have no path to the exit, consider only
826f35d8
SB
1265 paths from the entry to the block itself). Return whether any changes
1266 were made to some HAS_COMPONENTS. */
1267static bool
08dd2b68 1268spread_components (sbitmap components)
c997869f 1269{
08dd2b68
SB
1270 basic_block entry_block = ENTRY_BLOCK_PTR_FOR_FN (cfun);
1271 basic_block exit_block = EXIT_BLOCK_PTR_FOR_FN (cfun);
c997869f 1272
08dd2b68
SB
1273 /* A stack of all blocks left to consider, and a bitmap of all blocks
1274 on that stack. */
1275 vec<basic_block> todo;
1276 todo.create (n_basic_blocks_for_fn (cfun));
0e3de1d4 1277 auto_bitmap seen;
08dd2b68 1278
8f48c622 1279 auto_sbitmap old (SBITMAP_SIZE (components));
08dd2b68
SB
1280
1281 /* Find for every block the components that are *not* needed on some path
1282 from the entry to that block. Do this with a flood fill from the entry
1283 block. Every block can be visited at most as often as the number of
1284 components (plus one), and usually much less often. */
1285
1286 if (dump_file)
1287 fprintf (dump_file, "Spreading down...\n");
1288
1289 basic_block bb;
1290 FOR_ALL_BB_FN (bb, cfun)
1291 bitmap_clear (SW (bb)->head_components);
1292
1293 bitmap_copy (SW (entry_block)->head_components, components);
1294
1295 edge e;
1296 edge_iterator ei;
1297
1298 todo.quick_push (single_succ (entry_block));
1299 bitmap_set_bit (seen, single_succ (entry_block)->index);
1300 while (!todo.is_empty ())
c997869f 1301 {
08dd2b68 1302 bb = todo.pop ();
c997869f 1303
08dd2b68 1304 bitmap_copy (old, SW (bb)->head_components);
c997869f 1305
08dd2b68
SB
1306 FOR_EACH_EDGE (e, ei, bb->preds)
1307 bitmap_ior (SW (bb)->head_components, SW (bb)->head_components,
1308 SW (e->src)->head_components);
c997869f 1309
08dd2b68
SB
1310 bitmap_and_compl (SW (bb)->head_components, SW (bb)->head_components,
1311 SW (bb)->has_components);
1312
1313 if (!bitmap_equal_p (old, SW (bb)->head_components))
1314 FOR_EACH_EDGE (e, ei, bb->succs)
1315 if (bitmap_set_bit (seen, e->dest->index))
1316 todo.quick_push (e->dest);
1317
1318 bitmap_clear_bit (seen, bb->index);
1319 }
1320
1321 /* Find for every block the components that are *not* needed on some reverse
1322 path from the exit to that block. */
1323
1324 if (dump_file)
1325 fprintf (dump_file, "Spreading up...\n");
1326
1327 /* First, mark all blocks not reachable from the exit block as not needing
1328 any component on any path to the exit. Mark everything, and then clear
1329 again by a flood fill. */
1330
1331 FOR_ALL_BB_FN (bb, cfun)
1332 bitmap_copy (SW (bb)->tail_components, components);
1333
1334 FOR_EACH_EDGE (e, ei, exit_block->preds)
1335 {
1336 todo.quick_push (e->src);
1337 bitmap_set_bit (seen, e->src->index);
1338 }
1339
1340 while (!todo.is_empty ())
1341 {
1342 bb = todo.pop ();
1343
1344 if (!bitmap_empty_p (SW (bb)->tail_components))
1345 FOR_EACH_EDGE (e, ei, bb->preds)
1346 if (bitmap_set_bit (seen, e->src->index))
1347 todo.quick_push (e->src);
1348
1349 bitmap_clear (SW (bb)->tail_components);
1350
1351 bitmap_clear_bit (seen, bb->index);
1352 }
1353
1354 /* And then, flood fill backwards to find for every block the components
1355 not needed on some path to the exit. */
1356
1357 bitmap_copy (SW (exit_block)->tail_components, components);
1358
1359 FOR_EACH_EDGE (e, ei, exit_block->preds)
1360 {
1361 todo.quick_push (e->src);
1362 bitmap_set_bit (seen, e->src->index);
1363 }
1364
1365 while (!todo.is_empty ())
1366 {
1367 bb = todo.pop ();
1368
1369 bitmap_copy (old, SW (bb)->tail_components);
1370
1371 FOR_EACH_EDGE (e, ei, bb->succs)
1372 bitmap_ior (SW (bb)->tail_components, SW (bb)->tail_components,
1373 SW (e->dest)->tail_components);
1374
1375 bitmap_and_compl (SW (bb)->tail_components, SW (bb)->tail_components,
1376 SW (bb)->has_components);
1377
1378 if (!bitmap_equal_p (old, SW (bb)->tail_components))
1379 FOR_EACH_EDGE (e, ei, bb->preds)
1380 if (bitmap_set_bit (seen, e->src->index))
1381 todo.quick_push (e->src);
1382
1383 bitmap_clear_bit (seen, bb->index);
1384 }
1385
5ca8e744
JJ
1386 todo.release ();
1387
700d4cb0 1388 /* Finally, mark everything not needed both forwards and backwards. */
08dd2b68 1389
826f35d8
SB
1390 bool did_changes = false;
1391
08dd2b68
SB
1392 FOR_EACH_BB_FN (bb, cfun)
1393 {
826f35d8
SB
1394 bitmap_copy (old, SW (bb)->has_components);
1395
08dd2b68
SB
1396 bitmap_and (SW (bb)->head_components, SW (bb)->head_components,
1397 SW (bb)->tail_components);
1398 bitmap_and_compl (SW (bb)->has_components, components,
1399 SW (bb)->head_components);
826f35d8
SB
1400
1401 if (!did_changes && !bitmap_equal_p (old, SW (bb)->has_components))
1402 did_changes = true;
08dd2b68
SB
1403 }
1404
1405 FOR_ALL_BB_FN (bb, cfun)
1406 {
1407 if (dump_file)
c997869f 1408 {
08dd2b68
SB
1409 fprintf (dump_file, "bb %d components:", bb->index);
1410 dump_components ("has", SW (bb)->has_components);
1411 fprintf (dump_file, "\n");
c997869f
SB
1412 }
1413 }
826f35d8
SB
1414
1415 return did_changes;
c997869f
SB
1416}
1417
1418/* If we cannot handle placing some component's prologues or epilogues where
1419 we decided we should place them, unmark that component in COMPONENTS so
1420 that it is not wrapped separately. */
1421static void
1422disqualify_problematic_components (sbitmap components)
1423{
8f48c622
TS
1424 auto_sbitmap pro (SBITMAP_SIZE (components));
1425 auto_sbitmap epi (SBITMAP_SIZE (components));
c997869f
SB
1426
1427 basic_block bb;
1428 FOR_EACH_BB_FN (bb, cfun)
1429 {
1430 edge e;
1431 edge_iterator ei;
1432 FOR_EACH_EDGE (e, ei, bb->succs)
1433 {
1434 /* Find which components we want pro/epilogues for here. */
1435 bitmap_and_compl (epi, SW (e->src)->has_components,
1436 SW (e->dest)->has_components);
1437 bitmap_and_compl (pro, SW (e->dest)->has_components,
1438 SW (e->src)->has_components);
1439
1440 /* Ask the target what it thinks about things. */
1441 if (!bitmap_empty_p (epi))
1442 targetm.shrink_wrap.disqualify_components (components, e, epi,
1443 false);
1444 if (!bitmap_empty_p (pro))
1445 targetm.shrink_wrap.disqualify_components (components, e, pro,
1446 true);
1447
1448 /* If this edge doesn't need splitting, we're fine. */
1449 if (single_pred_p (e->dest)
1450 && e->dest != EXIT_BLOCK_PTR_FOR_FN (cfun))
1451 continue;
1452
1453 /* If the edge can be split, that is fine too. */
1454 if ((e->flags & EDGE_ABNORMAL) == 0)
1455 continue;
1456
1457 /* We also can handle sibcalls. */
1458 if (e->dest == EXIT_BLOCK_PTR_FOR_FN (cfun))
1459 {
1460 gcc_assert (e->flags & EDGE_SIBCALL);
1461 continue;
1462 }
1463
1464 /* Remove from consideration those components we would need
1465 pro/epilogues for on edges where we cannot insert them. */
1466 bitmap_and_compl (components, components, epi);
1467 bitmap_and_compl (components, components, pro);
1468
1469 if (dump_file && !bitmap_subset_p (epi, components))
1470 {
1471 fprintf (dump_file, " BAD epi %d->%d", e->src->index,
1472 e->dest->index);
1473 if (e->flags & EDGE_EH)
1474 fprintf (dump_file, " for EH");
1475 dump_components ("epi", epi);
1476 fprintf (dump_file, "\n");
1477 }
1478
1479 if (dump_file && !bitmap_subset_p (pro, components))
1480 {
1481 fprintf (dump_file, " BAD pro %d->%d", e->src->index,
1482 e->dest->index);
1483 if (e->flags & EDGE_EH)
1484 fprintf (dump_file, " for EH");
1485 dump_components ("pro", pro);
1486 fprintf (dump_file, "\n");
1487 }
1488 }
1489 }
c997869f
SB
1490}
1491
1492/* Place code for prologues and epilogues for COMPONENTS where we can put
1493 that code at the start of basic blocks. */
1494static void
1495emit_common_heads_for_components (sbitmap components)
1496{
8f48c622
TS
1497 auto_sbitmap pro (SBITMAP_SIZE (components));
1498 auto_sbitmap epi (SBITMAP_SIZE (components));
1499 auto_sbitmap tmp (SBITMAP_SIZE (components));
c997869f
SB
1500
1501 basic_block bb;
08dd2b68
SB
1502 FOR_ALL_BB_FN (bb, cfun)
1503 bitmap_clear (SW (bb)->head_components);
1504
c997869f
SB
1505 FOR_EACH_BB_FN (bb, cfun)
1506 {
1507 /* Find which prologue resp. epilogue components are needed for all
1508 predecessor edges to this block. */
1509
1510 /* First, select all possible components. */
1511 bitmap_copy (epi, components);
1512 bitmap_copy (pro, components);
1513
1514 edge e;
1515 edge_iterator ei;
1516 FOR_EACH_EDGE (e, ei, bb->preds)
1517 {
1518 if (e->flags & EDGE_ABNORMAL)
1519 {
1520 bitmap_clear (epi);
1521 bitmap_clear (pro);
1522 break;
1523 }
1524
1525 /* Deselect those epilogue components that should not be inserted
1526 for this edge. */
1527 bitmap_and_compl (tmp, SW (e->src)->has_components,
1528 SW (e->dest)->has_components);
1529 bitmap_and (epi, epi, tmp);
1530
1531 /* Similar, for the prologue. */
1532 bitmap_and_compl (tmp, SW (e->dest)->has_components,
1533 SW (e->src)->has_components);
1534 bitmap_and (pro, pro, tmp);
1535 }
1536
1537 if (dump_file && !(bitmap_empty_p (epi) && bitmap_empty_p (pro)))
1538 fprintf (dump_file, " bb %d", bb->index);
1539
1540 if (dump_file && !bitmap_empty_p (epi))
1541 dump_components ("epi", epi);
1542 if (dump_file && !bitmap_empty_p (pro))
1543 dump_components ("pro", pro);
1544
1545 if (dump_file && !(bitmap_empty_p (epi) && bitmap_empty_p (pro)))
1546 fprintf (dump_file, "\n");
1547
1548 /* Place code after the BB note. */
1549 if (!bitmap_empty_p (pro))
1550 {
1551 start_sequence ();
1552 targetm.shrink_wrap.emit_prologue_components (pro);
1553 rtx_insn *seq = get_insns ();
1554 end_sequence ();
64f6e1e1 1555 record_prologue_seq (seq);
c997869f
SB
1556
1557 emit_insn_after (seq, bb_note (bb));
1558
1559 bitmap_ior (SW (bb)->head_components, SW (bb)->head_components, pro);
1560 }
1561
1562 if (!bitmap_empty_p (epi))
1563 {
1564 start_sequence ();
1565 targetm.shrink_wrap.emit_epilogue_components (epi);
1566 rtx_insn *seq = get_insns ();
1567 end_sequence ();
64f6e1e1 1568 record_epilogue_seq (seq);
c997869f
SB
1569
1570 emit_insn_after (seq, bb_note (bb));
1571
1572 bitmap_ior (SW (bb)->head_components, SW (bb)->head_components, epi);
1573 }
1574 }
c997869f
SB
1575}
1576
1577/* Place code for prologues and epilogues for COMPONENTS where we can put
1578 that code at the end of basic blocks. */
1579static void
1580emit_common_tails_for_components (sbitmap components)
1581{
8f48c622
TS
1582 auto_sbitmap pro (SBITMAP_SIZE (components));
1583 auto_sbitmap epi (SBITMAP_SIZE (components));
1584 auto_sbitmap tmp (SBITMAP_SIZE (components));
c997869f
SB
1585
1586 basic_block bb;
08dd2b68
SB
1587 FOR_ALL_BB_FN (bb, cfun)
1588 bitmap_clear (SW (bb)->tail_components);
1589
c997869f
SB
1590 FOR_EACH_BB_FN (bb, cfun)
1591 {
1592 /* Find which prologue resp. epilogue components are needed for all
1593 successor edges from this block. */
1594 if (EDGE_COUNT (bb->succs) == 0)
1595 continue;
1596
1597 /* First, select all possible components. */
1598 bitmap_copy (epi, components);
1599 bitmap_copy (pro, components);
1600
1601 edge e;
1602 edge_iterator ei;
1603 FOR_EACH_EDGE (e, ei, bb->succs)
1604 {
1605 if (e->flags & EDGE_ABNORMAL)
1606 {
1607 bitmap_clear (epi);
1608 bitmap_clear (pro);
1609 break;
1610 }
1611
1612 /* Deselect those epilogue components that should not be inserted
1613 for this edge, and also those that are already put at the head
1614 of the successor block. */
1615 bitmap_and_compl (tmp, SW (e->src)->has_components,
1616 SW (e->dest)->has_components);
1617 bitmap_and_compl (tmp, tmp, SW (e->dest)->head_components);
1618 bitmap_and (epi, epi, tmp);
1619
1620 /* Similarly, for the prologue. */
1621 bitmap_and_compl (tmp, SW (e->dest)->has_components,
1622 SW (e->src)->has_components);
1623 bitmap_and_compl (tmp, tmp, SW (e->dest)->head_components);
1624 bitmap_and (pro, pro, tmp);
1625 }
1626
1627 /* If the last insn of this block is a control flow insn we cannot
1628 put anything after it. We can put our code before it instead,
1629 but only if that jump insn is a simple jump. */
1630 rtx_insn *last_insn = BB_END (bb);
1631 if (control_flow_insn_p (last_insn) && !simplejump_p (last_insn))
1632 {
1633 bitmap_clear (epi);
1634 bitmap_clear (pro);
1635 }
1636
1637 if (dump_file && !(bitmap_empty_p (epi) && bitmap_empty_p (pro)))
1638 fprintf (dump_file, " bb %d", bb->index);
1639
1640 if (dump_file && !bitmap_empty_p (epi))
1641 dump_components ("epi", epi);
1642 if (dump_file && !bitmap_empty_p (pro))
1643 dump_components ("pro", pro);
1644
1645 if (dump_file && !(bitmap_empty_p (epi) && bitmap_empty_p (pro)))
1646 fprintf (dump_file, "\n");
1647
1648 /* Put the code at the end of the BB, but before any final jump. */
1649 if (!bitmap_empty_p (epi))
1650 {
1651 start_sequence ();
1652 targetm.shrink_wrap.emit_epilogue_components (epi);
1653 rtx_insn *seq = get_insns ();
1654 end_sequence ();
64f6e1e1 1655 record_epilogue_seq (seq);
c997869f
SB
1656
1657 if (control_flow_insn_p (last_insn))
1658 emit_insn_before (seq, last_insn);
1659 else
1660 emit_insn_after (seq, last_insn);
1661
1662 bitmap_ior (SW (bb)->tail_components, SW (bb)->tail_components, epi);
1663 }
1664
1665 if (!bitmap_empty_p (pro))
1666 {
1667 start_sequence ();
1668 targetm.shrink_wrap.emit_prologue_components (pro);
1669 rtx_insn *seq = get_insns ();
1670 end_sequence ();
64f6e1e1 1671 record_prologue_seq (seq);
c997869f
SB
1672
1673 if (control_flow_insn_p (last_insn))
1674 emit_insn_before (seq, last_insn);
1675 else
1676 emit_insn_after (seq, last_insn);
1677
1678 bitmap_ior (SW (bb)->tail_components, SW (bb)->tail_components, pro);
1679 }
1680 }
c997869f
SB
1681}
1682
1683/* Place prologues and epilogues for COMPONENTS on edges, if we haven't already
1684 placed them inside blocks directly. */
1685static void
1686insert_prologue_epilogue_for_components (sbitmap components)
1687{
8f48c622
TS
1688 auto_sbitmap pro (SBITMAP_SIZE (components));
1689 auto_sbitmap epi (SBITMAP_SIZE (components));
c997869f
SB
1690
1691 basic_block bb;
1692 FOR_EACH_BB_FN (bb, cfun)
1693 {
1694 if (!bb->aux)
1695 continue;
1696
1697 edge e;
1698 edge_iterator ei;
1699 FOR_EACH_EDGE (e, ei, bb->succs)
1700 {
1701 /* Find which pro/epilogue components are needed on this edge. */
1702 bitmap_and_compl (epi, SW (e->src)->has_components,
1703 SW (e->dest)->has_components);
1704 bitmap_and_compl (pro, SW (e->dest)->has_components,
1705 SW (e->src)->has_components);
1706 bitmap_and (epi, epi, components);
1707 bitmap_and (pro, pro, components);
1708
1709 /* Deselect those we already have put at the head or tail of the
1710 edge's dest resp. src. */
1711 bitmap_and_compl (epi, epi, SW (e->dest)->head_components);
1712 bitmap_and_compl (pro, pro, SW (e->dest)->head_components);
1713 bitmap_and_compl (epi, epi, SW (e->src)->tail_components);
1714 bitmap_and_compl (pro, pro, SW (e->src)->tail_components);
1715
1716 if (!bitmap_empty_p (epi) || !bitmap_empty_p (pro))
1717 {
1718 if (dump_file)
1719 {
1720 fprintf (dump_file, " %d->%d", e->src->index,
1721 e->dest->index);
1722 dump_components ("epi", epi);
1723 dump_components ("pro", pro);
08dd2b68
SB
1724 if (e->flags & EDGE_SIBCALL)
1725 fprintf (dump_file, " (SIBCALL)");
1726 else if (e->flags & EDGE_ABNORMAL)
1727 fprintf (dump_file, " (ABNORMAL)");
c997869f
SB
1728 fprintf (dump_file, "\n");
1729 }
1730
1731 /* Put the epilogue components in place. */
1732 start_sequence ();
1733 targetm.shrink_wrap.emit_epilogue_components (epi);
1734 rtx_insn *seq = get_insns ();
1735 end_sequence ();
64f6e1e1 1736 record_epilogue_seq (seq);
c997869f
SB
1737
1738 if (e->flags & EDGE_SIBCALL)
1739 {
1740 gcc_assert (e->dest == EXIT_BLOCK_PTR_FOR_FN (cfun));
1741
1742 rtx_insn *insn = BB_END (e->src);
1743 gcc_assert (CALL_P (insn) && SIBLING_CALL_P (insn));
1744 emit_insn_before (seq, insn);
1745 }
1746 else if (e->dest == EXIT_BLOCK_PTR_FOR_FN (cfun))
1747 {
1748 gcc_assert (e->flags & EDGE_FALLTHRU);
1749 basic_block new_bb = split_edge (e);
1750 emit_insn_after (seq, BB_END (new_bb));
1751 }
1752 else
1753 insert_insn_on_edge (seq, e);
1754
1755 /* Put the prologue components in place. */
1756 start_sequence ();
1757 targetm.shrink_wrap.emit_prologue_components (pro);
1758 seq = get_insns ();
1759 end_sequence ();
64f6e1e1 1760 record_prologue_seq (seq);
c997869f
SB
1761
1762 insert_insn_on_edge (seq, e);
1763 }
1764 }
1765 }
1766
c997869f
SB
1767 commit_edge_insertions ();
1768}
1769
1770/* The main entry point to this subpass. FIRST_BB is where the prologue
1771 would be normally put. */
1772void
1773try_shrink_wrapping_separate (basic_block first_bb)
1774{
c997869f
SB
1775 if (!(SHRINK_WRAPPING_ENABLED
1776 && flag_shrink_wrap_separate
1777 && optimize_function_for_speed_p (cfun)
1778 && targetm.shrink_wrap.get_separate_components))
1779 return;
1780
1781 /* We don't handle "strange" functions. */
1782 if (cfun->calls_alloca
1783 || cfun->calls_setjmp
1784 || cfun->can_throw_non_call_exceptions
1785 || crtl->calls_eh_return
1786 || crtl->has_nonlocal_goto
1787 || crtl->saves_all_registers)
1788 return;
1789
1790 /* Ask the target what components there are. If it returns NULL, don't
1791 do anything. */
1792 sbitmap components = targetm.shrink_wrap.get_separate_components ();
1793 if (!components)
1794 return;
1795
7157aa85
SB
1796 /* We need LIVE info, not defining anything in the entry block and not
1797 using anything in the exit block. A block then needs a component if
1798 the register for that component is in the IN or GEN or KILL set for
1799 that block. */
1800 df_scan->local_flags |= DF_SCAN_EMPTY_ENTRY_EXIT;
1c7926f6 1801 df_update_entry_exit_and_calls ();
c997869f
SB
1802 df_live_add_problem ();
1803 df_live_set_all_dirty ();
1804 df_analyze ();
1805
1806 calculate_dominance_info (CDI_DOMINATORS);
1807 calculate_dominance_info (CDI_POST_DOMINATORS);
1808
1809 init_separate_shrink_wrap (components);
1810
1811 sbitmap_iterator sbi;
1812 unsigned int j;
1813 EXECUTE_IF_SET_IN_BITMAP (components, 0, j, sbi)
1814 place_prologue_for_one_component (j, first_bb);
1815
826f35d8
SB
1816 /* Try to minimize the number of saves and restores. Do this as long as
1817 it changes anything. This does not iterate more than a few times. */
1818 int spread_times = 0;
1819 while (spread_components (components))
1820 {
1821 spread_times++;
1822
1823 if (dump_file)
1824 fprintf (dump_file, "Now spread %d times.\n", spread_times);
1825 }
c997869f
SB
1826
1827 disqualify_problematic_components (components);
1828
1829 /* Don't separately shrink-wrap anything where the "main" prologue will
1830 go; the target code can often optimize things if it is presented with
1831 all components together (say, if it generates store-multiple insns). */
1832 bitmap_and_compl (components, components, SW (first_bb)->has_components);
1833
1834 if (bitmap_empty_p (components))
1835 {
1836 if (dump_file)
1837 fprintf (dump_file, "Not wrapping anything separately.\n");
1838 }
1839 else
1840 {
1841 if (dump_file)
1842 {
1843 fprintf (dump_file, "The components we wrap separately are");
1844 dump_components ("sep", components);
1845 fprintf (dump_file, "\n");
1846
1847 fprintf (dump_file, "... Inserting common heads...\n");
1848 }
1849
1850 emit_common_heads_for_components (components);
1851
1852 if (dump_file)
1853 fprintf (dump_file, "... Inserting common tails...\n");
1854
1855 emit_common_tails_for_components (components);
1856
1857 if (dump_file)
1858 fprintf (dump_file, "... Inserting the more difficult ones...\n");
1859
1860 insert_prologue_epilogue_for_components (components);
1861
1862 if (dump_file)
1863 fprintf (dump_file, "... Done.\n");
1864
1865 targetm.shrink_wrap.set_handled_components (components);
1866
1867 crtl->shrink_wrapped_separate = true;
1868 }
1869
1870 fini_separate_shrink_wrap ();
1871
1872 sbitmap_free (components);
1873 free_dominance_info (CDI_DOMINATORS);
1874 free_dominance_info (CDI_POST_DOMINATORS);
1875
7157aa85
SB
1876 /* All done. */
1877 df_scan->local_flags &= ~DF_SCAN_EMPTY_ENTRY_EXIT;
1c7926f6 1878 df_update_entry_exit_and_calls ();
7157aa85
SB
1879 df_live_set_all_dirty ();
1880 df_analyze ();
c997869f 1881}