]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/BSC9131RDB.h
Merge git://git.denx.de/u-boot-mpc85xx
[people/ms/u-boot.git] / include / configs / BSC9131RDB.h
CommitLineData
7530d341
PK
1/*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
7530d341
PK
5 */
6
7/*
8 * BSC9131 RDB board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
7530d341 14#define CONFIG_NAND_FSL_IFC
7530d341
PK
15
16#ifdef CONFIG_SPIFLASH
17#define CONFIG_RAMBOOT_SPIFLASH
18#define CONFIG_SYS_RAMBOOT
19#define CONFIG_SYS_EXTRA_ENV_RELOC
20#define CONFIG_SYS_TEXT_BASE 0x11000000
e222b1f3 21#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
7530d341
PK
22#endif
23
f1593269 24#ifdef CONFIG_NAND
f1593269 25#define CONFIG_SPL_INIT_MINIMAL
fbe76ae4 26#define CONFIG_SPL_NAND_BOOT
f1593269
PK
27#define CONFIG_SPL_FLUSH_IMAGE
28#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
29
30#define CONFIG_SYS_TEXT_BASE 0x00201000
31#define CONFIG_SPL_TEXT_BASE 0xFFFFE000
32#define CONFIG_SPL_MAX_SIZE 8192
33#define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
34#define CONFIG_SPL_RELOC_STACK 0x00100000
e222b1f3 35#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
f1593269
PK
36#define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
37#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
38#define CONFIG_SYS_NAND_U_BOOT_OFFS 0
39#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
7530d341
PK
40#endif
41
f1593269
PK
42#ifdef CONFIG_SPL_BUILD
43#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
44#else
45#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
46#endif
47
7530d341 48/* High Level Configuration Options */
7530d341 49#define CONFIG_FSL_IFC /* Enable IFC Support */
737537ef 50#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
7530d341 51
7530d341
PK
52#define CONFIG_TSEC_ENET
53#define CONFIG_ENV_OVERWRITE
54
55#define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on 9131 RDB */
087cf44f
PJ
56#if defined(CONFIG_SYS_CLK_100)
57#define CONFIG_SYS_CLK_FREQ 100000000 /* SYSCLK for 9131 RDB */
58#else
7530d341 59#define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for 9131 RDB */
087cf44f 60#endif
7530d341
PK
61
62#define CONFIG_HWCONFIG
63/*
64 * These can be toggled for performance analysis, otherwise use default.
65 */
66#define CONFIG_L2_CACHE /* toggle L2 cache */
67#define CONFIG_BTB /* enable branch predition */
68
69#define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
70#define CONFIG_SYS_MEMTEST_END 0x01ffffff
71
72/* DDR Setup */
7530d341
PK
73#undef CONFIG_SYS_DDR_RAW_TIMING
74#undef CONFIG_DDR_SPD
75#define CONFIG_SYS_SPD_BUS_NUM 0
76#define SPD_EEPROM_ADDRESS 0x52 /* I2C access */
77
78#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
79
80#ifndef __ASSEMBLY__
81extern unsigned long get_sdram_size(void);
82#endif
83#define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
84#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
85#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
86
7530d341
PK
87#define CONFIG_DIMM_SLOTS_PER_CTLR 1
88#define CONFIG_CHIP_SELECTS_PER_CTRL 1
89
90#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
91#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
92#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
93
94#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
95#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
96#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
97#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
98
99#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
100#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
101#define CONFIG_SYS_DDR_RCW_1 0x00000000
102#define CONFIG_SYS_DDR_RCW_2 0x00000000
103#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
104#define CONFIG_SYS_DDR_CONTROL_2 0x24401000
105#define CONFIG_SYS_DDR_TIMING_4 0x00000001
106#define CONFIG_SYS_DDR_TIMING_5 0x02401400
107
108#define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
109#define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
110#define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
111#define CONFIG_SYS_DDR_TIMING_2_800 0x0fa888cf
112#define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
113#define CONFIG_SYS_DDR_MODE_1_800 0x00441420
114#define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
115#define CONFIG_SYS_DDR_INTERVAL_800 0x0c300100
116#define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
117
118/*
119 * Base addresses -- Note these are effective addresses where the
120 * actual resources get mapped (not physical addresses)
121 */
122/* relocated CCSRBAR */
123#define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
124#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
125
126#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses */
127 /* CONFIG_SYS_IMMR */
765b0bdb
PJ
128/* DSP CCSRBAR */
129#define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
130#define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
7530d341
PK
131
132/*
133 * Memory map
134 *
135 * 0x0000_0000 0x3FFF_FFFF DDR 1G cacheable
136 * 0x8800_0000 0x8810_0000 IFC internal SRAM 1M
765b0bdb 137 * 0xB000_0000 0xB0FF_FFFF DSP core M2 memory 16M
7530d341
PK
138 * 0xC100_0000 0xC13F_FFFF MAPLE-2F 4M
139 * 0xC1F0_0000 0xC1F3_FFFF PA L2 SRAM Region 0 256K
140 * 0xC1F8_0000 0xC1F9_FFFF PA L2 SRAM Region 1 128K
141 * 0xFED0_0000 0xFED0_3FFF SEC Secured RAM 16K
765b0bdb 142 * 0xFF60_0000 0xFF6F_FFFF DSP CCSR 1M
7530d341
PK
143 * 0xFF70_0000 0xFF7F_FFFF PA CCSR 1M
144 * 0xFF80_0000 0xFFFF_FFFF Boot Page & NAND flash buffer 8M
145 *
146 */
147
148/*
149 * IFC Definitions
150 */
151#define CONFIG_SYS_NO_FLASH
152
153/* NAND Flash on IFC */
154#define CONFIG_SYS_NAND_BASE 0xff800000
155#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
156
157#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
158 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit*/ \
159 | CSPR_MSEL_NAND /* MSEL = NAND */ \
160 | CSPR_V)
161#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
162
163#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
164 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
165 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
166 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
167 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
168 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
169 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
170
171/* NAND Flash Timing Params */
4544fd29
PK
172#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
173 | FTIM0_NAND_TWP(0x05) \
174 | FTIM0_NAND_TWCHT(0x02) \
7530d341 175 | FTIM0_NAND_TWH(0x04))
4544fd29
PK
176#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1C) \
177 | FTIM1_NAND_TWBE(0x1E) \
178 | FTIM1_NAND_TRR(0x07) \
7530d341
PK
179 | FTIM1_NAND_TRP(0x05))
180#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
181 | FTIM2_NAND_TREH(0x04) \
4544fd29
PK
182 | FTIM2_NAND_TWHRE(0x11))
183#define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
7530d341
PK
184
185#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
186#define CONFIG_SYS_MAX_NAND_DEVICE 1
7530d341
PK
187#define CONFIG_CMD_NAND
188#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
189
190#define CONFIG_SYS_NAND_DDR_LAW 11
191
192/* Set up IFC registers for boot location NAND */
193#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
194#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
195#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
196#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
197#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
198#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
199#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
200
7530d341
PK
201#define CONFIG_SYS_INIT_RAM_LOCK
202#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
b39d1213 203#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* End of used area in RAM */
7530d341 204
b39d1213 205#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
7530d341
PK
206 - GENERATED_GBL_DATA_SIZE)
207#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
208
9307cbab 209#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
7530d341
PK
210#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
211
212/* Serial Port */
213#define CONFIG_CONS_INDEX 1
214#undef CONFIG_SERIAL_SOFTWARE_FIFO
7530d341
PK
215#define CONFIG_SYS_NS16550_SERIAL
216#define CONFIG_SYS_NS16550_REG_SIZE 1
217#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
f1593269
PK
218#ifdef CONFIG_SPL_BUILD
219#define CONFIG_NS16550_MIN_FUNCTIONS
220#endif
7530d341 221
7530d341
PK
222#define CONFIG_SYS_BAUDRATE_TABLE \
223 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
224
225#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
226
00f792e0
HS
227#define CONFIG_SYS_I2C
228#define CONFIG_SYS_I2C_FSL
229#define CONFIG_SYS_FSL_I2C_SPEED 400000
230#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
231#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
7530d341
PK
232
233/* I2C EEPROM */
234#define CONFIG_CMD_EEPROM
7530d341
PK
235#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
236#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
237#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
238
7530d341
PK
239/* eSPI - Enhanced SPI */
240#ifdef CONFIG_FSL_ESPI
7530d341
PK
241#define CONFIG_SF_DEFAULT_SPEED 10000000
242#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
243#endif
244
245#if defined(CONFIG_TSEC_ENET)
246
247#define CONFIG_MII /* MII PHY management */
248#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
249#define CONFIG_TSEC1 1
250#define CONFIG_TSEC1_NAME "eTSEC1"
251#define CONFIG_TSEC2 1
252#define CONFIG_TSEC2_NAME "eTSEC2"
253
254#define TSEC1_PHY_ADDR 0
255#define TSEC2_PHY_ADDR 3
256
257#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
258#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
259
260#define TSEC1_PHYIDX 0
261
262#define TSEC2_PHYIDX 0
263
264#define CONFIG_ETHPRIME "eTSEC1"
265
266#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
267
268#endif /* CONFIG_TSEC_ENET */
269
270/*
271 * Environment
272 */
7530d341
PK
273#if defined(CONFIG_RAMBOOT_SPIFLASH)
274#define CONFIG_ENV_IS_IN_SPI_FLASH
275#define CONFIG_ENV_SPI_BUS 0
276#define CONFIG_ENV_SPI_CS 0
277#define CONFIG_ENV_SPI_MAX_HZ 10000000
278#define CONFIG_ENV_SPI_MODE 0
279#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
280#define CONFIG_ENV_SECT_SIZE 0x10000
281#define CONFIG_ENV_SIZE 0x2000
f1593269
PK
282#elif defined(CONFIG_NAND)
283#define CONFIG_ENV_IS_IN_NAND
284#define CONFIG_SYS_EXTRA_ENV_RELOC
285#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
e222b1f3 286#define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
f1593269
PK
287#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
288#elif defined(CONFIG_SYS_RAMBOOT)
289#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
7530d341 290#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
f1593269 291#define CONFIG_ENV_SIZE 0x2000
7530d341
PK
292#endif
293
294#define CONFIG_LOADS_ECHO /* echo on for serial download */
295#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
296
297/*
298 * Command line configuration.
299 */
7530d341 300#define CONFIG_CMD_ERRATA
7530d341 301#define CONFIG_CMD_IRQ
7530d341 302#define CONFIG_CMD_REGINFO
7530d341
PK
303
304/*
305 * Miscellaneous configurable options
306 */
307#define CONFIG_SYS_LONGHELP /* undef to save memory */
308#define CONFIG_CMDLINE_EDITING /* Command-line editing */
309#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
310#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
7530d341
PK
311
312#if defined(CONFIG_CMD_KGDB)
313#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
314#else
315#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
316#endif
317#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
318 /* Print Buffer Size */
319#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
320#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
7530d341
PK
321
322/*
323 * For booting Linux, the board info and command line data
324 * have to be in the first 64 MB of memory, since this is
325 * the maximum mapped by the Linux kernel during initialization.
326 */
327#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
328#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
329
330#if defined(CONFIG_CMD_KGDB)
331#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
7530d341
PK
332#endif
333
737537ef
RG
334/* Hash command with SHA acceleration supported in hardware */
335#ifdef CONFIG_FSL_CAAM
336#define CONFIG_CMD_HASH
337#define CONFIG_SHA_HW_ACCEL
338#endif
339
7530d341
PK
340#define CONFIG_USB_EHCI
341
342#ifdef CONFIG_USB_EHCI
7530d341
PK
343#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
344#define CONFIG_USB_EHCI_FSL
7530d341
PK
345#define CONFIG_HAS_FSL_DR_USB
346#endif
347
7ac1a24a
AK
348/*
349 * Dynamic MTD Partition support with mtdparts
350 */
351#define CONFIG_MTD_DEVICE
352#define CONFIG_MTD_PARTITIONS
353#define CONFIG_CMD_MTDPARTS
354#define MTDIDS_DEFAULT "nand0=ff800000.flash,"
355#define MTDPARTS_DEFAULT "mtdparts=ff800000.flash:1m(uboot)," \
356 "8m(kernel),512k(dtb),-(fs)"
7ac1a24a 357
7530d341
PK
358/*
359 * Environment Configuration
360 */
361
362#if defined(CONFIG_TSEC_ENET)
363#define CONFIG_HAS_ETH0
364#endif
365
366#define CONFIG_HOSTNAME BSC9131rdb
367#define CONFIG_ROOTPATH "/opt/nfsroot"
368#define CONFIG_BOOTFILE "uImage"
369#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
370
371#define CONFIG_BAUDRATE 115200
372
373#define CONFIG_EXTRA_ENV_SETTINGS \
374 "netdev=eth0\0" \
375 "uboot=" CONFIG_UBOOTPATH "\0" \
376 "loadaddr=1000000\0" \
377 "bootfile=uImage\0" \
378 "consoledev=ttyS0\0" \
379 "ramdiskaddr=2000000\0" \
380 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 381 "fdtaddr=1e00000\0" \
7530d341
PK
382 "fdtfile=bsc9131rdb.dtb\0" \
383 "bdev=sda1\0" \
384 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
1d2949ae
PJ
385 "bootm_size=0x37000000\0" \
386 "othbootargs=ramdisk_size=600000 " \
387 "default_hugepagesz=256m hugepagesz=256m hugepages=1\0" \
7530d341
PK
388 "usbext2boot=setenv bootargs root=/dev/ram rw " \
389 "console=$consoledev,$baudrate $othbootargs; " \
390 "usb start;" \
391 "ext2load usb 0:4 $loadaddr $bootfile;" \
392 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
393 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
394 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
395
396#define CONFIG_RAMBOOTCOMMAND \
397 "setenv bootargs root=/dev/ram rw " \
398 "console=$consoledev,$baudrate $othbootargs; " \
399 "tftp $ramdiskaddr $ramdiskfile;" \
400 "tftp $loadaddr $bootfile;" \
401 "tftp $fdtaddr $fdtfile;" \
402 "bootm $loadaddr $ramdiskaddr $fdtaddr"
403
404#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
405
406#endif /* __CONFIG_H */