]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/M54455EVB.h
Merge branch 'master' of git://git.denx.de/u-boot-samsung
[people/ms/u-boot.git] / include / configs / M54455EVB.h
CommitLineData
8ae158cd
TL
1/*
2 * Configuation settings for the Freescale MCF54455 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
3765b3e7 7 * SPDX-License-Identifier: GPL-2.0+
8ae158cd
TL
8 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
e8ee8f3a
TL
14#ifndef _M54455EVB_H
15#define _M54455EVB_H
8ae158cd
TL
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
8ae158cd
TL
21#define CONFIG_M54455EVB /* M54455EVB board */
22
1313db48
AW
23#define CONFIG_DISPLAY_BOARDINFO
24
8ae158cd 25#define CONFIG_MCFUART
6d0f6bcf 26#define CONFIG_SYS_UART_PORT (0)
8ae158cd 27#define CONFIG_BAUDRATE 115200
8ae158cd
TL
28
29#undef CONFIG_WATCHDOG
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
37#define CONFIG_BOOTP_BOOTPATH
38#define CONFIG_BOOTP_GATEWAY
39#define CONFIG_BOOTP_HOSTNAME
40
41/* Command line configuration */
8ae158cd 42#define CONFIG_CMD_DATE
8ae158cd
TL
43#define CONFIG_CMD_IDE
44#define CONFIG_CMD_JFFS2
e8ee8f3a 45#undef CONFIG_CMD_PCI
8ae158cd 46#define CONFIG_CMD_REGINFO
8ae158cd
TL
47
48/* Network configuration */
49#define CONFIG_MCFFEC
50#ifdef CONFIG_MCFFEC
8ae158cd 51# define CONFIG_MII 1
0f3ba7e9 52# define CONFIG_MII_INIT 1
6d0f6bcf
JCPV
53# define CONFIG_SYS_DISCOVER_PHY
54# define CONFIG_SYS_RX_ETH_BUFFER 8
55# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
56
57# define CONFIG_SYS_FEC0_PINMUX 0
58# define CONFIG_SYS_FEC1_PINMUX 0
59# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
60# define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
8ae158cd
TL
61# define MCFFEC_TOUT_LOOP 50000
62# define CONFIG_HAS_ETH1
63
64# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
65# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:5M(kernel)ro,-(jffs2)"
8ae158cd
TL
66# define CONFIG_ETHPRIME "FEC0"
67# define CONFIG_IPADDR 192.162.1.2
68# define CONFIG_NETMASK 255.255.255.0
69# define CONFIG_SERVERIP 192.162.1.1
70# define CONFIG_GATEWAYIP 192.162.1.1
8ae158cd 71
6d0f6bcf
JCPV
72/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
73# ifndef CONFIG_SYS_DISCOVER_PHY
8ae158cd
TL
74# define FECDUPLEX FULL
75# define FECSPEED _100BASET
76# else
6d0f6bcf
JCPV
77# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
78# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
8ae158cd 79# endif
6d0f6bcf 80# endif /* CONFIG_SYS_DISCOVER_PHY */
8ae158cd
TL
81#endif
82
83#define CONFIG_HOSTNAME M54455EVB
6d0f6bcf 84#ifdef CONFIG_SYS_STMICRO_BOOT
9f751551 85/* ST Micro serial flash */
6d0f6bcf 86#define CONFIG_SYS_LOAD_ADDR2 0x40010013
8ae158cd
TL
87#define CONFIG_EXTRA_ENV_SETTINGS \
88 "netdev=eth0\0" \
5368c55d 89 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
9f751551
TL
90 "loadaddr=0x40010000\0" \
91 "sbfhdr=sbfhdr.bin\0" \
92 "uboot=u-boot.bin\0" \
93 "load=tftp ${loadaddr} ${sbfhdr};" \
5368c55d 94 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
8ae158cd 95 "upd=run load; run prog\0" \
09933fb0 96 "prog=sf probe 0:1 1000000 3;" \
9f751551
TL
97 "sf erase 0 30000;" \
98 "sf write ${loadaddr} 0 0x30000;" \
8ae158cd
TL
99 "save\0" \
100 ""
9f751551
TL
101#else
102/* Atmel and Intel */
6d0f6bcf
JCPV
103#ifdef CONFIG_SYS_ATMEL_BOOT
104# define CONFIG_SYS_UBOOT_END 0x0403FFFF
105#elif defined(CONFIG_SYS_INTEL_BOOT)
106# define CONFIG_SYS_UBOOT_END 0x3FFFF
9f751551
TL
107#endif
108#define CONFIG_EXTRA_ENV_SETTINGS \
109 "netdev=eth0\0" \
5368c55d 110 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
9f751551
TL
111 "loadaddr=0x40010000\0" \
112 "uboot=u-boot.bin\0" \
113 "load=tftp ${loadaddr} ${uboot}\0" \
114 "upd=run load; run prog\0" \
5368c55d
MV
115 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
116 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
117 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
118 __stringify(CONFIG_SYS_UBOOT_END) ";" \
119 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
9f751551
TL
120 " ${filesize}; save\0" \
121 ""
122#endif
8ae158cd
TL
123
124/* ATA configuration */
125#define CONFIG_ISO_PARTITION
126#define CONFIG_DOS_PARTITION
127#define CONFIG_IDE_RESET 1
128#define CONFIG_IDE_PREINIT 1
129#define CONFIG_ATAPI
130#undef CONFIG_LBA48
131
6d0f6bcf
JCPV
132#define CONFIG_SYS_IDE_MAXBUS 1
133#define CONFIG_SYS_IDE_MAXDEVICE 2
8ae158cd 134
6d0f6bcf
JCPV
135#define CONFIG_SYS_ATA_BASE_ADDR 0x90000000
136#define CONFIG_SYS_ATA_IDE0_OFFSET 0
8ae158cd 137
6d0f6bcf
JCPV
138#define CONFIG_SYS_ATA_DATA_OFFSET 0xA0 /* Offset for data I/O */
139#define CONFIG_SYS_ATA_REG_OFFSET 0xA0 /* Offset for normal register accesses */
140#define CONFIG_SYS_ATA_ALT_OFFSET 0xC0 /* Offset for alternate registers */
141#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
8ae158cd
TL
142
143/* Realtime clock */
144#define CONFIG_MCFRTC
145#undef RTC_DEBUG
6d0f6bcf 146#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
8ae158cd
TL
147
148/* Timer */
149#define CONFIG_MCFTMR
150#undef CONFIG_MCFPIT
151
152/* I2c */
00f792e0
HS
153#define CONFIG_SYS_I2C
154#define CONFIG_SYS_I2C_FSL
155#define CONFIG_SYS_FSL_I2C_SPEED 80000
156#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
6af3a0ea 157#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
6d0f6bcf 158#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
8ae158cd 159
bae61eef 160/* DSPI and Serial Flash */
ee0a8462 161#define CONFIG_CF_SPI
bae61eef 162#define CONFIG_CF_DSPI
a7323bba 163#define CONFIG_HARD_SPI
6d0f6bcf 164#define CONFIG_SYS_SBFHDR_SIZE 0x13
a7323bba 165#ifdef CONFIG_CMD_SPI
922cd751 166
ee0a8462
TL
167# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
168 DSPI_CTAR_PCSSCK_1CLK | \
169 DSPI_CTAR_PASC(0) | \
170 DSPI_CTAR_PDT(0) | \
171 DSPI_CTAR_CSSCK(0) | \
172 DSPI_CTAR_ASC(0) | \
173 DSPI_CTAR_DT(1))
a7323bba 174#endif
bae61eef 175
8ae158cd 176/* PCI */
e8ee8f3a 177#ifdef CONFIG_CMD_PCI
8ae158cd 178#define CONFIG_PCI 1
2e72ad06 179#define CONFIG_PCI_PNP 1
f33fca22 180#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
2e72ad06 181
6d0f6bcf 182#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 4
8ae158cd 183
6d0f6bcf
JCPV
184#define CONFIG_SYS_PCI_MEM_BUS 0xA0000000
185#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
186#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
8ae158cd 187
6d0f6bcf
JCPV
188#define CONFIG_SYS_PCI_IO_BUS 0xB1000000
189#define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
190#define CONFIG_SYS_PCI_IO_SIZE 0x01000000
8ae158cd 191
6d0f6bcf
JCPV
192#define CONFIG_SYS_PCI_CFG_BUS 0xB0000000
193#define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
194#define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
e8ee8f3a 195#endif
8ae158cd
TL
196
197/* FPGA - Spartan 2 */
198/* experiment
b03b25ca 199#define CONFIG_FPGA
8ae158cd 200#define CONFIG_FPGA_COUNT 1
6d0f6bcf
JCPV
201#define CONFIG_SYS_FPGA_PROG_FEEDBACK
202#define CONFIG_SYS_FPGA_CHECK_CTRLC
8ae158cd
TL
203*/
204
205/* Input, PCI, Flexbus, and VCO */
206#define CONFIG_EXTRA_CLOCK
207
9f751551 208#define CONFIG_PRAM 2048 /* 2048 KB */
8ae158cd 209
6d0f6bcf 210#define CONFIG_SYS_LONGHELP /* undef to save memory */
8ae158cd
TL
211
212#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 213#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
8ae158cd 214#else
6d0f6bcf 215#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
8ae158cd 216#endif
6d0f6bcf
JCPV
217#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
218#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
219#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
8ae158cd 220
6d0f6bcf 221#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
8ae158cd 222
6d0f6bcf 223#define CONFIG_SYS_MBAR 0xFC000000
8ae158cd
TL
224
225/*
226 * Low Level Configuration Settings
227 * (address mappings, register initial values, etc.)
228 * You should know what you are doing if you make changes here.
229 */
230
231/*-----------------------------------------------------------------------
232 * Definitions for initial stack pointer and data area (in DPRAM)
233 */
6d0f6bcf 234#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
553f0982 235#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
6d0f6bcf 236#define CONFIG_SYS_INIT_RAM_CTRL 0x221
25ddd1fb 237#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
6d0f6bcf 238#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
553f0982 239#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
8ae158cd
TL
240
241/*-----------------------------------------------------------------------
242 * Start addresses for the final memory configuration
243 * (Set up by the startup code)
6d0f6bcf 244 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
8ae158cd 245 */
6d0f6bcf
JCPV
246#define CONFIG_SYS_SDRAM_BASE 0x40000000
247#define CONFIG_SYS_SDRAM_BASE1 0x48000000
248#define CONFIG_SYS_SDRAM_SIZE 256 /* SDRAM size in MB */
249#define CONFIG_SYS_SDRAM_CFG1 0x65311610
250#define CONFIG_SYS_SDRAM_CFG2 0x59670000
251#define CONFIG_SYS_SDRAM_CTRL 0xEA0B2000
252#define CONFIG_SYS_SDRAM_EMOD 0x40010000
253#define CONFIG_SYS_SDRAM_MODE 0x00010033
254#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0xAA
255
256#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
257#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
8ae158cd 258
9f751551 259#ifdef CONFIG_CF_SBF
09933fb0 260# define CONFIG_SERIAL_BOOT
14d0a02a 261# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
9f751551 262#else
6d0f6bcf 263# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
9f751551 264#endif
6d0f6bcf
JCPV
265#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
266#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
09933fb0
JJ
267
268/* Reserve 256 kB for malloc() */
269#define CONFIG_SYS_MALLOC_LEN (256 << 10)
8ae158cd
TL
270
271/*
272 * For booting Linux, the board info and command line data
273 * have to be in the first 8 MB of memory, since this is
274 * the maximum mapped by the Linux kernel during initialization ??
275 */
276/* Initial Memory map for Linux */
6d0f6bcf 277#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
8ae158cd 278
9f751551
TL
279/*
280 * Configuration for environment
09933fb0
JJ
281 * Environment is not embedded in u-boot. First time runing may have env
282 * crc error warning if there is no correct environment on the flash.
8ae158cd 283 */
9f751551 284#ifdef CONFIG_CF_SBF
0b5099a8 285# define CONFIG_ENV_IS_IN_SPI_FLASH
0e8d1586 286# define CONFIG_ENV_SPI_CS 1
9f751551 287#else
5a1aceb0 288# define CONFIG_ENV_IS_IN_FLASH 1
9f751551
TL
289#endif
290#undef CONFIG_ENV_OVERWRITE
8ae158cd
TL
291
292/*-----------------------------------------------------------------------
293 * FLASH organization
294 */
6d0f6bcf 295#ifdef CONFIG_SYS_STMICRO_BOOT
ee0a8462
TL
296# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
297# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS1_BASE
0e8d1586
JCPV
298# define CONFIG_ENV_OFFSET 0x30000
299# define CONFIG_ENV_SIZE 0x2000
300# define CONFIG_ENV_SECT_SIZE 0x10000
9f751551 301#endif
6d0f6bcf
JCPV
302#ifdef CONFIG_SYS_ATMEL_BOOT
303# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
304# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
305# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
09933fb0
JJ
306# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
307# define CONFIG_ENV_SIZE 0x2000
308# define CONFIG_ENV_SECT_SIZE 0x10000
9f751551 309#endif
6d0f6bcf
JCPV
310#ifdef CONFIG_SYS_INTEL_BOOT
311# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
312# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
313# define CONFIG_SYS_FLASH1_BASE CONFIG_SYS_CS1_BASE
314# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
0e8d1586
JCPV
315# define CONFIG_ENV_SIZE 0x2000
316# define CONFIG_ENV_SECT_SIZE 0x20000
8ae158cd
TL
317#endif
318
6d0f6bcf
JCPV
319#define CONFIG_SYS_FLASH_CFI
320#ifdef CONFIG_SYS_FLASH_CFI
8ae158cd 321
00b1883a 322# define CONFIG_FLASH_CFI_DRIVER 1
bbf6bbff 323# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
6d0f6bcf
JCPV
324# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
325# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT
326# define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
327# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
328# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
329# define CONFIG_SYS_FLASH_CHECKSUM
330# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
b2d022d1 331# define CONFIG_FLASH_CFI_LEGACY
8ae158cd 332
b2d022d1 333#ifdef CONFIG_FLASH_CFI_LEGACY
6d0f6bcf
JCPV
334# define CONFIG_SYS_ATMEL_REGION 4
335# define CONFIG_SYS_ATMEL_TOTALSECT 11
336# define CONFIG_SYS_ATMEL_SECT {1, 2, 1, 7}
337# define CONFIG_SYS_ATMEL_SECTSZ {0x4000, 0x2000, 0x8000, 0x10000}
bae61eef 338#endif
8ae158cd
TL
339#endif
340
341/*
342 * This is setting for JFFS2 support in u-boot.
343 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
344 */
9f751551
TL
345#ifdef CONFIG_CMD_JFFS2
346#ifdef CF_STMICRO_BOOT
347# define CONFIG_JFFS2_DEV "nor1"
348# define CONFIG_JFFS2_PART_SIZE 0x01000000
6d0f6bcf 349# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH2_BASE + 0x500000)
9f751551 350#endif
6d0f6bcf 351#ifdef CONFIG_SYS_ATMEL_BOOT
e8ee8f3a 352# define CONFIG_JFFS2_DEV "nor1"
8ae158cd 353# define CONFIG_JFFS2_PART_SIZE 0x01000000
6d0f6bcf 354# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH1_BASE + 0x500000)
9f751551 355#endif
6d0f6bcf 356#ifdef CONFIG_SYS_INTEL_BOOT
8ae158cd
TL
357# define CONFIG_JFFS2_DEV "nor0"
358# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x500000)
6d0f6bcf 359# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
8ae158cd 360#endif
9f751551 361#endif
8ae158cd
TL
362
363/*-----------------------------------------------------------------------
364 * Cache Configuration
365 */
6d0f6bcf 366#define CONFIG_SYS_CACHELINE_SIZE 16
8ae158cd 367
dd9f054e 368#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 369 CONFIG_SYS_INIT_RAM_SIZE - 8)
dd9f054e 370#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
553f0982 371 CONFIG_SYS_INIT_RAM_SIZE - 4)
dd9f054e
TL
372#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
373#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
374#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
375 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
376 CF_ACR_EN | CF_ACR_SM_ALL)
377#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
378 CF_CACR_ICINVA | CF_CACR_EUSP)
379#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
380 CF_CACR_DEC | CF_CACR_DDCM_P | \
381 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
382
8ae158cd
TL
383/*-----------------------------------------------------------------------
384 * Memory bank definitions
385 */
386/*
387 * CS0 - NOR Flash 1, 2, 4, or 8MB
388 * CS1 - CompactFlash and registers
389 * CS2 - CPLD
390 * CS3 - FPGA
391 * CS4 - Available
392 * CS5 - Available
393 */
394
6d0f6bcf 395#if defined(CONFIG_SYS_ATMEL_BOOT) || defined(CONFIG_SYS_STMICRO_BOOT)
8ae158cd 396 /* Atmel Flash */
6d0f6bcf
JCPV
397#define CONFIG_SYS_CS0_BASE 0x04000000
398#define CONFIG_SYS_CS0_MASK 0x00070001
399#define CONFIG_SYS_CS0_CTRL 0x00001140
8ae158cd 400/* Intel Flash */
6d0f6bcf
JCPV
401#define CONFIG_SYS_CS1_BASE 0x00000000
402#define CONFIG_SYS_CS1_MASK 0x01FF0001
403#define CONFIG_SYS_CS1_CTRL 0x00000D60
8ae158cd 404
6d0f6bcf 405#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS0_BASE
8ae158cd
TL
406#else
407/* Intel Flash */
6d0f6bcf
JCPV
408#define CONFIG_SYS_CS0_BASE 0x00000000
409#define CONFIG_SYS_CS0_MASK 0x01FF0001
410#define CONFIG_SYS_CS0_CTRL 0x00000D60
8ae158cd 411 /* Atmel Flash */
6d0f6bcf
JCPV
412#define CONFIG_SYS_CS1_BASE 0x04000000
413#define CONFIG_SYS_CS1_MASK 0x00070001
414#define CONFIG_SYS_CS1_CTRL 0x00001140
8ae158cd 415
6d0f6bcf 416#define CONFIG_SYS_ATMEL_BASE CONFIG_SYS_CS1_BASE
8ae158cd
TL
417#endif
418
419/* CPLD */
6d0f6bcf
JCPV
420#define CONFIG_SYS_CS2_BASE 0x08000000
421#define CONFIG_SYS_CS2_MASK 0x00070001
422#define CONFIG_SYS_CS2_CTRL 0x003f1140
8ae158cd
TL
423
424/* FPGA */
6d0f6bcf
JCPV
425#define CONFIG_SYS_CS3_BASE 0x09000000
426#define CONFIG_SYS_CS3_MASK 0x00070001
427#define CONFIG_SYS_CS3_CTRL 0x00000020
8ae158cd 428
e8ee8f3a 429#endif /* _M54455EVB_H */