]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8349ITX.h
ARM: dts: DRA7: use new dra7-specific compatible string
[people/ms/u-boot.git] / include / configs / MPC8349ITX.h
CommitLineData
2ad6b513 1/*
4c2e3da8 2 * Copyright (C) Freescale Semiconductor, Inc. 2006.
2ad6b513 3 *
3765b3e7 4 * SPDX-License-Identifier: GPL-2.0+
2ad6b513
TT
5 */
6
7/*
7a78f148 8 MPC8349E-mITX and MPC8349E-mITX-GP board configuration file
2ad6b513
TT
9
10 Memory map:
11
12 0x0000_0000-0x0FFF_FFFF DDR SDRAM (256 MB)
13 0x8000_0000-0x9FFF_FFFF PCI1 memory space (512 MB)
14 0xA000_0000-0xBFFF_FFFF PCI2 memory space (512 MB)
15 0xE000_0000-0xEFFF_FFFF IMMR (1 MB)
16 0xE200_0000-0xE2FF_FFFF PCI1 I/O space (16 MB)
17 0xE300_0000-0xE3FF_FFFF PCI2 I/O space (16 MB)
7a78f148 18 0xF000_0000-0xF000_FFFF Compact Flash (MPC8349E-mITX only)
2ad6b513 19 0xF001_0000-0xF001_FFFF Local bus expansion slot
7a78f148
TT
20 0xF800_0000-0xF801_FFFF Vitesse 7385 Parallel Interface (MPC8349E-mITX only)
21 0xFE00_0000-0xFE7F_FFFF First 8MB bank of Flash memory
22 0xFE80_0000-0xFEFF_FFFF Second 8MB bank of Flash memory (MPC8349E-mITX only)
2ad6b513
TT
23
24 I2C address list:
dd520bf3
WD
25 Align. Board
26 Bus Addr Part No. Description Length Location
2ad6b513 27 ----------------------------------------------------------------
dd520bf3 28 I2C0 0x50 M24256-BWMN6P Board EEPROM 2 U64
2ad6b513 29
dd520bf3
WD
30 I2C1 0x20 PCF8574 I2C Expander 0 U8
31 I2C1 0x21 PCF8574 I2C Expander 0 U10
32 I2C1 0x38 PCF8574A I2C Expander 0 U8
33 I2C1 0x39 PCF8574A I2C Expander 0 U10
34 I2C1 0x51 (DDR) DDR EEPROM 1 U1
35 I2C1 0x68 DS1339 RTC 1 U68
2ad6b513
TT
36
37 Note that a given board has *either* a pair of 8574s or a pair of 8574As.
38*/
39
40#ifndef __CONFIG_H
41#define __CONFIG_H
42
14d0a02a 43#if (CONFIG_SYS_TEXT_BASE == 0xFE000000)
6d0f6bcf 44#define CONFIG_SYS_LOWBOOT
7a78f148 45#endif
2ad6b513
TT
46
47/*
48 * High Level Configuration Options
49 */
2c7920af 50#define CONFIG_MPC834x /* MPC834x family (8343, 8347, 8349) */
2ad6b513
TT
51#define CONFIG_MPC8349 /* MPC8349 specific */
52
396abba2 53#define CONFIG_SYS_IMMR 0xE0000000 /* The IMMR is relocated to here */
7a78f148 54
89c7784e
TT
55#define CONFIG_MISC_INIT_F
56#define CONFIG_MISC_INIT_R
7a78f148 57
89c7784e
TT
58/*
59 * On-board devices
60 */
2ad6b513 61
7a78f148 62#ifdef CONFIG_MPC8349ITX
396abba2
JH
63/* The CF card interface on the back of the board */
64#define CONFIG_COMPACT_FLASH
89c7784e 65#define CONFIG_VSC7385_ENET /* VSC7385 ethernet support */
c31e1326 66#define CONFIG_SYS_USB_HOST /* use the EHCI USB controller */
7a78f148 67#endif
2ad6b513 68
7a78f148 69#define CONFIG_RTC_DS1337
00f792e0 70#define CONFIG_SYS_I2C
7a78f148 71#define CONFIG_TSEC_ENET /* TSEC Ethernet support */
2ad6b513 72
7a78f148
TT
73/*
74 * Device configurations
75 */
76
77/* I2C */
00f792e0
HS
78#ifdef CONFIG_SYS_I2C
79#define CONFIG_SYS_I2C_FSL
80#define CONFIG_SYS_FSL_I2C_SPEED 400000
81#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
82#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
83#define CONFIG_SYS_FSL_I2C2_SPEED 400000
84#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
85#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
2ad6b513 86
6d0f6bcf 87#define CONFIG_SYS_SPD_BUS_NUM 1 /* The I2C bus for SPD */
b7be63ab 88#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
6d0f6bcf
JCPV
89
90#define CONFIG_SYS_I2C_8574_ADDR1 0x20 /* I2C1, PCF8574 */
91#define CONFIG_SYS_I2C_8574_ADDR2 0x21 /* I2C1, PCF8574 */
92#define CONFIG_SYS_I2C_8574A_ADDR1 0x38 /* I2C1, PCF8574A */
93#define CONFIG_SYS_I2C_8574A_ADDR2 0x39 /* I2C1, PCF8574A */
94#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* I2C0, Board EEPROM */
396abba2
JH
95#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* I2C1, DS1339 RTC*/
96#define SPD_EEPROM_ADDRESS 0x51 /* I2C1, DDR */
2ad6b513 97
2ad6b513 98/* Don't probe these addresses: */
396abba2 99#define CONFIG_SYS_I2C_NOPROBES { {1, CONFIG_SYS_I2C_8574_ADDR1}, \
6d0f6bcf
JCPV
100 {1, CONFIG_SYS_I2C_8574_ADDR2}, \
101 {1, CONFIG_SYS_I2C_8574A_ADDR1}, \
396abba2 102 {1, CONFIG_SYS_I2C_8574A_ADDR2} }
2ad6b513 103/* Bit definitions for the 8574[A] I2C expander */
396abba2
JH
104 /* Board revision, 00=0.0, 01=0.1, 10=1.0 */
105#define I2C_8574_REVISION 0x03
2ad6b513
TT
106#define I2C_8574_CF 0x08 /* 1=Compact flash absent, 0=present */
107#define I2C_8574_MPCICLKRN 0x10 /* MiniPCI Clk Run */
108#define I2C_8574_PCI66 0x20 /* 0=33MHz PCI, 1=66MHz PCI */
109#define I2C_8574_FLASHSIDE 0x40 /* 0=Reset vector from U4, 1=from U7*/
110
2ad6b513
TT
111#endif
112
7a78f148
TT
113/* Compact Flash */
114#ifdef CONFIG_COMPACT_FLASH
2ad6b513 115
6d0f6bcf
JCPV
116#define CONFIG_SYS_IDE_MAXBUS 1
117#define CONFIG_SYS_IDE_MAXDEVICE 1
2ad6b513 118
6d0f6bcf
JCPV
119#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
120#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_CF_BASE
121#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000
122#define CONFIG_SYS_ATA_REG_OFFSET 0
123#define CONFIG_SYS_ATA_ALT_OFFSET 0x0200
124#define CONFIG_SYS_ATA_STRIDE 2
2ad6b513 125
396abba2
JH
126/* If a CF card is not inserted, time out quickly */
127#define ATA_RESET_TIME 1
2ad6b513 128
c9e34fe2
VG
129#endif
130
131/*
132 * SATA
133 */
134#ifdef CONFIG_SATA_SIL3114
135
136#define CONFIG_SYS_SATA_MAX_DEVICE 4
c9e34fe2 137#define CONFIG_LBA48
2ad6b513 138
7a78f148 139#endif
2ad6b513 140
c31e1326
VG
141#ifdef CONFIG_SYS_USB_HOST
142/*
143 * Support USB
144 */
c31e1326
VG
145#define CONFIG_USB_EHCI_FSL
146
147/* Current USB implementation supports the only USB controller,
148 * so we have to choose between the MPH or the DR ones */
149#if 1
150#define CONFIG_HAS_FSL_MPH_USB
151#else
152#define CONFIG_HAS_FSL_DR_USB
153#endif
154
155#endif
156
2ad6b513 157/*
7a78f148 158 * DDR Setup
2ad6b513 159 */
396abba2 160#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
6d0f6bcf
JCPV
161#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
162#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
163#define CONFIG_SYS_83XX_DDR_USES_CS0
396abba2 164#define CONFIG_SYS_MEMTEST_START 0x1000 /* memtest region */
6d0f6bcf
JCPV
165#define CONFIG_SYS_MEMTEST_END 0x2000
166
396abba2
JH
167#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
168 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
f64702b7 169
b7be63ab
VG
170#define CONFIG_VERY_BIG_RAM
171#define CONFIG_MAX_MEM_MAPPED ((phys_size_t)256 << 20)
172
00f792e0 173#ifdef CONFIG_SYS_I2C
7a78f148
TT
174#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
175#endif
176
396abba2
JH
177/* No SPD? Then manually set up DDR parameters */
178#ifndef CONFIG_SPD_EEPROM
179 #define CONFIG_SYS_DDR_SIZE 256 /* Mb */
2e651b24 180 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
396abba2
JH
181 | CSCONFIG_ROW_BIT_13 \
182 | CSCONFIG_COL_BIT_10)
2ad6b513 183
6d0f6bcf
JCPV
184 #define CONFIG_SYS_DDR_TIMING_1 0x26242321
185 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45, may need tuning */
2ad6b513
TT
186#endif
187
7a78f148
TT
188/*
189 *Flash on the Local Bus
190 */
191
396abba2
JH
192#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
193#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
194#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
195#define CONFIG_SYS_FLASH_EMPTY_INFO
396abba2
JH
196/* 127 64KB sectors + 8 8KB sectors per device */
197#define CONFIG_SYS_MAX_FLASH_SECT 135
6d0f6bcf
JCPV
198#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
199#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
200#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
7a78f148
TT
201
202/* The ITX has two flash chips, but the ITX-GP has only one. To support both
203boards, we say we have two, but don't display a message if we find only one. */
6d0f6bcf 204#define CONFIG_SYS_FLASH_QUIET_TEST
396abba2
JH
205#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
206#define CONFIG_SYS_FLASH_BANKS_LIST \
207 {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE + 0x800000}
208#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size in MB */
396abba2 209#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
7a78f148 210
89c7784e
TT
211/* Vitesse 7385 */
212
213#ifdef CONFIG_VSC7385_ENET
214
215#define CONFIG_TSEC2
216
217/* The flash address and size of the VSC7385 firmware image */
218#define CONFIG_VSC7385_IMAGE 0xFEFFE000
219#define CONFIG_VSC7385_IMAGE_SIZE 8192
220
221#endif
222
7a78f148
TT
223/*
224 * BRx, ORx, LBLAWBARx, and LBLAWARx
225 */
226
227/* Flash */
2ad6b513 228
7d6a0982
JH
229#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
230 | BR_PS_16 \
231 | BR_MS_GPCM \
232 | BR_V)
233#define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
396abba2
JH
234 | OR_UPM_XAM \
235 | OR_GPCM_CSNT \
236 | OR_GPCM_ACS_DIV2 \
237 | OR_GPCM_XACS \
238 | OR_GPCM_SCY_15 \
7d6a0982
JH
239 | OR_GPCM_TRLX_SET \
240 | OR_GPCM_EHTR_SET \
396abba2 241 | OR_GPCM_EAD)
6d0f6bcf 242#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
7d6a0982 243#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
2ad6b513 244
7a78f148 245/* Vitesse 7385 */
2ad6b513 246
6d0f6bcf 247#define CONFIG_SYS_VSC7385_BASE 0xF8000000
2ad6b513 248
89c7784e
TT
249#ifdef CONFIG_VSC7385_ENET
250
7d6a0982
JH
251#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_VSC7385_BASE \
252 | BR_PS_8 \
253 | BR_MS_GPCM \
254 | BR_V)
396abba2
JH
255#define CONFIG_SYS_OR1_PRELIM (OR_AM_128KB \
256 | OR_GPCM_CSNT \
257 | OR_GPCM_XACS \
258 | OR_GPCM_SCY_15 \
259 | OR_GPCM_SETA \
7d6a0982
JH
260 | OR_GPCM_TRLX_SET \
261 | OR_GPCM_EHTR_SET \
396abba2 262 | OR_GPCM_EAD)
2ad6b513 263
6d0f6bcf
JCPV
264#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_VSC7385_BASE
265#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
2ad6b513 266
7a78f148 267#endif
2ad6b513 268
7a78f148
TT
269/* LED */
270
396abba2 271#define CONFIG_SYS_LED_BASE 0xF9000000
7d6a0982
JH
272#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LED_BASE \
273 | BR_PS_8 \
274 | BR_MS_GPCM \
275 | BR_V)
396abba2
JH
276#define CONFIG_SYS_OR2_PRELIM (OR_AM_2MB \
277 | OR_GPCM_CSNT \
278 | OR_GPCM_ACS_DIV2 \
279 | OR_GPCM_XACS \
280 | OR_GPCM_SCY_9 \
7d6a0982
JH
281 | OR_GPCM_TRLX_SET \
282 | OR_GPCM_EHTR_SET \
396abba2 283 | OR_GPCM_EAD)
7a78f148
TT
284
285/* Compact Flash */
2ad6b513
TT
286
287#ifdef CONFIG_COMPACT_FLASH
288
396abba2 289#define CONFIG_SYS_CF_BASE 0xF0000000
2ad6b513 290
396abba2
JH
291#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_CF_BASE \
292 | BR_PS_16 \
293 | BR_MS_UPMA \
294 | BR_V)
295#define CONFIG_SYS_OR3_PRELIM (OR_UPM_AM | OR_UPM_BI)
2ad6b513 296
6d0f6bcf
JCPV
297#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_CF_BASE
298#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_64KB)
2ad6b513
TT
299
300#endif
301
7a78f148
TT
302/*
303 * U-Boot memory configuration
304 */
14d0a02a 305#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
2ad6b513 306
6d0f6bcf
JCPV
307#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
308#define CONFIG_SYS_RAMBOOT
2ad6b513 309#else
6d0f6bcf 310#undef CONFIG_SYS_RAMBOOT
2ad6b513
TT
311#endif
312
6d0f6bcf 313#define CONFIG_SYS_INIT_RAM_LOCK
396abba2
JH
314#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
315#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
2ad6b513 316
396abba2
JH
317#define CONFIG_SYS_GBL_DATA_OFFSET \
318 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 319#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
2ad6b513 320
6d0f6bcf 321/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
16c8c170 322#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
c8a90646 323#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
2ad6b513
TT
324
325/*
326 * Local Bus LCRR and LBCR regs
327 * LCRR: DLL bypass, Clock divider is 4
328 * External Local Bus rate is
329 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
330 */
c7190f02
KP
331#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
332#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
6d0f6bcf 333#define CONFIG_SYS_LBC_LBCR 0x00000000
2ad6b513 334
396abba2
JH
335 /* LB sdram refresh timer, about 6us */
336#define CONFIG_SYS_LBC_LSRT 0x32000000
337 /* LB refresh timer prescal, 266MHz/32*/
338#define CONFIG_SYS_LBC_MRTPR 0x20000000
2ad6b513 339
2ad6b513
TT
340/*
341 * Serial Port
342 */
343#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
344#define CONFIG_SYS_NS16550_SERIAL
345#define CONFIG_SYS_NS16550_REG_SIZE 1
346#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
2ad6b513 347
6d0f6bcf 348#define CONFIG_SYS_BAUDRATE_TABLE \
396abba2 349 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
7a78f148 350
83302fb8 351#define CONSOLE ttyS0
2ad6b513 352
6d0f6bcf
JCPV
353#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
354#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
2ad6b513 355
7a78f148
TT
356/*
357 * PCI
358 */
2ad6b513 359#ifdef CONFIG_PCI
842033e6 360#define CONFIG_PCI_INDIRECT_BRIDGE
2ad6b513
TT
361
362#define CONFIG_MPC83XX_PCI2
363
364/*
365 * General PCI
366 * Addresses are mapped 1-1.
367 */
6d0f6bcf
JCPV
368#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
369#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
370#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
396abba2
JH
371#define CONFIG_SYS_PCI1_MMIO_BASE \
372 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
6d0f6bcf
JCPV
373#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
374#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
396abba2
JH
375#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
376#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
377#define CONFIG_SYS_PCI1_IO_SIZE 0x01000000 /* 16M */
2ad6b513
TT
378
379#ifdef CONFIG_MPC83XX_PCI2
396abba2
JH
380#define CONFIG_SYS_PCI2_MEM_BASE \
381 (CONFIG_SYS_PCI1_MMIO_BASE + CONFIG_SYS_PCI1_MMIO_SIZE)
6d0f6bcf
JCPV
382#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
383#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
396abba2
JH
384#define CONFIG_SYS_PCI2_MMIO_BASE \
385 (CONFIG_SYS_PCI2_MEM_BASE + CONFIG_SYS_PCI2_MEM_SIZE)
6d0f6bcf
JCPV
386#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
387#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
396abba2
JH
388#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
389#define CONFIG_SYS_PCI2_IO_PHYS \
390 (CONFIG_SYS_PCI1_IO_PHYS + CONFIG_SYS_PCI1_IO_SIZE)
391#define CONFIG_SYS_PCI2_IO_SIZE 0x01000000 /* 16M */
2ad6b513
TT
392#endif
393
2ad6b513
TT
394#ifndef CONFIG_PCI_PNP
395 #define PCI_ENET0_IOADDR 0x00000000
6d0f6bcf 396 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI2_MEM_BASE
2ad6b513
TT
397 #define PCI_IDSEL_NUMBER 0x0f /* IDSEL = AD15 */
398#endif
399
400#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
401
402#endif
403
2ae18241
WD
404#define CONFIG_PCI_66M
405#ifdef CONFIG_PCI_66M
7a78f148
TT
406#define CONFIG_83XX_CLKIN 66666666 /* in Hz */
407#else
408#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
409#endif
410
2ad6b513
TT
411/* TSEC */
412
413#ifdef CONFIG_TSEC_ENET
414
2ad6b513 415#define CONFIG_MII
2ad6b513 416
255a3577 417#define CONFIG_TSEC1
2ad6b513 418
255a3577 419#ifdef CONFIG_TSEC1
10327dc5 420#define CONFIG_HAS_ETH0
255a3577 421#define CONFIG_TSEC1_NAME "TSEC0"
6d0f6bcf 422#define CONFIG_SYS_TSEC1_OFFSET 0x24000
dd520bf3 423#define TSEC1_PHY_ADDR 0x1c /* VSC8201 uses address 0x1c */
2ad6b513 424#define TSEC1_PHYIDX 0
3a79013e 425#define TSEC1_FLAGS TSEC_GIGABIT
2ad6b513
TT
426#endif
427
255a3577 428#ifdef CONFIG_TSEC2
7a78f148 429#define CONFIG_HAS_ETH1
255a3577 430#define CONFIG_TSEC2_NAME "TSEC1"
6d0f6bcf 431#define CONFIG_SYS_TSEC2_OFFSET 0x25000
89c7784e 432
2ad6b513
TT
433#define TSEC2_PHY_ADDR 4
434#define TSEC2_PHYIDX 0
3a79013e 435#define TSEC2_FLAGS TSEC_GIGABIT
2ad6b513
TT
436#endif
437
438#define CONFIG_ETHPRIME "Freescale TSEC"
439
440#endif
441
2ad6b513
TT
442/*
443 * Environment
444 */
7a78f148
TT
445#define CONFIG_ENV_OVERWRITE
446
6d0f6bcf 447#ifndef CONFIG_SYS_RAMBOOT
396abba2
JH
448 #define CONFIG_ENV_ADDR \
449 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586 450 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for environment */
396abba2 451 #define CONFIG_ENV_SIZE 0x2000
2ad6b513 452#else
00b1883a 453 #undef CONFIG_FLASH_CFI_DRIVER
396abba2
JH
454 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
455 #define CONFIG_ENV_SIZE 0x2000
2ad6b513
TT
456#endif
457
458#define CONFIG_LOADS_ECHO /* echo on for serial download */
6d0f6bcf 459#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
2ad6b513 460
659e2f67
JL
461/*
462 * BOOTP options
463 */
464#define CONFIG_BOOTP_BOOTFILESIZE
465#define CONFIG_BOOTP_BOOTPATH
466#define CONFIG_BOOTP_GATEWAY
467#define CONFIG_BOOTP_HOSTNAME
468
2ad6b513 469/* Watchdog */
2ad6b513 470#undef CONFIG_WATCHDOG /* watchdog disabled */
2ad6b513
TT
471
472/*
473 * Miscellaneous configurable options
474 */
396abba2
JH
475#define CONFIG_SYS_LONGHELP /* undef to save memory */
476#define CONFIG_CMDLINE_EDITING /* Command-line editing */
477#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
7a78f148 478
6d0f6bcf 479#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
05f91a65 480#define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
7a78f148 481
2ad6b513
TT
482/*
483 * For booting Linux, the board info and command line data
9f530d59 484 * have to be in the first 256 MB of memory, since this is
2ad6b513
TT
485 * the maximum mapped by the Linux kernel during initialization.
486 */
396abba2
JH
487 /* Initial Memory map for Linux*/
488#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
63865278 489#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
2ad6b513 490
6d0f6bcf 491#define CONFIG_SYS_HRCW_LOW (\
2ad6b513
TT
492 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
493 HRCWL_DDR_TO_SCB_CLK_1X1 |\
494 HRCWL_CSB_TO_CLKIN_4X1 |\
495 HRCWL_VCO_1X2 |\
496 HRCWL_CORE_TO_CSB_2X1)
497
6d0f6bcf
JCPV
498#ifdef CONFIG_SYS_LOWBOOT
499#define CONFIG_SYS_HRCW_HIGH (\
2ad6b513 500 HRCWH_PCI_HOST |\
7a78f148 501 HRCWH_32_BIT_PCI |\
2ad6b513 502 HRCWH_PCI1_ARBITER_ENABLE |\
7a78f148 503 HRCWH_PCI2_ARBITER_ENABLE |\
2ad6b513
TT
504 HRCWH_CORE_ENABLE |\
505 HRCWH_FROM_0X00000100 |\
506 HRCWH_BOOTSEQ_DISABLE |\
507 HRCWH_SW_WATCHDOG_DISABLE |\
508 HRCWH_ROM_LOC_LOCAL_16BIT |\
509 HRCWH_TSEC1M_IN_GMII |\
396abba2 510 HRCWH_TSEC2M_IN_GMII)
2ad6b513 511#else
6d0f6bcf 512#define CONFIG_SYS_HRCW_HIGH (\
2ad6b513
TT
513 HRCWH_PCI_HOST |\
514 HRCWH_32_BIT_PCI |\
515 HRCWH_PCI1_ARBITER_ENABLE |\
7a78f148 516 HRCWH_PCI2_ARBITER_ENABLE |\
2ad6b513
TT
517 HRCWH_CORE_ENABLE |\
518 HRCWH_FROM_0XFFF00100 |\
519 HRCWH_BOOTSEQ_DISABLE |\
520 HRCWH_SW_WATCHDOG_DISABLE |\
521 HRCWH_ROM_LOC_LOCAL_16BIT |\
522 HRCWH_TSEC1M_IN_GMII |\
396abba2 523 HRCWH_TSEC2M_IN_GMII)
2ad6b513
TT
524#endif
525
7a78f148
TT
526/*
527 * System performance
528 */
6d0f6bcf 529#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
396abba2 530#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
6d0f6bcf
JCPV
531#define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
532#define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
533#define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
534#define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
c31e1326
VG
535#define CONFIG_SYS_SCCR_USBMPHCM 3 /* USB MPH controller's clock */
536#define CONFIG_SYS_SCCR_USBDRCM 0 /* USB DR controller's clock */
2ad6b513 537
7a78f148
TT
538/*
539 * System IO Config
540 */
396abba2
JH
541/* Needed for gigabit to work on TSEC 1 */
542#define CONFIG_SYS_SICRH SICRH_TSOBI1
543 /* USB DR as device + USB MPH as host */
544#define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1)
2ad6b513 545
1a2e203b
KP
546#define CONFIG_SYS_HID0_INIT 0x00000000
547#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_INSTRUCTION_CACHE
2ad6b513 548
6d0f6bcf 549#define CONFIG_SYS_HID2 HID2_HBE
31d82672 550#define CONFIG_HIGH_BATS 1 /* High BATs supported */
2ad6b513 551
7a78f148 552/* DDR */
396abba2 553#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
72cd4087 554 | BATL_PP_RW \
396abba2
JH
555 | BATL_MEMCOHERENCE)
556#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
557 | BATU_BL_256M \
558 | BATU_VS \
559 | BATU_VP)
2ad6b513 560
7a78f148 561/* PCI */
2ad6b513 562#ifdef CONFIG_PCI
396abba2 563#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
72cd4087 564 | BATL_PP_RW \
396abba2
JH
565 | BATL_MEMCOHERENCE)
566#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
567 | BATU_BL_256M \
568 | BATU_VS \
569 | BATU_VP)
570#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
72cd4087 571 | BATL_PP_RW \
396abba2
JH
572 | BATL_CACHEINHIBIT \
573 | BATL_GUARDEDSTORAGE)
574#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
575 | BATU_BL_256M \
576 | BATU_VS \
577 | BATU_VP)
2ad6b513 578#else
6d0f6bcf
JCPV
579#define CONFIG_SYS_IBAT1L 0
580#define CONFIG_SYS_IBAT1U 0
581#define CONFIG_SYS_IBAT2L 0
582#define CONFIG_SYS_IBAT2U 0
2ad6b513
TT
583#endif
584
585#ifdef CONFIG_MPC83XX_PCI2
396abba2 586#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
72cd4087 587 | BATL_PP_RW \
396abba2
JH
588 | BATL_MEMCOHERENCE)
589#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
590 | BATU_BL_256M \
591 | BATU_VS \
592 | BATU_VP)
593#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
72cd4087 594 | BATL_PP_RW \
396abba2
JH
595 | BATL_CACHEINHIBIT \
596 | BATL_GUARDEDSTORAGE)
597#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
598 | BATU_BL_256M \
599 | BATU_VS \
600 | BATU_VP)
2ad6b513 601#else
6d0f6bcf
JCPV
602#define CONFIG_SYS_IBAT3L 0
603#define CONFIG_SYS_IBAT3U 0
604#define CONFIG_SYS_IBAT4L 0
605#define CONFIG_SYS_IBAT4U 0
2ad6b513
TT
606#endif
607
608/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
396abba2 609#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
72cd4087 610 | BATL_PP_RW \
396abba2
JH
611 | BATL_CACHEINHIBIT \
612 | BATL_GUARDEDSTORAGE)
613#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
614 | BATU_BL_256M \
615 | BATU_VS \
616 | BATU_VP)
2ad6b513
TT
617
618/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
396abba2 619#define CONFIG_SYS_IBAT6L (0xF0000000 \
72cd4087 620 | BATL_PP_RW \
396abba2
JH
621 | BATL_MEMCOHERENCE \
622 | BATL_GUARDEDSTORAGE)
623#define CONFIG_SYS_IBAT6U (0xF0000000 \
624 | BATU_BL_256M \
625 | BATU_VS \
626 | BATU_VP)
6d0f6bcf
JCPV
627
628#define CONFIG_SYS_IBAT7L 0
629#define CONFIG_SYS_IBAT7U 0
630
631#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
632#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
633#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
634#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
635#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
636#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
637#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
638#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
639#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
640#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
641#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
642#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
643#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
644#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
645#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
646#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
2ad6b513 647
8ea5499a 648#if defined(CONFIG_CMD_KGDB)
2ad6b513 649#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
2ad6b513
TT
650#endif
651
2ad6b513
TT
652/*
653 * Environment Configuration
654 */
655#define CONFIG_ENV_OVERWRITE
656
396abba2 657#define CONFIG_NETDEV "eth0"
2ad6b513 658
7a78f148 659/* Default path and filenames */
8b3637c6 660#define CONFIG_ROOTPATH "/nfsroot/rootfs"
b3f44c21 661#define CONFIG_BOOTFILE "uImage"
396abba2
JH
662 /* U-Boot image on TFTP server */
663#define CONFIG_UBOOTPATH "u-boot.bin"
2ad6b513 664
7a78f148 665#ifdef CONFIG_MPC8349ITX
396abba2 666#define CONFIG_FDTFILE "mpc8349emitx.dtb"
2ad6b513 667#else
396abba2 668#define CONFIG_FDTFILE "mpc8349emitxgp.dtb"
2ad6b513
TT
669#endif
670
7a78f148 671
dd520bf3 672#define CONFIG_EXTRA_ENV_SETTINGS \
83302fb8 673 "console=" __stringify(CONSOLE) "\0" \
396abba2
JH
674 "netdev=" CONFIG_NETDEV "\0" \
675 "uboot=" CONFIG_UBOOTPATH "\0" \
53677ef1 676 "tftpflash=tftpboot $loadaddr $uboot; " \
5368c55d
MV
677 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
678 " +$filesize; " \
679 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
680 " +$filesize; " \
681 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
682 " $filesize; " \
683 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
684 " +$filesize; " \
685 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
686 " $filesize\0" \
05f91a65 687 "fdtaddr=780000\0" \
396abba2 688 "fdtfile=" CONFIG_FDTFILE "\0"
bf0b542d 689
dd520bf3 690#define CONFIG_NFSBOOTCOMMAND \
7a78f148 691 "setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath" \
396abba2 692 " ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off "\
7a78f148
TT
693 " console=$console,$baudrate $othbootargs; " \
694 "tftp $loadaddr $bootfile;" \
695 "tftp $fdtaddr $fdtfile;" \
696 "bootm $loadaddr - $fdtaddr"
bf0b542d 697
dd520bf3 698#define CONFIG_RAMBOOTCOMMAND \
7a78f148
TT
699 "setenv bootargs root=/dev/ram rw" \
700 " console=$console,$baudrate $othbootargs; " \
701 "tftp $ramdiskaddr $ramdiskfile;" \
702 "tftp $loadaddr $bootfile;" \
703 "tftp $fdtaddr $fdtfile;" \
704 "bootm $loadaddr $ramdiskaddr $fdtaddr"
2ad6b513 705
2ad6b513 706#endif