]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8544DS.h
ARM: atmel: boards: use default CONFIG_SYS_PBSIZE
[people/ms/u-boot.git] / include / configs / MPC8544DS.h
CommitLineData
0cde4b00 1/*
7c57f3e8 2 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
0cde4b00 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
0cde4b00
JL
5 */
6
7/*
8 * mpc8544ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
9ae14ca2
YS
14#define CONFIG_SYS_GENERIC_BOARD
15#define CONFIG_DISPLAY_BOARDINFO
16
0cde4b00
JL
17/* High Level Configuration Options */
18#define CONFIG_BOOKE 1 /* BOOKE */
19#define CONFIG_E500 1 /* BOOKE e500 family */
0cde4b00
JL
20#define CONFIG_MPC8544 1
21#define CONFIG_MPC8544DS 1
22
2ae18241
WD
23#ifndef CONFIG_SYS_TEXT_BASE
24#define CONFIG_SYS_TEXT_BASE 0xfff80000
25#endif
26
837f1ba0
ES
27#define CONFIG_PCI 1 /* Enable PCI/PCIE */
28#define CONFIG_PCI1 1 /* PCI controller 1 */
29#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
30#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
31#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
32#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
842033e6 33#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
8ff3de61 34#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 35#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
837f1ba0 36
4bcae9c9
KG
37#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
38
837f1ba0 39#define CONFIG_TSEC_ENET /* tsec ethernet support */
0cde4b00 40#define CONFIG_ENV_OVERWRITE
837f1ba0 41#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
0cde4b00 42
0cde4b00
JL
43#ifndef __ASSEMBLY__
44extern unsigned long get_board_sys_clk(unsigned long dummy);
45#endif
46#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
47
48/*
49 * These can be toggled for performance analysis, otherwise use default.
50 */
837f1ba0 51#define CONFIG_L2_CACHE /* toggle L2 cache */
0cde4b00 52#define CONFIG_BTB /* toggle branch predition */
0cde4b00
JL
53
54/*
55 * Only possible on E500 Version 2 or newer cores.
56 */
57#define CONFIG_ENABLE_36BIT_PHYS 1
58
6d0f6bcf
JCPV
59#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
60#define CONFIG_SYS_MEMTEST_END 0x00400000
837f1ba0 61#define CONFIG_PANIC_HANG /* do not reset board on panic */
0cde4b00 62
e46fedfe
TT
63#define CONFIG_SYS_CCSRBAR 0xe0000000
64#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
0cde4b00 65
1167a2fd 66/* DDR Setup */
5614e71b 67#define CONFIG_SYS_FSL_DDR2
1167a2fd
KG
68#undef CONFIG_FSL_DDR_INTERACTIVE
69#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
70#define CONFIG_DDR_SPD
71
9b0ad1b1 72#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
1167a2fd
KG
73#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
74
6d0f6bcf
JCPV
75#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
76#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1167a2fd
KG
77#define CONFIG_VERY_BIG_RAM
78
79#define CONFIG_NUM_DDR_CONTROLLERS 1
80#define CONFIG_DIMM_SLOTS_PER_CTLR 1
81#define CONFIG_CHIP_SELECTS_PER_CTRL 2
0cde4b00 82
1167a2fd 83/* I2C addresses of SPD EEPROMs */
0cde4b00
JL
84#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
85
1167a2fd 86/* Make sure required options are set */
0cde4b00
JL
87#ifndef CONFIG_SPD_EEPROM
88#error ("CONFIG_SPD_EEPROM is required")
89#endif
90
91#undef CONFIG_CLOCKS_IN_MHZ
92
93/*
94 * Memory map
95 *
96 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
97 *
98 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
99 *
100 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
101 *
102 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
103 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
104 *
105 * Localbus cacheable
106 *
107 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
108 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
109 *
110 * Localbus non-cacheable
111 *
112 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
113 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
114 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
115 *
116 */
117
118/*
119 * Local Bus Definitions
120 */
6d0f6bcf 121#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
0cde4b00 122
6d0f6bcf 123#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
0cde4b00 124
6d0f6bcf
JCPV
125#define CONFIG_SYS_BR0_PRELIM 0xff801001
126#define CONFIG_SYS_BR1_PRELIM 0xfe801001
0cde4b00 127
6d0f6bcf
JCPV
128#define CONFIG_SYS_OR0_PRELIM 0xff806e65
129#define CONFIG_SYS_OR1_PRELIM 0xff806e65
0cde4b00 130
6d0f6bcf 131#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
0cde4b00 132
6d0f6bcf
JCPV
133#define CONFIG_SYS_FLASH_QUIET_TEST
134#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
135#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
136#undef CONFIG_SYS_FLASH_CHECKSUM
137#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
138#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
81e56e9a 139#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
0cde4b00 140
14d0a02a 141#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
0cde4b00 142
00b1883a 143#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
144#define CONFIG_SYS_FLASH_CFI
145#define CONFIG_SYS_FLASH_EMPTY_INFO
0cde4b00 146
6d0f6bcf 147#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
0cde4b00 148
6d0f6bcf
JCPV
149#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
150#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
0cde4b00 151
6d0f6bcf
JCPV
152#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
153#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
0cde4b00 154
7608d75f 155#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
0cde4b00
JL
156#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
157#define PIXIS_ID 0x0 /* Board ID at offset 0 */
158#define PIXIS_VER 0x1 /* Board version at offset 1 */
159#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
160#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
161#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
162 * register */
163#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
164#define PIXIS_VCTL 0x10 /* VELA Control Register */
165#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
166#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
167#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
168#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
169#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
0cde4b00
JL
170#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
171#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
172#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
173#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
5a8a163a 174#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
6d0f6bcf 175#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
5a8a163a
AF
176#define PIXIS_VSPEED2_TSEC1SER 0x2
177#define PIXIS_VSPEED2_TSEC3SER 0x1
178#define PIXIS_VCFGEN1_TSEC1SER 0x20
179#define PIXIS_VCFGEN1_TSEC3SER 0x40
bff188ba
LY
180#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
181#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
0cde4b00
JL
182
183
6d0f6bcf
JCPV
184#define CONFIG_SYS_INIT_RAM_LOCK 1
185#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
553f0982 186#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
1107014e 187
0cde4b00 188
25ddd1fb 189#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 190#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
0cde4b00 191
6d0f6bcf
JCPV
192#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
193#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
0cde4b00
JL
194
195/* Serial Port - controlled on board with jumper J8
196 * open - index 2
197 * shorted - index 1
198 */
199#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
200#define CONFIG_SYS_NS16550
201#define CONFIG_SYS_NS16550_SERIAL
202#define CONFIG_SYS_NS16550_REG_SIZE 1
203#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
0cde4b00 204
6d0f6bcf 205#define CONFIG_SYS_BAUDRATE_TABLE \
0cde4b00
JL
206 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
207
6d0f6bcf
JCPV
208#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
209#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
0cde4b00
JL
210
211/* Use the HUSH parser */
6d0f6bcf 212#define CONFIG_SYS_HUSH_PARSER
0cde4b00
JL
213
214/* pass open firmware flat tree */
addce57e
KG
215#define CONFIG_OF_LIBFDT 1
216#define CONFIG_OF_BOARD_SETUP 1
217#define CONFIG_OF_STDOUT_VIA_ALIAS 1
0cde4b00
JL
218
219/* I2C */
00f792e0
HS
220#define CONFIG_SYS_I2C
221#define CONFIG_SYS_I2C_FSL
222#define CONFIG_SYS_FSL_I2C_SPEED 400000
223#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
224#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
225#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
6d0f6bcf 226#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
0cde4b00
JL
227
228/*
229 * General PCI
230 * Memory space is mapped 1-1, but I/O space must start from 0.
231 */
5af0fdd8 232#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
6d0f6bcf 233#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
5af0fdd8 234#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
6d0f6bcf 235#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
0cde4b00 236
5af0fdd8 237#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
10795f42 238#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
5af0fdd8 239#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
6d0f6bcf 240#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 241#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
5f91ef6a 242#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
243#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
244#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
0cde4b00 245
0cde4b00 246/* controller 2, Slot 1, tgtid 1, Base address 9000 */
64a1686a 247#define CONFIG_SYS_PCIE2_NAME "Slot 1"
5af0fdd8 248#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
10795f42 249#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
5af0fdd8 250#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
6d0f6bcf 251#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 252#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
5f91ef6a 253#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
6d0f6bcf
JCPV
254#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
255#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
0cde4b00
JL
256
257/* controller 1, Slot 2,tgtid 2, Base address a000 */
64a1686a 258#define CONFIG_SYS_PCIE1_NAME "Slot 2"
5af0fdd8 259#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
10795f42 260#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
5af0fdd8 261#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
6d0f6bcf 262#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
aca5f018 263#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
5f91ef6a 264#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
6d0f6bcf
JCPV
265#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
266#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
0cde4b00
JL
267
268/* controller 3, direct to uli, tgtid 3, Base address b000 */
64a1686a 269#define CONFIG_SYS_PCIE3_NAME "ULI"
5af0fdd8 270#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
10795f42 271#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
5af0fdd8 272#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
6d0f6bcf 273#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
aca5f018 274#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
5f91ef6a 275#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
6d0f6bcf
JCPV
276#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
277#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
5af0fdd8 278#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
10795f42 279#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
5af0fdd8 280#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
6d0f6bcf 281#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
0cde4b00
JL
282
283#if defined(CONFIG_PCI)
284
630d9bfc 285/*PCIE video card used*/
aca5f018 286#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
630d9bfc
KG
287
288/*PCI video card used*/
aca5f018 289/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
630d9bfc
KG
290
291/* video */
292#define CONFIG_VIDEO
293
294#if defined(CONFIG_VIDEO)
295#define CONFIG_BIOSEMU
296#define CONFIG_CFB_CONSOLE
297#define CONFIG_VIDEO_SW_CURSOR
298#define CONFIG_VGA_AS_SINGLE_DEVICE
299#define CONFIG_ATI_RADEON_FB
300#define CONFIG_VIDEO_LOGO
301/*#define CONFIG_CONSOLE_CURSOR*/
6d0f6bcf 302#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
630d9bfc
KG
303#endif
304
0cde4b00
JL
305#define CONFIG_PCI_PNP /* do pci plug-and-play */
306
307#undef CONFIG_EEPRO100
308#undef CONFIG_TULIP
309#define CONFIG_RTL8139
310
0cde4b00 311#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
312 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
313 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
0cde4b00
JL
314 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
315#endif
316
317#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
318#define CONFIG_DOS_PARTITION
319#define CONFIG_SCSI_AHCI
320
321#ifdef CONFIG_SCSI_AHCI
344ca0b4 322#define CONFIG_LIBATA
0cde4b00 323#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
324#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
325#define CONFIG_SYS_SCSI_MAX_LUN 1
326#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
327#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
0cde4b00
JL
328#endif /* SCSCI */
329
330#endif /* CONFIG_PCI */
331
332
333#if defined(CONFIG_TSEC_ENET)
334
0cde4b00
JL
335#define CONFIG_MII 1 /* MII PHY management */
336#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
255a3577
KP
337#define CONFIG_TSEC1 1
338#define CONFIG_TSEC1_NAME "eTSEC1"
339#define CONFIG_TSEC3 1
340#define CONFIG_TSEC3_NAME "eTSEC3"
837f1ba0 341
bff188ba 342#define CONFIG_PIXIS_SGMII_CMD
652f7c2e
AF
343#define CONFIG_FSL_SGMII_RISER 1
344#define SGMII_RISER_PHY_OFFSET 0x1c
345
0cde4b00
JL
346#define TSEC1_PHY_ADDR 0
347#define TSEC3_PHY_ADDR 1
348
3a79013e
AF
349#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
350#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
351
0cde4b00
JL
352#define TSEC1_PHYIDX 0
353#define TSEC3_PHYIDX 0
354
355#define CONFIG_ETHPRIME "eTSEC1"
356
357#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
0cde4b00
JL
358#endif /* CONFIG_TSEC_ENET */
359
360/*
361 * Environment
362 */
5a1aceb0 363#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 364#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
0e8d1586 365#define CONFIG_ENV_ADDR 0xfff80000
0cde4b00 366#else
6d0f6bcf 367#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000)
0cde4b00 368#endif
0e8d1586
JCPV
369#define CONFIG_ENV_SIZE 0x2000
370#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
0cde4b00
JL
371
372#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 373#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
0cde4b00 374
659e2f67
JL
375/*
376 * BOOTP options
377 */
378#define CONFIG_BOOTP_BOOTFILESIZE
379#define CONFIG_BOOTP_BOOTPATH
380#define CONFIG_BOOTP_GATEWAY
381#define CONFIG_BOOTP_HOSTNAME
382
383
2835e518
JL
384/*
385 * Command line configuration.
386 */
2835e518
JL
387#define CONFIG_CMD_PING
388#define CONFIG_CMD_I2C
389#define CONFIG_CMD_MII
82ac8c97 390#define CONFIG_CMD_ELF
1c9aa76b 391#define CONFIG_CMD_IRQ
199e262e 392#define CONFIG_CMD_REGINFO
2835e518 393
0cde4b00 394#if defined(CONFIG_PCI)
2835e518 395 #define CONFIG_CMD_PCI
837f1ba0
ES
396 #define CONFIG_CMD_SCSI
397 #define CONFIG_CMD_EXT2
0cde4b00 398#endif
2835e518 399
86a194b7
HJ
400/*
401 * USB
402 */
403#define CONFIG_USB_EHCI
404
405#ifdef CONFIG_USB_EHCI
406#define CONFIG_CMD_USB
407#define CONFIG_USB_EHCI_PCI
408#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
409#define CONFIG_USB_STORAGE
410#define CONFIG_PCI_EHCI_DEVICE 0
411#endif
0cde4b00
JL
412
413#undef CONFIG_WATCHDOG /* watchdog disabled */
414
415/*
416 * Miscellaneous configurable options
417 */
6d0f6bcf 418#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
419#define CONFIG_CMDLINE_EDITING /* Command-line editing */
420#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf 421#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
2835e518 422#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 423#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
0cde4b00 424#else
6d0f6bcf 425#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
0cde4b00 426#endif
6d0f6bcf
JCPV
427#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
428#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
429#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
0cde4b00
JL
430
431/*
432 * For booting Linux, the board info and command line data
a832ac41 433 * have to be in the first 64 MB of memory, since this is
0cde4b00
JL
434 * the maximum mapped by the Linux kernel during initialization.
435 */
a832ac41
KG
436#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
437#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
0cde4b00 438
2835e518 439#if defined(CONFIG_CMD_KGDB)
0cde4b00 440#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
0cde4b00
JL
441#endif
442
443/*
444 * Environment Configuration
445 */
446
447/* The mac addresses for all ethernet interface */
448#if defined(CONFIG_TSEC_ENET)
ea5877e3 449#define CONFIG_HAS_ETH0
0cde4b00 450#define CONFIG_HAS_ETH1
0cde4b00
JL
451#endif
452
453#define CONFIG_IPADDR 192.168.1.251
454
455#define CONFIG_HOSTNAME 8544ds_unknown
8b3637c6 456#define CONFIG_ROOTPATH "/nfs/mpc85xx"
b3f44c21 457#define CONFIG_BOOTFILE "8544ds/uImage.uboot"
837f1ba0 458#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
0cde4b00 459
50c03c8c
KG
460#define CONFIG_SERVERIP 192.168.1.1
461#define CONFIG_GATEWAYIP 192.168.1.1
0cde4b00
JL
462#define CONFIG_NETMASK 255.255.0.0
463
464#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
465
466#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
837f1ba0 467#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
0cde4b00
JL
468
469#define CONFIG_BAUDRATE 115200
470
837f1ba0 471#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
472"netdev=eth0\0" \
473"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
474"tftpflash=tftpboot $loadaddr $uboot; " \
475 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
476 " +$filesize; " \
477 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
478 " +$filesize; " \
479 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
480 " $filesize; " \
481 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
482 " +$filesize; " \
483 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
484 " $filesize\0" \
485"consoledev=ttyS0\0" \
486"ramdiskaddr=2000000\0" \
487"ramdiskfile=8544ds/ramdisk.uboot\0" \
488"fdtaddr=c00000\0" \
489"fdtfile=8544ds/mpc8544ds.dtb\0" \
490"bdev=sda3\0"
0cde4b00
JL
491
492#define CONFIG_NFSBOOTCOMMAND \
493 "setenv bootargs root=/dev/nfs rw " \
494 "nfsroot=$serverip:$rootpath " \
495 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
496 "console=$consoledev,$baudrate $othbootargs;" \
497 "tftp $loadaddr $bootfile;" \
50c03c8c
KG
498 "tftp $fdtaddr $fdtfile;" \
499 "bootm $loadaddr - $fdtaddr"
0cde4b00 500
837f1ba0 501#define CONFIG_RAMBOOTCOMMAND \
0cde4b00
JL
502 "setenv bootargs root=/dev/ram rw " \
503 "console=$consoledev,$baudrate $othbootargs;" \
504 "tftp $ramdiskaddr $ramdiskfile;" \
505 "tftp $loadaddr $bootfile;" \
50c03c8c
KG
506 "tftp $fdtaddr $fdtfile;" \
507 "bootm $loadaddr $ramdiskaddr $fdtaddr"
0cde4b00 508
837f1ba0
ES
509#define CONFIG_BOOTCOMMAND \
510 "setenv bootargs root=/dev/$bdev rw " \
0cde4b00
JL
511 "console=$consoledev,$baudrate $othbootargs;" \
512 "tftp $loadaddr $bootfile;" \
50c03c8c
KG
513 "tftp $fdtaddr $fdtfile;" \
514 "bootm $loadaddr - $fdtaddr"
0cde4b00
JL
515
516#endif /* __CONFIG_H */