]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MigoR.h
Merge git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / MigoR.h
CommitLineData
c2042f59 1/*
2 * Configuation settings for the Renesas Solutions Migo-R board
3 *
4 * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
c2042f59 7 */
8
9#ifndef __MIGO_R_H
10#define __MIGO_R_H
11
12#undef DEBUG
c2042f59 13#define CONFIG_CPU_SH7722 1
14#define CONFIG_MIGO_R 1
15
c2042f59 16#define CONFIG_CMD_PING
c2042f59 17#define CONFIG_CMD_SDRAM
c2042f59 18
19#define CONFIG_BAUDRATE 115200
20#define CONFIG_BOOTDELAY 3
21#define CONFIG_BOOTARGS "console=ttySC0,115200 root=1f01"
c2042f59 22
23#define CONFIG_VERSION_VARIABLE
24#undef CONFIG_SHOW_BOOT_PROGRESS
25
26/* SMC9111 */
7194ab80 27#define CONFIG_SMC91111
c2042f59 28#define CONFIG_SMC91111_BASE (0xB0000000)
29
30/* MEMORY */
31#define MIGO_R_SDRAM_BASE (0x8C000000)
32#define MIGO_R_FLASH_BASE_1 (0xA0000000)
33#define MIGO_R_FLASH_BANK_SIZE (64 * 1024 * 1024)
34
8cd7379e 35#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
6d0f6bcf 36#define CONFIG_SYS_LONGHELP /* undef to save memory */
6d0f6bcf
JCPV
37#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
38#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
39#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
40#define CONFIG_SYS_BARGSIZE 512 /* Buffer size for Boot Arguments passed to kernel */
41#define CONFIG_SYS_BAUDRATE_TABLE { 115200 } /* List of legal baudrate settings for this board */
c2042f59 42
43/* SCIF */
6c58a030 44#define CONFIG_SCIF_CONSOLE 1
c2042f59 45#define CONFIG_CONS_SCIF0 1
6d0f6bcf 46#undef CONFIG_SYS_CONSOLE_INFO_QUIET /* Suppress display of console
c2042f59 47 information at boot */
6d0f6bcf
JCPV
48#undef CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
49#undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
c2042f59 50
6d0f6bcf
JCPV
51#define CONFIG_SYS_MEMTEST_START (MIGO_R_SDRAM_BASE)
52#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (60 * 1024 * 1024))
c2042f59 53
54/* Enable alternate, more extensive, memory test */
6d0f6bcf 55#undef CONFIG_SYS_ALT_MEMTEST
c2042f59 56/* Scratch address used by the alternate memory test */
6d0f6bcf 57#undef CONFIG_SYS_MEMTEST_SCRATCH
c2042f59 58
59/* Enable temporary baudrate change while serial download */
6d0f6bcf 60#undef CONFIG_SYS_LOADS_BAUD_CHANGE
c2042f59 61
6d0f6bcf 62#define CONFIG_SYS_SDRAM_BASE (MIGO_R_SDRAM_BASE)
c2042f59 63/* maybe more, but if so u-boot doesn't know about it... */
6d0f6bcf 64#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
c2042f59 65/* default load address for scripts ?!? */
6d0f6bcf 66#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
c2042f59 67
68/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
6d0f6bcf 69#define CONFIG_SYS_MONITOR_BASE (MIGO_R_FLASH_BASE_1)
c2042f59 70/* Monitor size */
6d0f6bcf 71#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
c2042f59 72/* Size of DRAM reserved for malloc() use */
6d0f6bcf 73#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
6d0f6bcf 74#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
c2042f59 75
76/* FLASH */
6d0f6bcf 77#define CONFIG_SYS_FLASH_CFI
00b1883a 78#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf 79#undef CONFIG_SYS_FLASH_QUIET_TEST
c2042f59 80/* print 'E' for empty sector on flinfo */
6d0f6bcf 81#define CONFIG_SYS_FLASH_EMPTY_INFO
c2042f59 82/* Physical start address of Flash memory */
6d0f6bcf 83#define CONFIG_SYS_FLASH_BASE (MIGO_R_FLASH_BASE_1)
c2042f59 84/* Max number of sectors on each Flash chip */
6d0f6bcf 85#define CONFIG_SYS_MAX_FLASH_SECT 512
c2042f59 86
87/* if you use all NOR Flash , you change dip-switch. Please see MIGO_R01 Manual. */
6d0f6bcf
JCPV
88#define CONFIG_SYS_MAX_FLASH_BANKS 1
89#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE + (0 * MIGO_R_FLASH_BANK_SIZE) }
c2042f59 90
91/* Timeout for Flash erase operations (in ms) */
6d0f6bcf 92#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
c2042f59 93/* Timeout for Flash write operations (in ms) */
6d0f6bcf 94#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
c2042f59 95/* Timeout for Flash set sector lock bit operations (in ms) */
6d0f6bcf 96#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
c2042f59 97/* Timeout for Flash clear lock bit operations (in ms) */
6d0f6bcf 98#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
c2042f59 99
100/* Use hardware flash sectors protection instead of U-Boot software protection */
6d0f6bcf
JCPV
101#undef CONFIG_SYS_FLASH_PROTECTION
102#undef CONFIG_SYS_DIRECT_FLASH_TFTP
c2042f59 103
104/* ENV setting */
5a1aceb0 105#define CONFIG_ENV_IS_IN_FLASH
c2042f59 106#define CONFIG_ENV_OVERWRITE 1
0e8d1586
JCPV
107#define CONFIG_ENV_SECT_SIZE (128 * 1024)
108#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf
JCPV
109#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
110/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
111#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
0e8d1586 112#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
c2042f59 113
114/* Board Clock */
115#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
116#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
117#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 118#define CONFIG_SYS_TMU_CLK_DIV (4) /* 4 (default), 16, 64, 256 or 1024 */
c2042f59 119
120#endif /* __MIGO_R_H */