]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PLU405.h
console: Fix pre-console flushing via cfb_console being very slow
[people/ms/u-boot.git] / include / configs / PLU405.h
CommitLineData
13fdf8a6
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
13fdf8a6
SR
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
c837dcb1 21#define CONFIG_PLU405 1 /* ...on a PLU405 board */
13fdf8a6 22
2ae18241 23#define CONFIG_SYS_TEXT_BASE 0xFFF80000
a5ee5c69
MF
24#define CONFIG_SYS_GENERIC_BOARD
25#define CONFIG_DISPLAY_BOARDINFO
2ae18241 26
c837dcb1
WD
27#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
28#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
13fdf8a6 29
a20b27a3 30#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
13fdf8a6
SR
31
32#define CONFIG_BAUDRATE 9600
13fdf8a6
SR
33
34#undef CONFIG_BOOTARGS
a20b27a3
SR
35#undef CONFIG_BOOTCOMMAND
36
37#define CONFIG_PREBOOT /* enable preboot variable */
38
6d0f6bcf 39#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
13fdf8a6 40
f9fc6a58 41#undef CONFIG_HAS_ETH1
a20b27a3 42
96e21f86 43#define CONFIG_PPC4xx_EMAC
13fdf8a6 44#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 45#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 46#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
9ec367aa 47#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
a20b27a3
SR
48
49#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
13fdf8a6 50
acf02697 51
a1aa0bb5
JL
52/*
53 * BOOTP options
54 */
55#define CONFIG_BOOTP_BOOTFILESIZE
56#define CONFIG_BOOTP_BOOTPATH
57#define CONFIG_BOOTP_GATEWAY
58#define CONFIG_BOOTP_HOSTNAME
59
60
acf02697
JL
61/*
62 * Command line configuration.
63 */
64#include <config_cmd_default.h>
65
66#define CONFIG_CMD_DHCP
67#define CONFIG_CMD_PCI
68#define CONFIG_CMD_IRQ
69#define CONFIG_CMD_IDE
70#define CONFIG_CMD_FAT
71#define CONFIG_CMD_ELF
72#define CONFIG_CMD_NAND
73#define CONFIG_CMD_DATE
74#define CONFIG_CMD_I2C
75#define CONFIG_CMD_MII
76#define CONFIG_CMD_PING
77#define CONFIG_CMD_EEPROM
17e65c21 78#define CONFIG_CMD_USB
acf02697 79
3bc1054c
MF
80#define CONFIG_OF_LIBFDT
81#define CONFIG_OF_BOARD_SETUP
13fdf8a6
SR
82
83#define CONFIG_MAC_PARTITION
84#define CONFIG_DOS_PARTITION
85
a20b27a3
SR
86#define CONFIG_SUPPORT_VFAT
87
c837dcb1 88#undef CONFIG_WATCHDOG /* watchdog disabled */
13fdf8a6 89
c837dcb1 90#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 91#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
13fdf8a6 92
c837dcb1 93#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
13fdf8a6
SR
94
95/*
96 * Miscellaneous configurable options
97 */
6d0f6bcf 98#define CONFIG_SYS_LONGHELP /* undef to save memory */
13fdf8a6 99
6d0f6bcf 100#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
13fdf8a6 101
acf02697 102#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 103#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
13fdf8a6 104#else
6d0f6bcf 105#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
13fdf8a6 106#endif
6d0f6bcf
JCPV
107#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
108#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
109#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
13fdf8a6 110
6d0f6bcf 111#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
13fdf8a6 112
6d0f6bcf 113#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
13fdf8a6 114
a20b27a3
SR
115#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
116
6d0f6bcf
JCPV
117#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
118#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
13fdf8a6 119
550650dd
SR
120#define CONFIG_CONS_INDEX 1 /* Use UART0 */
121#define CONFIG_SYS_NS16550
122#define CONFIG_SYS_NS16550_SERIAL
123#define CONFIG_SYS_NS16550_REG_SIZE 1
124#define CONFIG_SYS_NS16550_CLK get_serial_clock()
125
6d0f6bcf 126#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 127#define CONFIG_SYS_BASE_BAUD 691200
13fdf8a6
SR
128
129/* The following table includes the supported baudrates */
6d0f6bcf 130#define CONFIG_SYS_BAUDRATE_TABLE \
13fdf8a6
SR
131 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
132 57600, 115200, 230400, 460800, 921600 }
133
6d0f6bcf
JCPV
134#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
135#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
13fdf8a6 136
17e65c21 137#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
13fdf8a6 138#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
a20b27a3
SR
139#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
140
141/* Only interrupt boot if space is pressed */
142/* If a long serial cable is connected but */
143/* other end is dead, garbage will be read */
f2302d44
SR
144#define CONFIG_AUTOBOOT_KEYED 1
145#define CONFIG_AUTOBOOT_PROMPT \
146 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
a20b27a3
SR
147#undef CONFIG_AUTOBOOT_DELAY_STR
148#define CONFIG_AUTOBOOT_STOP_STR " "
13fdf8a6 149
c837dcb1 150#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
13fdf8a6 151
6d0f6bcf 152#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
13fdf8a6 153
9ec367aa 154/*
13fdf8a6 155 * NAND-FLASH stuff
13fdf8a6 156 */
6d0f6bcf 157#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
6d0f6bcf 158#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c 159#define NAND_BIG_DELAY_US 25
addb2e16 160
6d0f6bcf
JCPV
161#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
162#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
163#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
164#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
13fdf8a6 165
6d0f6bcf
JCPV
166#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
167#define CONFIG_SYS_NAND_QUIET 1
a20b27a3 168
9ec367aa 169/*
13fdf8a6 170 * PCI stuff
13fdf8a6 171 */
a20b27a3
SR
172#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
173#define PCI_HOST_FORCE 1 /* configure as pci host */
174#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
175
176#define CONFIG_PCI /* include pci support */
842033e6 177#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
17e65c21 178#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
a20b27a3
SR
179#define CONFIG_PCI_PNP /* do pci plug-and-play */
180 /* resource configuration */
181
182#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
183
184#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
185
6d0f6bcf
JCPV
186#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
187#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
188#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
189#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
190#define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
191#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
192#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
193#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
194#define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
13fdf8a6 195
9ec367aa 196/*
13fdf8a6 197 * IDE/ATA stuff
13fdf8a6 198 */
c837dcb1
WD
199#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
200#undef CONFIG_IDE_LED /* no led for ide supported */
13fdf8a6
SR
201#define CONFIG_IDE_RESET 1 /* reset for ide supported */
202
6d0f6bcf 203#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
9ec367aa 204/* max. 1 drives per IDE bus */
6d0f6bcf 205#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
13fdf8a6 206
6d0f6bcf
JCPV
207#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
208#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
13fdf8a6 209
6d0f6bcf
JCPV
210#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
211#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
212#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
13fdf8a6
SR
213
214/*
215 * For booting Linux, the board info and command line data
216 * have to be in the first 8 MB of memory, since this is
217 * the maximum mapped by the Linux kernel during initialization.
218 */
6d0f6bcf 219#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
9ec367aa
MF
220
221/*
13fdf8a6
SR
222 * FLASH organization
223 */
9ec367aa 224#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
13fdf8a6 225
6d0f6bcf
JCPV
226#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
227#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
13fdf8a6 228
6d0f6bcf
JCPV
229#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
230#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
13fdf8a6 231
6d0f6bcf
JCPV
232#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
233#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
234#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
13fdf8a6
SR
235/*
236 * The following defines are added for buggy IOP480 byte interface.
237 * All other boards should use the standard values (CPCI405 etc.)
238 */
6d0f6bcf
JCPV
239#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
240#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
241#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
13fdf8a6 242
6d0f6bcf 243#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
13fdf8a6 244
9ec367aa 245/*
13fdf8a6
SR
246 * Start addresses for the final memory configuration
247 * (Set up by the startup code)
6d0f6bcf 248 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
13fdf8a6 249 */
6d0f6bcf 250#define CONFIG_SYS_SDRAM_BASE 0x00000000
985edacc 251#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
14d0a02a
WD
252#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
253#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
985edacc 254#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
13fdf8a6 255
9ec367aa 256/*
13fdf8a6
SR
257 * Environment Variable setup
258 */
bb1f8b4f 259#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
260#define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
261#define CONFIG_ENV_SIZE 0x700
13fdf8a6 262
9ec367aa
MF
263/*
264 * I2C EEPROM (24WC16) for environment
13fdf8a6 265 */
880540de
DE
266#define CONFIG_SYS_I2C
267#define CONFIG_SYS_I2C_PPC4XX
268#define CONFIG_SYS_I2C_PPC4XX_CH0
269#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
270#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
13fdf8a6 271
6d0f6bcf
JCPV
272#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
273#define CONFIG_SYS_EEPROM_WREN 1
bd84ee4c 274
9ec367aa 275/* 24WC16 */
6d0f6bcf 276#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
9ec367aa 277/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
278#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
279#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
9ec367aa
MF
280 /* 16 byte page write mode using */
281 /* last 4 bits of the address */
6d0f6bcf 282#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
13fdf8a6 283
9ec367aa 284/*
13fdf8a6
SR
285 * External Bus Controller (EBC) Setup
286 */
be0db3e3
MF
287#define CAN0_BA 0xF0000000 /* CAN0 Base Address */
288#define CAN1_BA 0xF0000100 /* CAN1 Base Address */
9ec367aa
MF
289#define DUART0_BA 0xF0000400 /* DUART Base Address */
290#define DUART1_BA 0xF0000408 /* DUART Base Address */
291#define RTC_BA 0xF0000500 /* RTC Base Address */
292#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
6d0f6bcf 293#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
9ec367aa
MF
294
295/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
296/* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
6d0f6bcf 297#define CONFIG_SYS_EBC_PB0AP 0x92015480
9ec367aa 298/* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
6d0f6bcf 299#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
13fdf8a6 300
9ec367aa 301/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf 302#define CONFIG_SYS_EBC_PB1AP 0x92015480
9ec367aa 303/* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 304#define CONFIG_SYS_EBC_PB1CR 0xF4018000
13fdf8a6 305
9ec367aa
MF
306/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
307/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 308#define CONFIG_SYS_EBC_PB2AP 0x010053C0
9ec367aa 309/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 310#define CONFIG_SYS_EBC_PB2CR 0xF0018000
13fdf8a6 311
9ec367aa
MF
312/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
313/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 314#define CONFIG_SYS_EBC_PB3AP 0x010053C0
9ec367aa 315/* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
6d0f6bcf 316#define CONFIG_SYS_EBC_PB3CR 0xF011A000
13fdf8a6 317
9ec367aa 318/*
13fdf8a6
SR
319 * FPGA stuff
320 */
6d0f6bcf 321#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
13fdf8a6
SR
322
323/* FPGA internal regs */
6d0f6bcf 324#define CONFIG_SYS_FPGA_CTRL 0x000
13fdf8a6
SR
325
326/* FPGA Control Reg */
6d0f6bcf
JCPV
327#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
328#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
329#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
13fdf8a6 330
6d0f6bcf
JCPV
331#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
332#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
13fdf8a6
SR
333
334/* FPGA program pin configuration */
6d0f6bcf
JCPV
335#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
336#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
337#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
338#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
339#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
13fdf8a6 340
9ec367aa 341/*
13fdf8a6
SR
342 * Definitions for initial stack pointer and data area (in data cache)
343 */
344/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 345#define CONFIG_SYS_TEMP_STACK_OCM 1
13fdf8a6
SR
346
347/* On Chip Memory location */
6d0f6bcf
JCPV
348#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
349#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
350#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 351#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
13fdf8a6 352
25ddd1fb 353#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 354#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
13fdf8a6 355
9ec367aa 356/*
13fdf8a6
SR
357 * Definitions for GPIO setup (PPC405EP specific)
358 *
c837dcb1
WD
359 * GPIO0[0] - External Bus Controller BLAST output
360 * GPIO0[1-9] - Instruction trace outputs -> GPIO
13fdf8a6
SR
361 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
362 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
363 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
364 * GPIO0[24-27] - UART0 control signal inputs/outputs
365 * GPIO0[28-29] - UART1 data signal input/output
366 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
367 */
afabb498
SR
368#define CONFIG_SYS_GPIO0_OSRL 0x00000550
369#define CONFIG_SYS_GPIO0_OSRH 0x00000110
370#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
371#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
6d0f6bcf 372#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 373#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf 374#define CONFIG_SYS_GPIO0_TCR 0x77FE0014
13fdf8a6 375
6d0f6bcf
JCPV
376#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
377#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
13fdf8a6 378
13fdf8a6 379/*
9ec367aa 380 * Default speed selection (cpu_plb_opb_ebc) in MHz.
13fdf8a6
SR
381 * This value will be set if iic boot eprom is disabled.
382 */
17e65c21 383#if 1
c837dcb1
WD
384#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
385#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
13fdf8a6
SR
386#endif
387#if 0
c837dcb1
WD
388#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
389#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
13fdf8a6 390#endif
17e65c21 391#if 0
c837dcb1
WD
392#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
393#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
13fdf8a6
SR
394#endif
395
17e65c21
MF
396/*
397 * PCI OHCI controller
398 */
399#define CONFIG_USB_OHCI_NEW 1
400#define CONFIG_PCI_OHCI 1
6d0f6bcf
JCPV
401#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
402#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
403#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
17e65c21
MF
404#define CONFIG_USB_STORAGE 1
405
985edacc
MF
406/*
407 * UBI
408 */
409#define CONFIG_CMD_UBI
410#define CONFIG_RBTREE
411#define CONFIG_MTD_DEVICE
412#define CONFIG_MTD_PARTITIONS
413#define CONFIG_CMD_MTDPARTS
414#define CONFIG_LZO
415
13fdf8a6 416#endif /* __CONFIG_H */