]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/a4m072.h
rockchip: add usb mass storage feature support for rk3036
[people/ms/u-boot.git] / include / configs / a4m072.h
CommitLineData
9531a238
SP
1/*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2010
6 * Sergei Poselenov, Emcraft Systems, sposelenov@emcraft.com.
7 *
3765b3e7 8 * SPDX-License-Identifier: GPL-2.0+
9531a238
SP
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
b2a6dfe4 19#define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
9531a238
SP
20#define CONFIG_A4M072 1 /* ... on A4M072 board */
21#define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
746a36a1 22#define CONFIG_DISPLAY_BOARDINFO
9531a238 23
c8d76eaf
WD
24#define CONFIG_SYS_TEXT_BASE 0xFE000000
25
9531a238
SP
26#define CONFIG_MISC_INIT_R
27
28#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
29
9531a238
SP
30#define CONFIG_HIGH_BATS 1 /* High BATs supported */
31
32/*
33 * Serial console configuration
34 */
35#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
36#define CONFIG_BAUDRATE 9600 /* ... at 9600 bps */
37#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
38/* define to enable silent console */
39#define CONFIG_SILENT_CONSOLE
40#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
41
42/*
43 * PCI Mapping:
44 * 0x40000000 - 0x4fffffff - PCI Memory
45 * 0x50000000 - 0x50ffffff - PCI IO Space
46 */
47#define CONFIG_PCI
48
49#if defined(CONFIG_PCI)
50#define CONFIG_PCI_PNP 1
51#define CONFIG_PCI_SCAN_SHOW 1
52#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
53
54#define CONFIG_PCI_MEM_BUS 0x40000000
55#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
56#define CONFIG_PCI_MEM_SIZE 0x10000000
57
58#define CONFIG_PCI_IO_BUS 0x50000000
59#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
60#define CONFIG_PCI_IO_SIZE 0x01000000
61#endif
62
63#define CONFIG_SYS_XLB_PIPELINING 1
64
071bc923 65#undef CONFIG_EEPRO100
9531a238
SP
66
67/* Partitions */
68#define CONFIG_MAC_PARTITION
69#define CONFIG_DOS_PARTITION
70
71/* USB */
72#define CONFIG_USB_OHCI_NEW
9531a238
SP
73#define CONFIG_SYS_OHCI_BE_CONTROLLER
74#undef CONFIG_SYS_USB_OHCI_BOARD_INIT
75#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
76#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
77#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
78#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
79
80#define CONFIG_TIMESTAMP /* Print image info with timestamp */
81
82/*
83 * BOOTP options
84 */
85#define CONFIG_BOOTP_BOOTFILESIZE
86#define CONFIG_BOOTP_BOOTPATH
87#define CONFIG_BOOTP_GATEWAY
88#define CONFIG_BOOTP_HOSTNAME
89
9531a238
SP
90/*
91 * Command line configuration.
92 */
9531a238 93#define CONFIG_CMD_EEPROM
9531a238 94#define CONFIG_CMD_IDE
cb5639cb 95#define CONFIG_CMD_DISPLAY
9531a238
SP
96
97#if defined(CONFIG_PCI)
98#define CONFIG_CMD_PCI
99#endif
100
c8d76eaf 101#if (CONFIG_SYS_TEXT_BASE == 0xFE000000) /* Boot low with 32 MB Flash */
9531a238
SP
102#define CONFIG_SYS_LOWBOOT 1
103#define CONFIG_SYS_LOWBOOT32 1
104#endif
105
106/*
107 * Autobooting
108 */
9531a238
SP
109
110#define CONFIG_SYS_AUTOLOAD "n"
111
9531a238
SP
112#undef CONFIG_BOOTARGS
113#define CONFIG_PREBOOT "run try_update"
114
115#define CONFIG_EXTRA_ENV_SETTINGS \
7ae54992
IY
116 "bk=run add_mtd ; run add_consolespec ; bootm 200000\0" \
117 "cf1=diskboot 200000 0:1\0" \
118 "bootcmd_cf1=run bcf1\0" \
119 "bcf=setenv bootargs root=/dev/hda3\0" \
120 "bootcmd_nfs=run bnfs\0" \
121 "norargs=setenv bootargs root=/dev/mtdblock3 rootfstype=cramfs "\
122 "panic=1\0" \
123 "bootcmd_nor=cp.b ${kernel_addr} 200000 100000;" \
124 "run norargs addip; run bk\0" \
125 "bnfs=nfs 200000 ${rootpath}/boot/uImage;" \
126 "run nfsargs addip ; run bk\0" \
127 "nfsargs=setenv bootargs root=/dev/nfs rw " \
128 "nfsroot=${serverip}:${rootpath}\0" \
129 "try_update=usb start;sleep 2;usb start;sleep 1;" \
130 "fatload usb 0 2F0000 PCPUUPDT 2FF;usb stop;" \
131 "source 2F0000\0" \
132 "env_addr=FE060000\0" \
133 "kernel_addr=FE100000\0" \
134 "rootfs_addr=FE200000\0" \
135 "add_mtd=setenv bootargs ${bootargs} mtdparts=" \
136 "phys_mapped_flash:384k(u),640k(e),1m(k),30m(r)\0" \
137 "bcf1=run cf1; run bcf; run addip; run bk\0" \
138 "add_consolespec=setenv bootargs ${bootargs} " \
139 "console=/dev/null quiet\0" \
140 "addip=if test -n ${ethaddr};" \
141 "then if test -n ${ipaddr};" \
142 "then setenv bootargs ${bootargs} " \
143 "ip=${ipaddr}:${serverip}:${gatewayip}:"\
144 "${netmask}:${hostname}:${netdev}:off;" \
145 "fi;" \
146 "else;" \
147 "setenv bootargs ${bootargs} no_ethaddr;" \
148 "fi\0" \
149 "hostname=CPUP0\0" \
7ae54992
IY
150 "netdev=eth0\0" \
151 "bootcmd=run bootcmd_nor\0" \
9531a238
SP
152 ""
153/*
154 * IPB Bus clocking configuration.
155 */
156#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
157
158/*
159 * I2C configuration
160 */
161#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
162#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
163
164#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
165#define CONFIG_SYS_I2C_SLAVE 0x7F
166
167/*
168 * EEPROM configuration
169 */
170#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* 1010010x */
171#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
172#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
173#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
174#define CONFIG_SYS_EEPROM_WREN 1
175#define CONFIG_SYS_EEPROM_WP GPIO_PSC2_4
176
177/*
178 * Flash configuration
179 */
180#define CONFIG_SYS_FLASH_BASE 0xFE000000
181#define CONFIG_SYS_FLASH_SIZE 0x02000000
182#if !defined(CONFIG_SYS_LOWBOOT)
183#error "CONFIG_SYS_LOWBOOT not defined?"
184#else /* CONFIG_SYS_LOWBOOT */
185#if defined(CONFIG_SYS_LOWBOOT32)
186#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
187#endif
188#endif /* CONFIG_SYS_LOWBOOT */
189
190#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
191#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
192#define CONFIG_FLASH_CFI_DRIVER
193#define CONFIG_SYS_FLASH_CFI
194#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
195#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_CS0_START}
e36aff68 196#define CONFIG_SYS_FLASH_BANKS_SIZES {CONFIG_SYS_CS0_SIZE}
9531a238
SP
197
198/*
199 * Environment settings
200 */
201#define CONFIG_ENV_IS_IN_FLASH 1
202#define CONFIG_ENV_SIZE 0x10000
203#define CONFIG_ENV_SECT_SIZE 0x20000
204#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
205#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
206
207#define CONFIG_ENV_OVERWRITE 1
208
209/*
210 * Memory map
211 */
212#define CONFIG_SYS_MBAR 0xF0000000
213#define CONFIG_SYS_SDRAM_BASE 0x00000000
214#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
215
216/* Use SRAM until RAM will be available */
217#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 218#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
9531a238 219
25ddd1fb 220#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
9531a238
SP
221#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
222
c8d76eaf 223#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
9531a238
SP
224#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
225# define CONFIG_SYS_RAMBOOT 1
226#endif
227
228#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
229#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
230#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
231
232/*
233 * Ethernet configuration
234 */
235#define CONFIG_MPC5xxx_FEC 1
236#define CONFIG_MPC5xxx_FEC_MII100
237/*
238 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
239 */
240/* #define CONFIG_MPC5xxx_FEC_MII10 */
241#define CONFIG_PHY_ADDR 0x1f
242#define CONFIG_PHY_TYPE 0x79c874 /* AMD Phy Controller */
243
244/*
245 * GPIO configuration
246 */
cb5639cb 247#define CONFIG_SYS_GPS_PORT_CONFIG 0x18000004
9531a238
SP
248
249/*
250 * Miscellaneous configurable options
251 */
9531a238 252#define CONFIG_CMDLINE_EDITING 1
9531a238 253#define CONFIG_SYS_LONGHELP /* undef to save memory */
9531a238
SP
254#if defined(CONFIG_CMD_KGDB)
255#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
256#else
257#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
258#endif
259#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
260#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
261#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
262
263#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
264#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
265
266#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
267
9531a238
SP
268#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
269#if defined(CONFIG_CMD_KGDB)
270# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
271#endif
272
9531a238
SP
273/*
274 * Various low-level settings
275 */
276#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
277#define CONFIG_SYS_HID0_FINAL HID0_ICE
278/* Flash at CSBoot, CS0 */
279#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
280#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
281#define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
282#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
283#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
284/* External SRAM at CS1 */
285#define CONFIG_SYS_CS1_START 0x62000000
286#define CONFIG_SYS_CS1_SIZE 0x00400000
287#define CONFIG_SYS_CS1_CFG 0x00009930
288#define CONFIG_SYS_SRAM_BASE CONFIG_SYS_CS1_START
289#define CONFIG_SYS_SRAM_SIZE CONFIG_SYS_CS1_SIZE
cb5639cb
IY
290/* LED display at CS7 */
291#define CONFIG_SYS_CS7_START 0x6a000000
292#define CONFIG_SYS_CS7_SIZE (64*1024)
293#define CONFIG_SYS_CS7_CFG 0x0000bf30
9531a238
SP
294
295#define CONFIG_SYS_CS_BURST 0x00000000
296#define CONFIG_SYS_CS_DEADCYCLE 0x33333003
297
298#define CONFIG_SYS_RESET_ADDRESS 0xff000000
299
300/*-----------------------------------------------------------------------
301 * USB stuff
302 *-----------------------------------------------------------------------
303 */
304#define CONFIG_USB_CLOCK 0x0001BBBB
305#define CONFIG_USB_CONFIG 0x00001000 /* 0x4000 for SE mode */
306
307/*-----------------------------------------------------------------------
308 * IDE/ATA stuff Supports IDE harddisk
309 *-----------------------------------------------------------------------
310 */
311
312#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
313
314#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
315#undef CONFIG_IDE_LED /* LED for ide not supported */
316
317#define CONFIG_IDE_PREINIT
318
319#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
320#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 2 drives per IDE bus */
321
322#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
323
324#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
325
326/* Offset for data I/O */
327#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
328
329/* Offset for normal register accesses */
330#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
331
332/* Offset for alternate registers */
333#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
334
335/* Interval between registers */
336#define CONFIG_SYS_ATA_STRIDE 4
337
338#define CONFIG_ATAPI 1
339
340/*-----------------------------------------------------------------------
341 * Open firmware flat tree support
342 *-----------------------------------------------------------------------
343 */
9531a238
SP
344#define OF_CPU "PowerPC,5200@0"
345#define OF_SOC "soc5200@f0000000"
346#define OF_TBCLK (bd->bi_busfreq / 4)
347#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
348
cb5639cb
IY
349/* Support for the 7-segment display */
350#define CONFIG_SYS_DISP_CHR_RAM CONFIG_SYS_CS7_START
351#define CONFIG_SHOW_ACTIVITY /* used for display realization */
352
92d1a400
IY
353#define CONFIG_SHOW_BOOT_PROGRESS
354
9531a238 355#endif /* __CONFIG_H */