]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/am3517_evm.h
Merge git://git.denx.de/u-boot-fdt
[people/ms/u-boot.git] / include / configs / am3517_evm.h
CommitLineData
ed01e45c
VH
1/*
2 * am3517_evm.h - Default configuration for AM3517 EVM board.
3 *
4 * Author: Vaibhav Hiremath <hvaibhav@ti.com>
5 *
6 * Based on omap3_evm_config.h
7 *
8 * Copyright (C) 2010 Texas Instruments Incorporated
9 *
1a459660 10 * SPDX-License-Identifier: GPL-2.0+
ed01e45c
VH
11 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
3f53e619 16/* High Level Configuration Options */
3709844f 17
3f53e619 18#define CONFIG_OMAP
3f53e619 19
3f53e619
DW
20#define CONFIG_SYS_NO_FLASH
21
22#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
23
c6f90e14
NM
24/* Common ARM Erratas */
25#define CONFIG_ARM_ERRATA_454179
26#define CONFIG_ARM_ERRATA_430973
27#define CONFIG_ARM_ERRATA_621766
ed01e45c 28
1a5038ca 29#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
ed01e45c 30
3f53e619
DW
31/*
32 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
33 * 64 bytes before this address should be set aside for u-boot.img's
34 * header. That is 0x800FFFC0--0x80100000 should not be used for any
35 * other needs.
36 */
37#define CONFIG_SYS_TEXT_BASE 0x80100000
38#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
39#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
40
ed01e45c 41#include <asm/arch/cpu.h> /* get chip and board defs */
987ec585 42#include <asm/arch/omap.h>
ed01e45c 43
3f53e619
DW
44#define CONFIG_MISC_INIT_R
45#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
46#define CONFIG_SETUP_MEMORY_TAGS
47#define CONFIG_INITRD_TAG
48#define CONFIG_REVISION_TAG
ed01e45c
VH
49
50/* Clock Defines */
51#define V_OSCK 26000000 /* Clock output from T2 */
52#define V_SCLK (V_OSCK >> 1)
53
3f53e619
DW
54/* Size of malloc() pool */
55#define CONFIG_SYS_MALLOC_LEN (16 << 20)
ed01e45c 56
3f53e619 57/* Hardware drivers */
ed01e45c 58
3f53e619 59/* OMAP GPIO configuration */
6a1df373
YY
60#define CONFIG_OMAP_GPIO
61
3f53e619 62/* NS16550 Configuration */
ed01e45c 63#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
ed01e45c
VH
64#define CONFIG_SYS_NS16550_SERIAL
65#define CONFIG_SYS_NS16550_REG_SIZE (-4)
66#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
67
3f53e619 68/* select serial console configuration */
ed01e45c
VH
69#define CONFIG_CONS_INDEX 3
70#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
71#define CONFIG_SERIAL3 3 /* UART3 on AM3517 EVM */
72
73/* allow to overwrite serial and ethaddr */
74#define CONFIG_ENV_OVERWRITE
75#define CONFIG_BAUDRATE 115200
76#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
77 115200}
3f53e619
DW
78
79/* SD/MMC */
80#define CONFIG_MMC
81#define CONFIG_GENERIC_MMC
82#define CONFIG_OMAP_HSMMC
83#define CONFIG_DOS_PARTITION
ed01e45c 84
7dc27b05
AKG
85/*
86 * USB configuration
95de1e2f
PK
87 * Enable CONFIG_USB_MUSB_HOST for Host functionalities MSC, keyboard
88 * Enable CONFIG_USB_MUSB_GADGET for Device functionalities.
7dc27b05 89 */
88919ff7 90#define CONFIG_USB_MUSB_AM35X
95de1e2f 91#define CONFIG_USB_MUSB_PIO_ONLY
7dc27b05 92
88919ff7 93#ifdef CONFIG_USB_MUSB_AM35X
7dc27b05 94
95de1e2f 95#ifdef CONFIG_USB_MUSB_HOST
7dc27b05 96
7dc27b05 97#define CONGIG_CMD_STORAGE
7dc27b05
AKG
98
99#ifdef CONFIG_USB_KEYBOARD
100#define CONFIG_SYS_USB_EVENT_POLL
101#define CONFIG_PREBOOT "usb start"
102#endif /* CONFIG_USB_KEYBOARD */
103
95de1e2f 104#endif /* CONFIG_USB_MUSB_HOST */
88919ff7 105
95de1e2f 106#ifdef CONFIG_USB_MUSB_GADGET
88919ff7
IY
107#define CONFIG_USB_ETHER
108#define CONFIG_USB_ETH_RNDIS
95de1e2f 109#endif /* CONFIG_USB_MUSB_GADGET */
88919ff7
IY
110
111#endif /* CONFIG_USB_MUSB_AM35X */
7dc27b05 112
ed01e45c 113/* commands to include */
3f53e619 114#define CONFIG_CMD_NAND
3f53e619 115#define CONFIG_CMD_PART
3f53e619 116#define CONFIG_CMD_MTDPARTS
ed01e45c 117
3f53e619 118/* I2C */
6789e84e
HS
119#define CONFIG_SYS_I2C
120#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
121#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
122#define CONFIG_SYS_I2C_OMAP34XX
ed01e45c 123
3f53e619 124/* Ethernet */
18a02e80
TR
125#define CONFIG_DRIVER_TI_EMAC
126#define CONFIG_DRIVER_TI_EMAC_USE_RMII
127#define CONFIG_MII
128#define CONFIG_BOOTP_DEFAULT
129#define CONFIG_BOOTP_DNS
130#define CONFIG_BOOTP_DNS2
131#define CONFIG_BOOTP_SEND_HOSTNAME
132#define CONFIG_NET_RETRY_COUNT 10
133
3f53e619
DW
134/* Board NAND Info. */
135#ifdef CONFIG_NAND
136#define CONFIG_NAND_OMAP_GPMC
137#define CONFIG_NAND_OMAP_GPMC_PREFETCH
138#define CONFIG_BCH
3f53e619
DW
139#define CONFIG_CMD_UBIFS /* Read-only UBI volume operations */
140#define CONFIG_RBTREE /* required by CONFIG_CMD_UBI */
141#define CONFIG_LZO /* required by CONFIG_CMD_UBIFS */
ed01e45c
VH
142#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
143 /* to access nand */
144#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
145 /* to access */
146 /* nand at CS0 */
ed01e45c
VH
147#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
148 /* NAND devices */
3f53e619
DW
149#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
150#define CONFIG_SYS_NAND_5_ADDR_CYCLE
151#define CONFIG_SYS_NAND_PAGE_COUNT 64
152#define CONFIG_SYS_NAND_PAGE_SIZE 2048
153#define CONFIG_SYS_NAND_OOBSIZE 64
154#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
155#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
156#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, 10, \
157 11, 12, 13, 14, 16, 17, 18, 19, 20, \
158 21, 22, 23, 24, 25, 26, 27, 28, 30, \
159 31, 32, 33, 34, 35, 36, 37, 38, 39, \
160 40, 41, 42, 44, 45, 46, 47, 48, 49, \
161 50, 51, 52, 53, 54, 55, 56 }
162
163#define CONFIG_SYS_NAND_ECCSIZE 512
164#define CONFIG_SYS_NAND_ECCBYTES 13
165#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
166#define CONFIG_SYS_NAND_MAX_OOBFREE 2
167#define CONFIG_SYS_NAND_MAX_ECCPOS 56
168#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
169#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
170#define CONFIG_MTD_PARTITIONS /* required for UBI partition support */
171#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
172/* NAND block size is 128 KiB. Synchronize these values with
173 * corresponding Device Tree entries in Linux:
174 * MLO(SPL) 4 * NAND_BLOCK_SIZE = 512 KiB @ 0x000000
175 * U-Boot 15 * NAND_BLOCK_SIZE = 1920 KiB @ 0x080000
176 * U-Boot environment 2 * NAND_BLOCK_SIZE = 256 KiB @ 0x260000
177 * Kernel 64 * NAND_BLOCK_SIZE = 8 MiB @ 0x2A0000
178 * DTB 4 * NAND_BLOCK_SIZE = 512 KiB @ 0xAA0000
179 * RootFS Remaining Flash Space @ 0xB20000
180 */
181#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
182#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
183 "512k(MLO)," \
184 "1920k(u-boot)," \
185 "256k(u-boot-env)," \
186 "8m(kernel)," \
187 "512k(dtb)," \
188 "-(rootfs)"
189#else
190#define MTDIDS_DEFAULT
191#define MTDPARTS_DEFAULT
192#endif /* CONFIG_NAND */
ed01e45c
VH
193
194/* Environment information */
ed01e45c 195
b3f44c21 196#define CONFIG_BOOTFILE "uImage"
ed01e45c
VH
197
198#define CONFIG_EXTRA_ENV_SETTINGS \
199 "loadaddr=0x82000000\0" \
49473ada 200 "console=ttyO2,115200n8\0" \
45776e36
DW
201 "fdtfile=am3517-evm.dtb\0" \
202 "fdtaddr=0x82C00000\0" \
203 "vram=16M\0" \
204 "bootenv=uEnv.txt\0" \
205 "cmdline=\0" \
206 "optargs=\0" \
3f53e619
DW
207 "mtdids=" MTDIDS_DEFAULT "\0" \
208 "mtdparts=" MTDPARTS_DEFAULT "\0" \
122e6e0a 209 "mmcdev=0\0" \
45776e36
DW
210 "mmcpart=1\0" \
211 "mmcroot=/dev/mmcblk0p2 rw\0" \
212 "mmcrootfstype=ext4 rootwait fixrtc\0" \
ed01e45c 213 "mmcargs=setenv bootargs console=${console} " \
3f53e619 214 "${mtdparts} " \
45776e36
DW
215 "${optargs} " \
216 "root=${mmcroot} " \
217 "rootfstype=${mmcrootfstype} " \
218 "${cmdline}\0" \
ed01e45c 219 "nandargs=setenv bootargs console=${console} " \
3f53e619
DW
220 "${mtdparts} " \
221 "${optargs} " \
222 "root=ubi0:rootfs rw ubi.mtd=rootfs " \
223 "rootfstype=ubifs rootwait " \
224 "${cmdline}\0" \
45776e36
DW
225 "loadbootenv=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootenv}\0"\
226 "importbootenv=echo Importing environment from mmc ...; " \
227 "env import -t ${loadaddr} ${filesize}\0" \
ed01e45c
VH
228 "bootscript=echo Running bootscript from mmc ...; " \
229 "source ${loadaddr}\0" \
45776e36
DW
230 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${bootfile}\0" \
231 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdtaddr} ${fdtfile}\0" \
ed01e45c
VH
232 "mmcboot=echo Booting from mmc ...; " \
233 "run mmcargs; " \
45776e36 234 "bootz ${loadaddr} - ${fdtaddr}\0" \
ed01e45c
VH
235 "nandboot=echo Booting from nand ...; " \
236 "run nandargs; " \
3f53e619
DW
237 "nand read ${loadaddr} 2a0000 800000; " \
238 "nand read ${fdtaddr} aa0000 80000; " \
239 "bootm ${loadaddr} - ${fdtaddr}\0" \
ed01e45c
VH
240
241#define CONFIG_BOOTCOMMAND \
66968110 242 "mmc dev ${mmcdev}; if mmc rescan; then " \
45776e36
DW
243 "echo SD/MMC found on device $mmcdev; " \
244 "if run loadbootenv; then " \
245 "run importbootenv; " \
246 "fi; " \
247 "echo Checking if uenvcmd is set ...; " \
248 "if test -n $uenvcmd; then " \
249 "echo Running uenvcmd ...; " \
250 "run uenvcmd; " \
251 "fi; " \
252 "echo Running default loadimage ...; " \
253 "setenv bootfile zImage; " \
254 "if run loadimage; then " \
255 "run loadfdt; " \
256 "run mmcboot; " \
ed01e45c
VH
257 "fi; " \
258 "else run nandboot; fi"
259
3f53e619
DW
260/* Miscellaneous configurable options */
261#define CONFIG_AUTO_COMPLETE
262#define CONFIG_CMDLINE_EDITING
3f53e619 263#define CONFIG_SYS_LONGHELP
3f53e619
DW
264#define CONFIG_PARTITION_UUIDS
265
266/* We set the max number of command args high to avoid HUSH bugs. */
267#define CONFIG_SYS_MAXARGS 64
268
269/* Console I/O Buffer Size */
270#define CONFIG_SYS_CBSIZE 512
ed01e45c 271/* Print Buffer Size */
3f53e619
DW
272#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
273 + sizeof(CONFIG_SYS_PROMPT) + 16)
ed01e45c 274/* Boot Argument Buffer Size */
3f53e619
DW
275#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
276
ed01e45c
VH
277/* memtest works on */
278#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
279#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
280 0x01F00000) /* 31MB */
281
282#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
283 /* address */
284
285/*
286 * AM3517 has 12 GP timers, they can be driven by the system clock
287 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
288 * This rate is divided by a local divisor.
289 */
290#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
291#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
ed01e45c 292
3f53e619
DW
293/* Physical Memory Map */
294#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
295#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
296#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
297#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
298#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
299#define CONFIG_SYS_INIT_RAM_SIZE 0x800
300#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
301 CONFIG_SYS_INIT_RAM_SIZE - \
302 GENERATED_GBL_DATA_SIZE)
ed01e45c 303
3f53e619 304/* FLASH and environment organization */
ed01e45c
VH
305
306/* **** PISMO SUPPORT *** */
ed01e45c
VH
307#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
308 /* on one chip */
309#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
310#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
311
3f53e619 312#if defined(CONFIG_NAND)
222a3113 313#define CONFIG_SYS_FLASH_BASE NAND_BASE
6cbec7b3 314#endif
ed01e45c
VH
315
316/* Monitor at start of flash */
317#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
318
6cbec7b3 319#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB */
3f53e619
DW
320#define CONFIG_ENV_SIZE CONFIG_SYS_ENV_SECT_SIZE
321#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
6cbec7b3
LC
322#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
323#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
3f53e619 324#define CONFIG_ENV_IS_IN_NAND
5059a2a4
TR
325
326/* Defines for SPL */
47f7bcae 327#define CONFIG_SPL_FRAMEWORK
d7cb93b2 328#define CONFIG_SPL_BOARD_INIT
5059a2a4 329#define CONFIG_SPL_NAND_SIMPLE
138daa7b 330#define CONFIG_SPL_TEXT_BASE 0x40200000
fa2f81b0
TR
331#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
332 CONFIG_SPL_TEXT_BASE)
5059a2a4
TR
333
334#define CONFIG_SPL_BSS_START_ADDR 0x80000000
335#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
336
e2ccdf89 337#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
3f53e619 338#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
5059a2a4 339
6f2f01b9
SW
340#define CONFIG_SPL_NAND_BASE
341#define CONFIG_SPL_NAND_DRIVERS
342#define CONFIG_SPL_NAND_ECC
983e3700 343#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
5059a2a4 344
ed01e45c 345#endif /* __CONFIG_H */