]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/davinci_sffsdr.h
CONFIG_SYS_BAUDRATE_TABLE: Add <config_fallbacks.h>, place there
[people/ms/u-boot.git] / include / configs / davinci_sffsdr.h
CommitLineData
c7f879ec
HV
1/*
2 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
3 *
2b1fa9d3
HV
4 * Copyright (C) 2008 Lyrtech <www.lyrtech.com>
5 * Copyright (C) 2008 Philip Balister, OpenSDR <philip@opensdr.com>
6 *
c7f879ec
HV
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23#ifndef __CONFIG_H
24#define __CONFIG_H
c7f879ec 25
c7f879ec 26/* Board */
c7f879ec 27#define SFFSDR
6d0f6bcf
JCPV
28#define CONFIG_SYS_NAND_LARGEPAGE
29#define CONFIG_SYS_USE_NAND
7a4f511b 30#define CONFIG_SYS_USE_DSPLINK /* don't power up the DSP. */
c7f879ec 31/* SoC Configuration */
c7f879ec 32#define CONFIG_ARM926EJS /* arm926ejs CPU core */
6d0f6bcf
JCPV
33#define CONFIG_SYS_TIMERBASE 0x01c21400 /* use timer 0 */
34#define CONFIG_SYS_HZ_CLOCK 27000000 /* Timer Input clock freq */
35#define CONFIG_SYS_HZ 1000
f7904368 36#define CONFIG_SOC_DM644X
2b1fa9d3 37/* EEPROM definitions for Atmel 24LC64 EEPROM chip */
6d0f6bcf
JCPV
38#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
39#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
40#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
41#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
c7f879ec 42/* Memory Info */
6d0f6bcf 43#define CONFIG_SYS_MALLOC_LEN (0x10000 + 256*1024) /* malloc() len */
6d0f6bcf
JCPV
44#define CONFIG_SYS_MEMTEST_START 0x80000000 /* memtest start address */
45#define CONFIG_SYS_MEMTEST_END 0x81000000 /* 16MB RAM test */
c7f879ec
HV
46#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
47#define CONFIG_STACKSIZE (256*1024) /* regular stack */
48#define PHYS_SDRAM_1 0x80000000 /* DDR Start */
49#define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */
50#define DDR_4BANKS /* 4-bank DDR2 (128MB) */
c7f879ec 51/* Serial Driver info */
6d0f6bcf
JCPV
52#define CONFIG_SYS_NS16550
53#define CONFIG_SYS_NS16550_SERIAL
7ee38c04 54#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size, byteorder */
6d0f6bcf 55#define CONFIG_SYS_NS16550_COM1 0x01c20000 /* Base address of UART0 */
7239c5da 56#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_HZ_CLOCK /* Input clock to NS16550 */
c7f879ec
HV
57#define CONFIG_CONS_INDEX 1 /* use UART0 for console */
58#define CONFIG_BAUDRATE 115200 /* Default baud rate */
c7f879ec 59/* I2C Configuration */
c7f879ec
HV
60#define CONFIG_HARD_I2C
61#define CONFIG_DRIVER_DAVINCI_I2C
6d0f6bcf
JCPV
62#define CONFIG_SYS_I2C_SPEED 80000 /* 100Kbps won't work, silicon bug */
63#define CONFIG_SYS_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
c7f879ec 64/* Network & Ethernet Configuration */
c7f879ec
HV
65#define CONFIG_DRIVER_TI_EMAC
66#define CONFIG_MII
67#define CONFIG_BOOTP_DEFAULT
68#define CONFIG_BOOTP_DNS
69#define CONFIG_BOOTP_DNS2
70#define CONFIG_BOOTP_SEND_HOSTNAME
71#define CONFIG_NET_RETRY_COUNT 10
72#define CONFIG_OVERWRITE_ETHADDR_ONCE
c7f879ec 73/* Flash & Environment */
5a1aceb0 74#undef CONFIG_ENV_IS_IN_FLASH
6d0f6bcf 75#define CONFIG_SYS_NO_FLASH
ee4f3e27 76#define CONFIG_NAND_DAVINCI
97f4eb8c 77#define CONFIG_SYS_NAND_CS 2
51bfee19 78#define CONFIG_ENV_IS_IN_NAND /* U-Boot env in NAND Flash */
0e8d1586 79#define CONFIG_ENV_SECT_SIZE 2048 /* Env sector Size */
a16df2c1 80#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
c7f879ec 81#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is loaded by a bootloader */
6d0f6bcf
JCPV
82#define CONFIG_SYS_NAND_BASE 0x02000000
83#define CONFIG_SYS_NAND_HW_ECC
84#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
0e8d1586 85#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
2b1fa9d3 86/* I2C switch definitions for PCA9543 chip */
6d0f6bcf
JCPV
87#define CONFIG_SYS_I2C_PCA9543_ADDR 0x70
88#define CONFIG_SYS_I2C_PCA9543_ADDR_LEN 0 /* Single register. */
89#define CONFIG_SYS_I2C_PCA9543_ENABLE_CH0 0x01 /* Enable channel 0. */
c7f879ec 90/* U-Boot general configuration */
2b1fa9d3 91#undef CONFIG_USE_IRQ /* No IRQ/FIQ in U-Boot */
c7f879ec 92#define CONFIG_MISC_INIT_R
2b1fa9d3 93#define CONFIG_BOOTDELAY 5 /* Autoboot after 5 seconds. */
c7f879ec 94#define CONFIG_BOOTFILE "uImage" /* Boot file name */
6d0f6bcf
JCPV
95#define CONFIG_SYS_PROMPT "U-Boot > " /* Monitor Command Prompt */
96#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
97#define CONFIG_SYS_PBSIZE \
98 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print buffer size */
99#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
100#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
101#define CONFIG_SYS_LOAD_ADDR 0x80700000 /* Default Linux kernel
c7f879ec
HV
102 * load address. */
103#define CONFIG_VERSION_VARIABLE
104#define CONFIG_AUTO_COMPLETE /* Won't work with hush so far,
105 * may be later */
6d0f6bcf
JCPV
106#define CONFIG_SYS_HUSH_PARSER
107#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
c7f879ec 108#define CONFIG_CMDLINE_EDITING
6d0f6bcf 109#define CONFIG_SYS_LONGHELP
c7f879ec
HV
110#define CONFIG_CRC32_VERIFY
111#define CONFIG_MX_CYCLIC
c7f879ec 112/* Linux Information */
c7f879ec
HV
113#define LINUX_BOOT_PARAM_ADDR 0x80000100
114#define CONFIG_CMDLINE_TAG
115#define CONFIG_SETUP_MEMORY_TAGS
2b1fa9d3
HV
116#define CONFIG_BOOTARGS \
117 "mem=56M " \
118 "console=ttyS0,115200n8 " \
119 "root=/dev/nfs rw noinitrd ip=dhcp " \
120 "nfsroot=${serverip}:/nfsroot/sffsdr " \
121 "eth0=${ethaddr}"
122#define CONFIG_BOOTCOMMAND \
123 "nand read 87A00000 100000 300000;" \
124 "bootelf 87A00000"
c7f879ec 125/* U-Boot commands */
c7f879ec
HV
126#include <config_cmd_default.h>
127#define CONFIG_CMD_ASKENV
128#define CONFIG_CMD_DHCP
129#define CONFIG_CMD_DIAG
130#define CONFIG_CMD_I2C
131#define CONFIG_CMD_MII
132#define CONFIG_CMD_PING
133#define CONFIG_CMD_SAVES
134#define CONFIG_CMD_NAND
135#define CONFIG_CMD_EEPROM
c15947d6 136#define CONFIG_CMD_ELF /* Needed to load Integrity kernel. */
c7f879ec
HV
137#undef CONFIG_CMD_BDI
138#undef CONFIG_CMD_FPGA
139#undef CONFIG_CMD_SETGETDCR
140#undef CONFIG_CMD_FLASH
141#undef CONFIG_CMD_IMLS
ebc3c6cf 142
8f5d4687
HM
143#ifdef CONFIG_CMD_BDI
144#define CONFIG_CLOCKS
145#endif
146
ebc3c6cf
SP
147#define CONFIG_MAX_RAM_BANK_SIZE (256 << 20) /* 256 MB */
148
149#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
150#define CONFIG_SYS_INIT_RAM_SIZE 0x1000
151#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + \
152 CONFIG_SYS_INIT_RAM_SIZE - \
153 GENERATED_GBL_DATA_SIZE)
154
c7f879ec 155#endif /* __CONFIG_H */