]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/devkit8000.h
board: axs103 - add maintainer information
[people/ms/u-boot.git] / include / configs / devkit8000.h
CommitLineData
c35d7cf0
FK
1/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2009
8 * Frederik Kriewitz <frederik@kriewitz.eu>
9 *
10 * Configuration settings for the DevKit8000 board.
11 *
3765b3e7 12 * SPDX-License-Identifier: GPL-2.0+
c35d7cf0
FK
13 */
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
c35d7cf0
FK
17
18/* High Level Configuration Options */
c35d7cf0 19#define CONFIG_OMAP3_DEVKIT8000 1 /* working with DevKit8000 */
2d52a9a3 20#define CONFIG_MACH_TYPE MACH_TYPE_DEVKIT8000
308252ad 21
5183b7ec
SS
22/*
23 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
24 * 64 bytes before this address should be set aside for u-boot.img's
25 * header. That is 0x800FFFC0--0x80100000 should not be used for any
26 * other needs.
27 */
28#define CONFIG_SYS_TEXT_BASE 0x80100000
66fca016 29
875e4154
AB
30#define CONFIG_SPL_BSS_START_ADDR 0x80000500 /* leave space for bootargs*/
31#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
32
33#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
34#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
cae377b5 35
875e4154 36#define CONFIG_NAND
875e4154
AB
37
38/* Physical Memory Map */
39#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
875e4154 40
a91ef4ad 41#include <configs/ti_omap3_common.h>
875e4154 42
c35d7cf0
FK
43/* Display CPU and Board information */
44#define CONFIG_DISPLAY_CPUINFO 1
45#define CONFIG_DISPLAY_BOARDINFO 1
46
c35d7cf0
FK
47#define CONFIG_MISC_INIT_R
48
c35d7cf0
FK
49#define CONFIG_REVISION_TAG 1
50
51/* Size of malloc() pool */
9c44ddcc 52#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
c35d7cf0 53 /* Sector */
875e4154 54#undef CONFIG_SYS_MALLOC_LEN
9c44ddcc 55#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
c35d7cf0
FK
56
57/* Hardware drivers */
c35d7cf0 58/* DM9000 */
c35d7cf0
FK
59#define CONFIG_NET_RETRY_COUNT 20
60#define CONFIG_DRIVER_DM9000 1
61#define CONFIG_DM9000_BASE 0x2c000000
62#define DM9000_IO CONFIG_DM9000_BASE
63#define DM9000_DATA (CONFIG_DM9000_BASE + 0x400)
64#define CONFIG_DM9000_USE_16BIT 1
65#define CONFIG_DM9000_NO_SROM 1
66#undef CONFIG_DM9000_DEBUG
67
875e4154
AB
68/* SPI */
69#undef CONFIG_SPI
70#undef CONFIG_OMAP3_SPI
c35d7cf0
FK
71
72/* I2C */
875e4154 73#undef CONFIG_SYS_I2C_OMAP24XX
6789e84e 74#define CONFIG_SYS_I2C_OMAP34XX
c35d7cf0
FK
75
76/* TWL4030 */
c35d7cf0
FK
77#define CONFIG_TWL4030_LED 1
78
79/* Board NAND Info */
c35d7cf0
FK
80#define MTDIDS_DEFAULT "nand0=nand"
81#define MTDPARTS_DEFAULT "mtdparts=nand:" \
82 "512k(x-loader)," \
83 "1920k(u-boot)," \
84 "128k(u-boot-env)," \
85 "4m(kernel)," \
86 "-(fs)"
87
c35d7cf0
FK
88#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
89 /* to access nand */
c35d7cf0
FK
90#define CONFIG_JFFS2_NAND
91/* nand device jffs2 lives on */
92#define CONFIG_JFFS2_DEV "nand0"
93/* start of jffs2 partition */
94#define CONFIG_JFFS2_PART_OFFSET 0x680000
95#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
96 /* partition */
97
98/* commands to include */
c35d7cf0 99#define CONFIG_CMD_DHCP /* DHCP support */
c35d7cf0 100#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
c35d7cf0
FK
101#define CONFIG_CMD_NAND_LOCK_UNLOCK /* nand (un)lock commands */
102
875e4154
AB
103#undef CONFIG_CMD_SPI
104#undef CONFIG_CMD_GPIO
105#undef CONFIG_CMD_ASKENV
106#undef CONFIG_CMD_BOOTZ
107#undef CONFIG_SUPPORT_RAW_INITRD
108#undef CONFIG_FAT_WRITE
109#undef CONFIG_CMD_EXT4
110#undef CONFIG_CMD_FS_GENERIC
c35d7cf0
FK
111
112/* BOOTP/DHCP options */
113#define CONFIG_BOOTP_SUBNETMASK
114#define CONFIG_BOOTP_GATEWAY
115#define CONFIG_BOOTP_HOSTNAME
116#define CONFIG_BOOTP_NISDOMAIN
117#define CONFIG_BOOTP_BOOTPATH
118#define CONFIG_BOOTP_BOOTFILESIZE
119#define CONFIG_BOOTP_DNS
120#define CONFIG_BOOTP_DNS2
121#define CONFIG_BOOTP_SEND_HOSTNAME
122#define CONFIG_BOOTP_NTPSERVER
123#define CONFIG_BOOTP_TIMEOFFSET
124#undef CONFIG_BOOTP_VENDOREX
125
126/* Environment information */
c35d7cf0
FK
127#define CONFIG_EXTRA_ENV_SETTINGS \
128 "loadaddr=0x82000000\0" \
2d76da24 129 "console=ttyO2,115200n8\0" \
f408501d 130 "mmcdev=0\0" \
c35d7cf0
FK
131 "vram=12M\0" \
132 "dvimode=1024x768MR-16@60\0" \
133 "defaultdisplay=dvi\0" \
134 "nfsopts=hard,tcp,rsize=65536,wsize=65536\0" \
135 "kernelopts=rw\0" \
136 "commonargs=" \
137 "setenv bootargs console=${console} " \
138 "vram=${vram} " \
139 "omapfb.mode=dvi:${dvimode} " \
140 "omapdss.def_disp=${defaultdisplay}\0" \
141 "mmcargs=" \
142 "run commonargs; " \
143 "setenv bootargs ${bootargs} " \
144 "root=/dev/mmcblk0p2 " \
b72db208 145 "rootwait " \
c35d7cf0
FK
146 "${kernelopts}\0" \
147 "nandargs=" \
148 "run commonargs; " \
149 "setenv bootargs ${bootargs} " \
150 "omapfb.mode=dvi:${dvimode} " \
151 "omapdss.def_disp=${defaultdisplay} " \
152 "root=/dev/mtdblock4 " \
153 "rootfstype=jffs2 " \
154 "${kernelopts}\0" \
155 "netargs=" \
156 "run commonargs; " \
157 "setenv bootargs ${bootargs} " \
158 "root=/dev/nfs " \
159 "nfsroot=${serverip}:${rootpath},${nfsopts} " \
160 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off " \
161 "${kernelopts} " \
162 "dnsip1=${dnsip} " \
163 "dnsip2=${dnsip2}\0" \
f408501d 164 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
c35d7cf0
FK
165 "bootscript=echo Running bootscript from mmc ...; " \
166 "source ${loadaddr}\0" \
f408501d 167 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
c35d7cf0
FK
168 "eraseenv=nand unlock 0x260000 0x20000; nand erase 0x260000 0x20000\0" \
169 "mmcboot=echo Booting from mmc ...; " \
170 "run mmcargs; " \
171 "bootm ${loadaddr}\0" \
172 "nandboot=echo Booting from nand ...; " \
173 "run nandargs; " \
174 "nand read ${loadaddr} 280000 400000; " \
175 "bootm ${loadaddr}\0" \
176 "netboot=echo Booting from network ...; " \
177 "dhcp ${loadaddr}; " \
178 "run netargs; " \
179 "bootm ${loadaddr}\0" \
66968110 180 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
c35d7cf0
FK
181 "if run loadbootscript; then " \
182 "run bootscript; " \
183 "else " \
184 "if run loaduimage; then " \
185 "run mmcboot; " \
186 "else run nandboot; " \
187 "fi; " \
188 "fi; " \
189 "else run nandboot; fi\0"
190
191
192#define CONFIG_BOOTCOMMAND "run autoboot"
193
c35d7cf0 194/* Boot Argument Buffer Size */
c35d7cf0
FK
195#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x07000000)
196#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
197 0x01000000) /* 16MB */
198
c35d7cf0 199/* NAND and environment organization */
c35d7cf0
FK
200#define CONFIG_ENV_IS_IN_NAND 1
201#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
202
6cbec7b3 203#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
c35d7cf0 204
3f6a4922
SS
205/* SRAM config */
206#define CONFIG_SYS_SRAM_START 0x40200000
207#define CONFIG_SYS_SRAM_SIZE 0x10000
208
209/* Defines for SPL */
875e4154 210#undef CONFIG_SPL_MTD_SUPPORT
3f6a4922 211
a91ef4ad 212#undef CONFIG_SPL_TEXT_BASE
3f6a4922 213#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
3f6a4922 214
3f6a4922 215/* NAND boot config */
b80a6603 216#define CONFIG_SYS_NAND_BUSWIDTH_16BIT 16
c471ccb9 217#define CONFIG_SYS_NAND_5_ADDR_CYCLE
3f6a4922
SS
218#define CONFIG_SYS_NAND_PAGE_COUNT 64
219#define CONFIG_SYS_NAND_PAGE_SIZE 2048
220#define CONFIG_SYS_NAND_OOBSIZE 64
221#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
222#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
223#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
224 10, 11, 12, 13}
225
226#define CONFIG_SYS_NAND_ECCSIZE 512
227#define CONFIG_SYS_NAND_ECCBYTES 3
3f719069 228#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
3f6a4922 229
3f6a4922
SS
230#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
231#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x200000
232
d38bc97d 233/* SPL OS boot options */
d38bc97d
SS
234#define CONFIG_CMD_SPL_WRITE_SIZE 0x400 /* 1024 byte */
235#define CONFIG_CMD_SPL_NAND_OFS (CONFIG_SYS_NAND_SPL_KERNEL_OFFS+\
236 0x400000)
237#define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x280000
b6144dfc 238
875e4154
AB
239#undef CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR
240#undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR
241#undef CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS
b6144dfc
TR
242#define CONFIG_SYS_MMCSD_RAW_MODE_KERNEL_SECTOR 0x500 /* address 0xa0000 */
243#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTOR 0x8 /* address 0x1000 */
244#define CONFIG_SYS_MMCSD_RAW_MODE_ARGS_SECTORS 8 /* 4KB */
245
a91ef4ad 246#undef CONFIG_SYS_SPL_ARGS_ADDR
d38bc97d
SS
247#define CONFIG_SYS_SPL_ARGS_ADDR (PHYS_SDRAM_1 + 0x100)
248
c35d7cf0 249#endif /* __CONFIG_H */