]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/digsy_mtc.h
MIPS: add BMIPS Netgear CG3100D board
[people/ms/u-boot.git] / include / configs / digsy_mtc.h
CommitLineData
5c4fa9b4
GB
1/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2005-2007
6 * Modified for InterControl digsyMTC MPC5200 board by
7 * Frank Bodammer, GCD Hard- & Software GmbH,
8 * frank.bodammer@gcd-solutions.de
9 *
10 * (C) Copyright 2009 Semihalf
11 * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12 *
1a459660 13 * SPDX-License-Identifier: GPL-2.0+
5c4fa9b4
GB
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/*
20 * High Level Configuration Options
21 */
22
b2a6dfe4 23#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
5c4fa9b4
GB
24#define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
25
2ae18241
WD
26/*
27 * Valid values for CONFIG_SYS_TEXT_BASE are:
28 * 0xFFF00000 boot high (standard configuration)
29 * 0xFE000000 boot low
30 * 0x00100000 boot from RAM (for testing only)
31 */
32#ifndef CONFIG_SYS_TEXT_BASE
33#define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
34#endif
35
5c4fa9b4
GB
36#define CONFIG_SYS_MPC5XXX_CLKIN 33000000
37
5c4fa9b4
GB
38#define CONFIG_SYS_CACHELINE_SIZE 32
39
40/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
5c4fa9b4
GB
44#define CONFIG_SYS_BAUDRATE_TABLE \
45 { 9600, 19200, 38400, 57600, 115200, 230400 }
46
47/*
48 * PCI Mapping:
49 * 0x40000000 - 0x4fffffff - PCI Memory
50 * 0x50000000 - 0x50ffffff - PCI IO Space
51 */
5c4fa9b4 52#define CONFIG_PCI_SCAN_SHOW 1
4fc823dd 53#define CONFIG_PCI_BOOTDELAY 250
5c4fa9b4
GB
54
55#define CONFIG_PCI_MEM_BUS 0x40000000
56#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
57#define CONFIG_PCI_MEM_SIZE 0x10000000
58
59#define CONFIG_PCI_IO_BUS 0x50000000
60#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
61#define CONFIG_PCI_IO_SIZE 0x01000000
62
5c4fa9b4
GB
63#define CONFIG_BZIP2
64
a59996e3
AG
65/*
66 * Video
67 */
a59996e3
AG
68
69#ifdef CONFIG_VIDEO
70#define CONFIG_VIDEO_MB862xx
71#define CONFIG_VIDEO_MB862xx_ACCEL
72#define CONFIG_VIDEO_CORALP
a59996e3 73#define CONFIG_VIDEO_LOGO
348de314 74#define CONFIG_VIDEO_BMP_LOGO
a59996e3
AG
75#define CONFIG_SPLASH_SCREEN
76#define CONFIG_VIDEO_BMP_GZIP
77#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
78
79/* Coral-PA clock frequency, geo and other both 133MHz */
80#define CONFIG_SYS_MB862xx_CCF 0x00050000
81/* Video SDRAM parameters */
82#define CONFIG_SYS_MB862xx_MMR 0x11d7fa72
83#endif
84
5c4fa9b4
GB
85/*
86 * Command line configuration.
87 */
5c4fa9b4 88#define CONFIG_CMD_PCI
5c4fa9b4
GB
89#define CONFIG_CMD_REGINFO
90#define CONFIG_CMD_SAVES
5c4fa9b4 91
14d0a02a 92#if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
5c4fa9b4
GB
93#define CONFIG_SYS_LOWBOOT 1
94#endif
95
96/*
97 * Autobooting
98 */
5c4fa9b4
GB
99
100#undef CONFIG_BOOTARGS
101
ff27650b
DZ
102#define CONFIG_EXTRA_ENV_SETTINGS \
103 "fw_image=digsyMPC.img\0" \
104 "mtcb_start=mtc led diag orange; run mtcb_1\0" \
105 "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
106 "do mtc led $x; done\0" \
107 "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
108 "else run mtcb_fw; fi\0" \
109 "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
110 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
111 "mtcb_update=mtc led user1 orange;" \
112 "while mtc key; do ; done; run mtcb_2;\0" \
113 "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
114 "mtcb_usb1=if fatload usb 0 400000 script.img; " \
115 "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
116 "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
117 "then run mtcb_dousb; else run mtcb_ide; fi\0" \
118 "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
119 "run mtcb_wait_flickr mtcb_ds_1;\0" \
120 "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
121 "source 400000; else run mtcb_error; fi\0" \
122 "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
123 "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
124 "else run mtcb_error; fi\0" \
125 "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
126 "run mtcb_checkfw\0" \
127 "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
128 "else run mtcb_error; fi\0" \
129 "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
130 "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
131 "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
132 "mtcb_uledflckr=mtc led user1 orange 11\0" \
133 "mtcb_error=mtc led user1 red\0" \
134 "mtcb_clear=erase ff000000 ff0fffff\0" \
135 "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
136 "mtcb_success=mtc led user1 green\0" \
137 "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
138 "then run mtcb_doide; else run mtcb_error; fi\0" \
139 "mtcb_doide=mtc led user2 green 1;" \
140 "run mtcb_wait_flickr mtcb_di_1;\0" \
141 "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
142 "else run mtcb_error; fi\0" \
143 "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
144 "ramdisk_num_sector=16\0" \
145 "flash_base=ff000000\0" \
146 "flashdisk_size=e00000\0" \
147 "env_sector=fff60000\0" \
148 "flashdisk_start=ff100000\0" \
149 "load_cmd=tftp 400000 digsyMPC.img\0" \
150 "clear_cmd=erase ff000000 ff0fffff\0" \
151 "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
152 "update_cmd=run load_cmd; " \
153 "iminfo 400000; " \
154 "run clear_cmd flash_cmd; " \
155 "iminfo ff000000\0" \
156 "spi_driver=yes\0" \
157 "spi_watchdog=no\0" \
158 "ftps_start=yes\0" \
159 "ftps_user1=admin\0" \
160 "ftps_pass1=admin\0" \
161 "ftps_base1=/\0" \
162 "ftps_home1=/\0" \
163 "plc_sio_srv=no\0" \
164 "plc_sio_baud=57600\0" \
165 "plc_sio_parity=no\0" \
166 "plc_sio_stop=1\0" \
167 "plc_sio_com=2\0" \
168 "plc_eth_srv=yes\0" \
169 "plc_eth_port=1200\0" \
170 "plc_root=/ide/\0" \
171 "diag_level=0\0" \
172 "webvisu=no\0" \
173 "plc_can1_routing=no\0" \
174 "plc_can1_baudrate=250\0" \
175 "plc_can2_routing=no\0" \
176 "plc_can2_baudrate=250\0" \
177 "plc_can3_routing=no\0" \
178 "plc_can3_baudrate=250\0" \
179 "plc_can4_routing=no\0" \
180 "plc_can4_baudrate=250\0" \
181 "netdev=eth0\0" \
182 "console=ttyPSC0\0" \
183 "kernel_addr_r=400000\0" \
184 "fdt_addr_r=600000\0" \
185 "nfsargs=setenv bootargs root=/dev/nfs rw " \
186 "nfsroot=${serverip}:${rootpath}\0" \
187 "addip=setenv bootargs ${bootargs} " \
188 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
189 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
5c4fa9b4 190 "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
ff27650b
DZ
191 "rootpath=/opt/eldk/ppc_6xx\0" \
192 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
193 "tftp ${fdt_addr_r} ${fdt_file};" \
194 "run nfsargs addip addcons;" \
195 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
196 "load=tftp 200000 ${u-boot}\0" \
197 "update=protect off FFF00000 +${filesize};" \
198 "erase FFF00000 +${filesize};" \
199 "cp.b 200000 FFF00000 ${filesize};" \
200 "protect on FFF00000 +${filesize}\0" \
5c4fa9b4
GB
201 ""
202
ff27650b
DZ
203#define CONFIG_BOOTCOMMAND "run mtcb_start"
204
5c4fa9b4
GB
205/*
206 * Flash configuration
207 */
208#define CONFIG_SYS_FLASH_CFI 1
209#define CONFIG_FLASH_CFI_DRIVER 1
210
466f0137
HS
211#if defined(CONFIG_DIGSY_REV5)
212#define CONFIG_SYS_FLASH_BASE 0xFE000000
213#define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
214#define CONFIG_SYS_MAX_FLASH_BANKS 2
927d2cea
HS
215#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
216 CONFIG_SYS_FLASH_BASE_CS1}
466f0137
HS
217#define CONFIG_SYS_UPDATE_FLASH_SIZE
218#define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
219#else
5c4fa9b4 220#define CONFIG_SYS_FLASH_BASE 0xFF000000
5c4fa9b4 221#define CONFIG_SYS_MAX_FLASH_BANKS 1
466f0137
HS
222#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
223#endif
224
5c4fa9b4
GB
225#define CONFIG_SYS_MAX_FLASH_SECT 256
226#define CONFIG_FLASH_16BIT
227#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
466f0137 228#define CONFIG_SYS_FLASH_SIZE 0x01000000
5c4fa9b4
GB
229#define CONFIG_SYS_FLASH_ERASE_TOUT 240000
230#define CONFIG_SYS_FLASH_WRITE_TOUT 500
231
5c4fa9b4
GB
232#define OF_CPU "PowerPC,5200@0"
233#define OF_SOC "soc5200@f0000000"
234#define OF_TBCLK (bd->bi_busfreq / 4)
235
236#define CONFIG_BOARD_EARLY_INIT_R
237#define CONFIG_MISC_INIT_R
238
239/*
240 * Environment settings
241 */
242#define CONFIG_ENV_IS_IN_FLASH 1
243#if defined(CONFIG_LOWBOOT)
244#define CONFIG_ENV_ADDR 0xFF060000
245#else /* CONFIG_LOWBOOT */
246#define CONFIG_ENV_ADDR 0xFFF60000
247#endif /* CONFIG_LOWBOOT */
248#define CONFIG_ENV_SIZE 0x10000
249#define CONFIG_ENV_SECT_SIZE 0x20000
250#define CONFIG_ENV_OVERWRITE 1
251
252/*
253 * Memory map
254 */
255#define CONFIG_SYS_MBAR 0xF0000000
256#define CONFIG_SYS_SDRAM_BASE 0x00000000
257#if !defined(CONFIG_SYS_LOWBOOT)
258#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
259#else
260#define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
261#endif
262
263/*
264 * Use SRAM until RAM will be available
265 */
266#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 267#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
5c4fa9b4 268
5c4fa9b4 269#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 270 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
5c4fa9b4
GB
271#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
272
14d0a02a 273#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
5c4fa9b4
GB
274#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
275#define CONFIG_SYS_RAMBOOT 1
276#endif
277
278#define CONFIG_SYS_MONITOR_LEN (256 << 10)
279#define CONFIG_SYS_MALLOC_LEN (4096 << 10)
280#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
281
282/*
283 * Ethernet configuration
284 */
285#define CONFIG_MPC5xxx_FEC 1
286#define CONFIG_MPC5xxx_FEC_MII100
1b41493d
HS
287#if defined(CONFIG_DIGSY_REV5)
288#define CONFIG_PHY_ADDR 0x01
289#else
5c4fa9b4 290#define CONFIG_PHY_ADDR 0x00
1b41493d 291#endif
5c4fa9b4
GB
292#define CONFIG_PHY_RESET_DELAY 1000
293
294#define CONFIG_NETCONSOLE /* include NetConsole support */
295
296/*
297 * GPIO configuration
12602339
GB
298 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
299 * Bit 0 (mask 0x80000000) : 0x1
300 * SPI on Tmr2/3/4/5 pins
301 * Bit 2:3 (mask 0x30000000) : 0x2
302 * ATA cs0/1 on csb_4/5
303 * Bit 6:7 (mask 0x03000000) : 0x2
304 * Ethernet 100Mbit with MD
305 * Bits 12:15 (mask 0x000f0000): 0x5
306 * USB - Two UARTs
307 * Bits 18:19 (mask 0x00003000) : 0x2
308 * PSC3 - USB2 on PSC3
309 * Bits 20:23 (mask 0x00000f00) : 0x1
310 * PSC2 - CAN1&2 on PSC2 pins
311 * Bits 25:27 (mask 0x00000070) : 0x1
312 * PSC1 - AC97 functionality
313 * Bits 29:31 (mask 0x00000007) : 0x2
5c4fa9b4
GB
314 */
315#define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
316
317/*
318 * Miscellaneous configurable options
319 */
320#define CONFIG_SYS_LONGHELP
321#define CONFIG_AUTO_COMPLETE 1
a781de12 322#define CONFIG_CMDLINE_EDITING 1
5c4fa9b4 323
5c4fa9b4 324#define CONFIG_MX_CYCLIC 1
5c4fa9b4
GB
325
326#define CONFIG_SYS_CBSIZE 1024
327#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
328#define CONFIG_SYS_MAXARGS 32
329#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
330
331#define CONFIG_SYS_ALT_MEMTEST
332#define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
333#define CONFIG_SYS_MEMTEST_START 0x00010000
334#define CONFIG_SYS_MEMTEST_END 0x019fffff
335
336#define CONFIG_SYS_LOAD_ADDR 0x00100000
337
5c4fa9b4
GB
338/*
339 * Various low-level settings
340 */
341#define CONFIG_SYS_SDRAM_CS1 1
342#define CONFIG_SYS_XLB_PIPELINING 1
343
344#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
345#define CONFIG_SYS_HID0_FINAL HID0_ICE
346
347#if defined(CONFIG_SYS_LOWBOOT)
348#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
349#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
350#define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
351#endif
352
353#define CONFIG_SYS_CS4_START 0x60000000
354#define CONFIG_SYS_CS4_SIZE 0x1000
355#define CONFIG_SYS_CS4_CFG 0x0008FC00
356
357#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
358#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
359#define CONFIG_SYS_CS0_CFG 0x0002DD00
360
466f0137
HS
361#if defined(CONFIG_DIGSY_REV5)
362#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
363#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
364#define CONFIG_SYS_CS1_CFG 0x0002DD00
365#endif
366
5c4fa9b4
GB
367#define CONFIG_SYS_CS_BURST 0x00000000
368#define CONFIG_SYS_CS_DEADCYCLE 0x11111111
369
370#if !defined(CONFIG_SYS_LOWBOOT)
371#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
372#else
373#define CONFIG_SYS_RESET_ADDRESS 0xff000100
374#endif
375
376/*
377 * USB
378 */
379#define CONFIG_USB_OHCI_NEW
380#define CONFIG_SYS_OHCI_BE_CONTROLLER
5c4fa9b4
GB
381
382#define CONFIG_USB_CLOCK 0x00013333
383#define CONFIG_USB_CONFIG 0x00002000
384
385#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
386#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
387#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
388#define CONFIG_SYS_USB_OHCI_CPU_INIT
389
390/*
391 * IDE/ATA
392 */
393#define CONFIG_IDE_RESET
394#define CONFIG_IDE_PREINIT
395
396#define CONFIG_SYS_ATA_CS_ON_I2C2
397#define CONFIG_SYS_IDE_MAXBUS 1
398#define CONFIG_SYS_IDE_MAXDEVICE 1
399
400#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
401#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
402#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
403#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
404#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
405#define CONFIG_SYS_ATA_STRIDE 4
406
407#define CONFIG_ATAPI 1
408#define CONFIG_LBA48 1
409
410#endif /* __CONFIG_H */