]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/dra7xx_evm.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / dra7xx_evm.h
CommitLineData
3ef5ebeb
LV
1/*
2 * (C) Copyright 2013
3 * Texas Instruments Incorporated.
4 * Lokesh Vutla <lokeshvutla@ti.com>
5 *
6 * Configuration settings for the TI DRA7XX board.
3d657a05 7 * See ti_omap5_common.h for omap5 common settings.
3ef5ebeb 8 *
3765b3e7 9 * SPDX-License-Identifier: GPL-2.0+
3ef5ebeb
LV
10 */
11
12#ifndef __CONFIG_DRA7XX_EVM_H
13#define __CONFIG_DRA7XX_EVM_H
14
a8017574 15#define CONFIG_DRA7XX
7b922523 16#define CONFIG_BOARD_EARLY_INIT_F
3ef5ebeb 17
706dd348
LV
18#ifdef CONFIG_SPL_BUILD
19#define CONFIG_IODELAY_RECALIBRATION
20#endif
21
79b079f3 22#ifndef CONFIG_QSPI_BOOT
d3d33daf
LV
23/* MMC ENV related defines */
24#define CONFIG_ENV_IS_IN_MMC
25#define CONFIG_SYS_MMC_ENV_DEV 1 /* SLOT2: eMMC(1) */
2737f011 26#define CONFIG_ENV_SIZE (128 << 10)
d3d33daf
LV
27#define CONFIG_ENV_OFFSET 0xE0000
28#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
29#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
79b079f3 30#endif
3ef5ebeb 31
a13cbf5f 32#if (CONFIG_CONS_INDEX == 1)
a8017574 33#define CONSOLEDEV "ttyO0"
a13cbf5f
MS
34#elif (CONFIG_CONS_INDEX == 3)
35#define CONSOLEDEV "ttyO2"
36#endif
37#define CONFIG_SYS_NS16550_COM1 UART1_BASE /* Base EVM has UART0 */
38#define CONFIG_SYS_NS16550_COM2 UART2_BASE /* UART2 */
39#define CONFIG_SYS_NS16550_COM3 UART3_BASE /* UART3 */
378bd1fb 40#define CONFIG_BAUDRATE 115200
97405d84
LV
41
42#define CONFIG_SYS_OMAP_ABE_SYSCK
45dbbf29 43
08520bf5 44#ifndef CONFIG_SPL_BUILD
2efa79ae
TR
45/* Define the default GPT table for eMMC */
46#define PARTS_DEFAULT \
47 "uuid_disk=${uuid_gpt_disk};" \
48 "name=rootfs,start=2MiB,size=-,uuid=${uuid_gpt_rootfs}"
49
7a5a3e37
KVA
50#define DFU_ALT_INFO_MMC \
51 "dfu_alt_info_mmc=" \
52 "boot part 0 1;" \
53 "rootfs part 0 2;" \
54 "MLO fat 0 1;" \
55 "MLO.raw raw 0x100 0x100;" \
56 "u-boot.img.raw raw 0x300 0x400;" \
57 "spl-os-args.raw raw 0x80 0x80;" \
58 "spl-os-image.raw raw 0x900 0x2000;" \
59 "spl-os-args fat 0 1;" \
60 "spl-os-image fat 0 1;" \
61 "u-boot.img fat 0 1;" \
62 "uEnv.txt fat 0 1\0"
63
64#define DFU_ALT_INFO_EMMC \
65 "dfu_alt_info_emmc=" \
66 "rawemmc raw 0 3751936;" \
67 "boot part 1 1;" \
68 "rootfs part 1 2;" \
69 "MLO fat 1 1;" \
70 "MLO.raw raw 0x100 0x100;" \
71 "u-boot.img.raw raw 0x300 0x400;" \
72 "spl-os-args.raw raw 0x80 0x80;" \
73 "spl-os-image.raw raw 0x900 0x2000;" \
74 "spl-os-args fat 1 1;" \
75 "spl-os-image fat 1 1;" \
76 "u-boot.img fat 1 1;" \
77 "uEnv.txt fat 1 1\0"
78
79#define DFU_ALT_INFO_RAM \
80 "dfu_alt_info_ram=" \
81 "kernel ram 0x80200000 0x4000000;" \
82 "fdt ram 0x80f80000 0x80000;" \
83 "ramdisk ram 0x81000000 0x4000000\0"
84
5486d067
V
85#define DFU_ALT_INFO_QSPI \
86 "dfu_alt_info_qspi=" \
87 "MLO raw 0x0 0x010000;" \
88 "MLO.backup1 raw 0x010000 0x010000;" \
89 "MLO.backup2 raw 0x020000 0x010000;" \
90 "MLO.backup3 raw 0x030000 0x010000;" \
91 "u-boot.img raw 0x040000 0x0100000;" \
92 "u-boot-spl-os raw 0x140000 0x080000;" \
93 "u-boot-env raw 0x1C0000 0x010000;" \
94 "u-boot-env.backup raw 0x1D0000 0x010000;" \
95 "kernel raw 0x1E0000 0x800000\0"
96
7a5a3e37
KVA
97#define DFUARGS \
98 "dfu_bufsiz=0x10000\0" \
99 DFU_ALT_INFO_MMC \
100 DFU_ALT_INFO_EMMC \
5486d067
V
101 DFU_ALT_INFO_RAM \
102 DFU_ALT_INFO_QSPI
7a5a3e37 103
be17d396 104/* Fastboot */
17da3c0c 105#define CONFIG_USB_FUNCTION_FASTBOOT
be17d396
DK
106#define CONFIG_CMD_FASTBOOT
107#define CONFIG_ANDROID_BOOT_IMAGE
a588d99a
PK
108#define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
109#define CONFIG_FASTBOOT_BUF_SIZE 0x2F000000
be17d396
DK
110#define CONFIG_FASTBOOT_FLASH
111#define CONFIG_FASTBOOT_FLASH_MMC_DEV 1
08520bf5 112#endif
be17d396 113
3d657a05 114#include <configs/ti_omap5_common.h>
45dbbf29 115
2efa79ae
TR
116/* Enhance our eMMC support / experience. */
117#define CONFIG_CMD_GPT
118#define CONFIG_EFI_PARTITION
8065a4e8 119#define CONFIG_HSMMC2_8BIT
2efa79ae 120
c9be62ca 121/* CPSW Ethernet */
c9be62ca 122#define CONFIG_CMD_DHCP
457bb505 123#define CONFIG_BOOTP_DNS /* Configurable parts of CMD_DHCP */
c9be62ca
M
124#define CONFIG_BOOTP_DNS2
125#define CONFIG_BOOTP_SEND_HOSTNAME
126#define CONFIG_BOOTP_GATEWAY
127#define CONFIG_BOOTP_SUBNETMASK
457bb505
TR
128#define CONFIG_NET_RETRY_COUNT 10
129#define CONFIG_CMD_PING
130#define CONFIG_CMD_MII
131#define CONFIG_DRIVER_TI_CPSW /* Driver for IP block */
132#define CONFIG_MII /* Required in net/eth.c */
133#define CONFIG_PHY_GIGE /* per-board part of CPSW */
c9be62ca 134#define CONFIG_PHYLIB
c9be62ca 135
247cdf04
MP
136/* SPI */
137#undef CONFIG_OMAP3_SPI
247cdf04
MP
138#define CONFIG_CMD_SF
139#define CONFIG_CMD_SPI
140#define CONFIG_TI_SPI_MMAP
141#define CONFIG_SF_DEFAULT_SPEED 48000000
142#define CONFIG_DEFAULT_SPI_MODE SPI_MODE_3
46122960 143#define CONFIG_QSPI_QUAD_SUPPORT
247cdf04 144
e7af6725
M
145#ifdef CONFIG_SPL_BUILD
146#undef CONFIG_DM_SPI
147#undef CONFIG_DM_SPI_FLASH
148#endif
149
79b079f3
TR
150/*
151 * Default to using SPI for environment, etc.
152 * 0x000000 - 0x010000 : QSPI.SPL (64KiB)
153 * 0x010000 - 0x020000 : QSPI.SPL.backup1 (64KiB)
154 * 0x020000 - 0x030000 : QSPI.SPL.backup2 (64KiB)
155 * 0x030000 - 0x040000 : QSPI.SPL.backup3 (64KiB)
156 * 0x040000 - 0x140000 : QSPI.u-boot (1MiB)
157 * 0x140000 - 0x1C0000 : QSPI.u-boot-spl-os (512KiB)
158 * 0x1C0000 - 0x1D0000 : QSPI.u-boot-env (64KiB)
159 * 0x1D0000 - 0x1E0000 : QSPI.u-boot-env.backup1 (64KiB)
160 * 0x1E0000 - 0x9E0000 : QSPI.kernel (8MiB)
161 * 0x9E0000 - 0x2000000 : USERLAND
162 */
163#define CONFIG_SYS_SPI_KERNEL_OFFS 0x1E0000
164#define CONFIG_SYS_SPI_ARGS_OFFS 0x140000
165#define CONFIG_SYS_SPI_ARGS_SIZE 0x80000
166#if defined(CONFIG_QSPI_BOOT)
167/* In SPL, use the environment and discard MMC support for space. */
168#ifdef CONFIG_SPL_BUILD
169#undef CONFIG_SPL_MMC_SUPPORT
170#undef CONFIG_SPL_MAX_SIZE
171#define CONFIG_SPL_MAX_SIZE (64 << 10) /* 64 KiB */
172#endif
173#define CONFIG_SPL_ENV_SUPPORT
174#define CONFIG_ENV_IS_IN_SPI_FLASH
175#define CONFIG_SYS_REDUNDAND_ENVIRONMENT
176#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
177#define CONFIG_ENV_SIZE (64 << 10)
178#define CONFIG_ENV_SECT_SIZE (64 << 10) /* 64 KB sectors */
179#define CONFIG_ENV_OFFSET 0x1C0000
180#define CONFIG_ENV_OFFSET_REDUND 0x1D0000
181#endif
182
247cdf04
MP
183/* SPI SPL */
184#define CONFIG_SPL_SPI_SUPPORT
fc5e2200
V
185#define CONFIG_SPL_DMA_SUPPORT
186#define CONFIG_TI_EDMA3
247cdf04
MP
187#define CONFIG_SPL_SPI_LOAD
188#define CONFIG_SPL_SPI_FLASH_SUPPORT
79b079f3 189#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
247cdf04 190
b818d9ab
TR
191#define CONFIG_SUPPORT_EMMC_BOOT
192
834e91af
DM
193/* USB xHCI HOST */
194#define CONFIG_CMD_USB
195#define CONFIG_USB_HOST
196#define CONFIG_USB_XHCI
2770448c 197#define CONFIG_USB_XHCI_DWC3
834e91af
DM
198#define CONFIG_USB_XHCI_OMAP
199#define CONFIG_USB_STORAGE
200#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
201
202#define CONFIG_OMAP_USB_PHY
203#define CONFIG_OMAP_USB2PHY2_HOST
204
7a5a3e37
KVA
205/* USB GADGET */
206#define CONFIG_USB_DWC3_PHY_OMAP
207#define CONFIG_USB_DWC3_OMAP
208#define CONFIG_USB_DWC3
209#define CONFIG_USB_DWC3_GADGET
210
211#define CONFIG_USB_GADGET
01acd6ab 212#define CONFIG_USB_GADGET_DOWNLOAD
7a5a3e37
KVA
213#define CONFIG_USB_GADGET_VBUS_DRAW 2
214#define CONFIG_G_DNL_MANUFACTURER "Texas Instruments"
be17d396
DK
215#define CONFIG_G_DNL_VENDOR_NUM 0x0451
216#define CONFIG_G_DNL_PRODUCT_NUM 0xd022
7a5a3e37
KVA
217#define CONFIG_USB_GADGET_DUALSPEED
218
219/* USB Device Firmware Update support */
01acd6ab 220#define CONFIG_USB_FUNCTION_DFU
7a5a3e37
KVA
221#define CONFIG_DFU_RAM
222#define CONFIG_CMD_DFU
223
224#define CONFIG_DFU_MMC
225#define CONFIG_DFU_RAM
5486d067 226#define CONFIG_DFU_SF
7a5a3e37 227
21914ee6
RQ
228/* SATA */
229#define CONFIG_BOARD_LATE_INIT
230#define CONFIG_CMD_SCSI
231#define CONFIG_LIBATA
232#define CONFIG_SCSI_AHCI
233#define CONFIG_SCSI_AHCI_PLAT
234#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
235#define CONFIG_SYS_SCSI_MAX_LUN 1
236#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
237 CONFIG_SYS_SCSI_MAX_LUN)
238
54a97d28 239/* NAND support */
240#ifdef CONFIG_NAND
241/* NAND: device related configs */
242#define CONFIG_SYS_NAND_PAGE_SIZE 2048
243#define CONFIG_SYS_NAND_OOBSIZE 64
244#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
245#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
246#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / \
247 CONFIG_SYS_NAND_PAGE_SIZE)
248#define CONFIG_SYS_NAND_5_ADDR_CYCLE
249/* NAND: driver related configs */
250#define CONFIG_NAND_OMAP_GPMC
251#define CONFIG_NAND_OMAP_ELM
252#define CONFIG_SYS_NAND_ONFI_DETECTION
253#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW
254#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
255#define CONFIG_SYS_NAND_ECCPOS { 2, 3, 4, 5, 6, 7, 8, 9, \
256 10, 11, 12, 13, 14, 15, 16, 17, \
257 18, 19, 20, 21, 22, 23, 24, 25, \
258 26, 27, 28, 29, 30, 31, 32, 33, \
259 34, 35, 36, 37, 38, 39, 40, 41, \
260 42, 43, 44, 45, 46, 47, 48, 49, \
261 50, 51, 52, 53, 54, 55, 56, 57, }
262#define CONFIG_SYS_NAND_ECCSIZE 512
263#define CONFIG_SYS_NAND_ECCBYTES 14
264#define MTDIDS_DEFAULT "nand0=nand.0"
265#define MTDPARTS_DEFAULT "mtdparts=nand.0:" \
266 "128k(NAND.SPL)," \
267 "128k(NAND.SPL.backup1)," \
268 "128k(NAND.SPL.backup2)," \
269 "128k(NAND.SPL.backup3)," \
270 "256k(NAND.u-boot-spl-os)," \
271 "1m(NAND.u-boot)," \
272 "128k(NAND.u-boot-env)," \
273 "128k(NAND.u-boot-env.backup1)," \
274 "8m(NAND.kernel)," \
9ddef489 275 "-(NAND.file-system)"
54a97d28 276#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x000c0000
277/* NAND: SPL related configs */
278#ifdef CONFIG_SPL_NAND_SUPPORT
279#define CONFIG_SPL_NAND_AM33XX_BCH
280#endif
281/* NAND: SPL falcon mode configs */
282#ifdef CONFIG_SPL_OS_BOOT
283#define CONFIG_CMD_SPL_NAND_OFS 0x00080000 /* os-boot params*/
284#define CONFIG_SYS_NAND_SPL_KERNEL_OFFS 0x00200000 /* kernel offset */
285#define CONFIG_CMD_SPL_WRITE_SIZE 0x2000
286#endif
287#endif /* !CONFIG_NAND */
288
9352697a 289/* Parallel NOR Support */
290#if defined(CONFIG_NOR)
291/* NOR: device related configs */
292#define CONFIG_SYS_MAX_FLASH_SECT 512
293#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
294#define CONFIG_SYS_FLASH_SIZE (64 * 1024 * 1024) /* 64 MB */
295/* #define CONFIG_INIT_IGNORE_ERROR */
296#undef CONFIG_SYS_NO_FLASH
9352697a 297#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
298#define CONFIG_SYS_FLASH_PROTECTION
299#define CONFIG_SYS_FLASH_CFI
300#define CONFIG_FLASH_CFI_DRIVER
301#define CONFIG_FLASH_CFI_MTD
302#define CONFIG_SYS_MAX_FLASH_BANKS 1
303#define CONFIG_SYS_FLASH_BASE (0x08000000)
304#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
305/* Reduce SPL size by removing unlikey targets */
306#ifdef CONFIG_NOR_BOOT
307#define CONFIG_ENV_IS_IN_FLASH
308#define CONFIG_ENV_SECT_SIZE (128 * 1024) /* 128 KiB */
309#define MTDIDS_DEFAULT "nor0=physmap-flash.0"
310#define MTDPARTS_DEFAULT "mtdparts=physmap-flash.0:" \
311 "128k(NOR.SPL)," \
312 "128k(NOR.SPL.backup1)," \
313 "128k(NOR.SPL.backup2)," \
314 "128k(NOR.SPL.backup3)," \
315 "256k(NOR.u-boot-spl-os)," \
316 "1m(NOR.u-boot)," \
317 "128k(NOR.u-boot-env)," \
318 "128k(NOR.u-boot-env.backup1)," \
319 "8m(NOR.kernel)," \
320 "-(NOR.rootfs)"
321#define CONFIG_ENV_OFFSET 0x001c0000
322#define CONFIG_ENV_OFFSET_REDUND 0x001e0000
323#endif
324#endif /* NOR support */
325
3ef5ebeb 326#endif /* __CONFIG_DRA7XX_EVM_H */