]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/katmai.h
Merge branch 'master' into next
[people/ms/u-boot.git] / include / configs / katmai.h
CommitLineData
4745acaa
SR
1/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/************************************************************************
27 * katmai.h - configuration for AMCC Katmai (440SPe)
28 ***********************************************************************/
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
83b4cfa3 32
4745acaa
SR
33/*-----------------------------------------------------------------------
34 * High Level Configuration Options
35 *----------------------------------------------------------------------*/
36#define CONFIG_KATMAI 1 /* Board is Katmai */
37#define CONFIG_4xx 1 /* ... PPC4xx family */
38#define CONFIG_440 1 /* ... PPC440 family */
39#define CONFIG_440SPE 1 /* Specifc SPe support */
4745acaa 40#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
6d0f6bcf 41#define CONFIG_SYS_4xx_RESET_TYPE 0x2 /* use chip reset on this board */
490f2040 42
5d812b8b
SR
43/*
44 * Enable this board for more than 2GB of SDRAM
45 */
46#define CONFIG_PHYS_64BIT
47#define CONFIG_VERY_BIG_RAM
5d812b8b 48
490f2040
SR
49/*
50 * Include common defines/options for all AMCC eval boards
51 */
52#define CONFIG_HOSTNAME katmai
53#include "amcc-common.h"
4745acaa 54
1a6a00dc
YT
55/*
56 * For booting 256K-paged Linux we should have 16MB of memory
57 * for Linux initial memory map
58 */
59#undef CONFIG_SYS_BOOTMAPSZ
60#define CONFIG_SYS_BOOTMAPSZ (16 << 20)
61
4745acaa 62#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
4745acaa
SR
63#undef CONFIG_SHOW_BOOT_PROGRESS
64
65/*-----------------------------------------------------------------------
66 * Base addresses -- Note these are effective addresses where the
67 * actual resources get mapped (not physical addresses)
68 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
69#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH */
70#define CONFIG_SYS_PERIPHERAL_BASE 0xa0000000 /* internal peripherals */
71#define CONFIG_SYS_ISRAM_BASE 0x90000000 /* internal SRAM */
4745acaa 72
6d0f6bcf
JCPV
73#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
74#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
75#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
4745acaa 76
6d0f6bcf
JCPV
77#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
78#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
79#define CONFIG_SYS_PCIE_BASE 0xe0000000 /* PCIe UTL regs */
4745acaa 80
6d0f6bcf
JCPV
81#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
82#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
83#define CONFIG_SYS_PCIE2_CFGBASE 0xc2000000
84#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
85#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
86#define CONFIG_SYS_PCIE2_XCFGBASE 0xc3002000
4745acaa 87
97923770 88/* base address of inbound PCIe window */
6d0f6bcf 89#define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
97923770 90
4745acaa 91/* System RAM mapped to PCI space */
6d0f6bcf
JCPV
92#define CONFIG_PCI_SYS_MEM_BUS CONFIG_SYS_SDRAM_BASE
93#define CONFIG_PCI_SYS_MEM_PHYS CONFIG_SYS_SDRAM_BASE
4745acaa
SR
94#define CONFIG_PCI_SYS_MEM_SIZE (1024 * 1024 * 1024)
95
6d0f6bcf 96#define CONFIG_SYS_ACE_BASE 0xfe000000 /* Xilinx ACE controller - Compact Flash */
4745acaa
SR
97
98/*-----------------------------------------------------------------------
99 * Initial RAM & stack pointer (placed in internal SRAM)
100 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
101#define CONFIG_SYS_TEMP_STACK_OCM 1
102#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
103#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
104#define CONFIG_SYS_INIT_RAM_END 0x2000 /* End of used area in RAM */
105#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
4745acaa 106
6d0f6bcf
JCPV
107#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
108#define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
109#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_POST_WORD_ADDR
4745acaa
SR
110
111/*-----------------------------------------------------------------------
112 * Serial Port
113 *----------------------------------------------------------------------*/
4745acaa 114#undef CONFIG_UART1_CONSOLE
6d0f6bcf 115#undef CONFIG_SYS_EXT_SERIAL_CLOCK
4745acaa
SR
116
117/*-----------------------------------------------------------------------
118 * DDR SDRAM
119 *----------------------------------------------------------------------*/
120#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
ba58e4c9 121#define SPD_EEPROM_ADDRESS {0x51, 0x52} /* SPD i2c spd addresses*/
2721a68a 122#define CONFIG_DDR_ECC 1 /* with ECC support */
845c6c95 123#define CONFIG_DDR_RQDC_FIXED 0x80000038 /* optimal value found by GDA*/
4745acaa 124#undef CONFIG_STRESS
4745acaa
SR
125
126/*-----------------------------------------------------------------------
127 * I2C
128 *----------------------------------------------------------------------*/
6d0f6bcf 129#define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed and slave address */
4745acaa
SR
130
131#define CONFIG_I2C_MULTI_BUS
6d0f6bcf 132#define CONFIG_SYS_SPD_BUS_NUM 0 /* The I2C bus for SPD */
4745acaa
SR
133
134#define IIC0_BOOTPROM_ADDR 0x50
135#define IIC0_ALT_BOOTPROM_ADDR 0x54
136
6d0f6bcf
JCPV
137#define CONFIG_SYS_I2C_MULTI_EEPROMS
138#define CONFIG_SYS_I2C_EEPROM_ADDR (0x50)
139#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
140#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
141#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
4745acaa 142
efe12bce
SR
143/* I2C bootstrap EEPROM */
144#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
145#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
146#define CONFIG_4xx_CONFIG_BLOCKSIZE 8
147
4745acaa
SR
148/* I2C RTC */
149#define CONFIG_RTC_M41T11 1
6d0f6bcf
JCPV
150#define CONFIG_SYS_RTC_BUS_NUM 1 /* The I2C bus for RTC */
151#define CONFIG_SYS_I2C_RTC_ADDR 0x68
152#define CONFIG_SYS_M41T11_BASE_YEAR 1900 /* play along with linux */
4745acaa
SR
153
154/* I2C DTT */
155#define CONFIG_DTT_ADM1021 1 /* ADM1021 temp sensor support */
6d0f6bcf 156#define CONFIG_SYS_DTT_BUS_NUM 1 /* The I2C bus for DTT */
4745acaa
SR
157/*
158 * standard dtt sensor configuration - bottom bit will determine local or
159 * remote sensor of the ADM1021, the rest determines index into
6d0f6bcf 160 * CONFIG_SYS_DTT_ADM1021 array below.
4745acaa
SR
161 */
162#define CONFIG_DTT_SENSORS { 0, 1 }
163
164/*
165 * ADM1021 temp sensor configuration (see dtt/adm1021.c for details).
166 * there will be one entry in this array for each two (dummy) sensors in
167 * CONFIG_DTT_SENSORS.
168 *
169 * For Katmai board:
170 * - only one ADM1021
171 * - i2c addr 0x18
172 * - conversion rate 0x02 = 0.25 conversions/second
173 * - ALERT ouput disabled
174 * - local temp sensor enabled, min set to 0 deg, max set to 85 deg
175 * - remote temp sensor enabled, min set to 0 deg, max set to 85 deg
176 */
6d0f6bcf 177#define CONFIG_SYS_DTT_ADM1021 { { 0x18, 0x02, 0, 1, 0, 85, 1, 0, 58} }
4745acaa
SR
178
179/*-----------------------------------------------------------------------
180 * Environment
181 *----------------------------------------------------------------------*/
5a1aceb0 182#define CONFIG_ENV_IS_IN_FLASH 1 /* Environment uses flash */
4745acaa 183
490f2040
SR
184/*
185 * Default environment variables
186 */
4745acaa 187#define CONFIG_EXTRA_ENV_SETTINGS \
490f2040
SR
188 CONFIG_AMCC_DEF_ENV \
189 CONFIG_AMCC_DEF_ENV_POWERPC \
190 CONFIG_AMCC_DEF_ENV_PPC_OLD \
191 CONFIG_AMCC_DEF_ENV_NOR_UPD \
4745acaa
SR
192 "kernel_addr=fff10000\0" \
193 "ramdisk_addr=fff20000\0" \
4745acaa 194 "kozio=bootm ffc60000\0" \
6efc1fc0 195 "pciconfighost=1\0" \
d4cb2d17 196 "pcie_mode=RP:RP:RP\0" \
4745acaa 197 ""
079a136c 198
bc234c12 199/*
490f2040 200 * Commands additional to the ones defined in amcc-common.h
bc234c12 201 */
efe12bce 202#define CONFIG_CMD_CHIP_CONFIG
bc234c12 203#define CONFIG_CMD_DATE
efe12bce
SR
204#define CONFIG_CMD_EXT2
205#define CONFIG_CMD_FAT
bc234c12 206#define CONFIG_CMD_PCI
bc234c12 207#define CONFIG_CMD_SDRAM
afe9fa59 208#define CONFIG_CMD_SNTP
4745acaa
SR
209
210#define CONFIG_IBM_EMAC4_V4 1 /* 440SPe has this EMAC version */
4745acaa
SR
211#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
212#define CONFIG_HAS_ETH0
213#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
214#define CONFIG_PHY_RESET_DELAY 1000
215#define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
216#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
4745acaa
SR
217
218/*-----------------------------------------------------------------------
219 * FLASH related
220 *----------------------------------------------------------------------*/
6d0f6bcf 221#define CONFIG_SYS_FLASH_CFI
00b1883a 222#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
223#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
224#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
4745acaa 225
6d0f6bcf
JCPV
226#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
227#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
228#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
4745acaa 229
6d0f6bcf
JCPV
230#undef CONFIG_SYS_FLASH_CHECKSUM
231#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
232#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
4745acaa 233
0e8d1586 234#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
6d0f6bcf 235#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
0e8d1586 236#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
4745acaa
SR
237
238/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
239#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
240#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
4745acaa
SR
241
242/*-----------------------------------------------------------------------
243 * PCI stuff
244 *-----------------------------------------------------------------------
245 */
246/* General PCI */
247#define CONFIG_PCI /* include pci support */
248#define CONFIG_PCI_PNP 1 /* do pci plug-and-play */
249#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
6efc1fc0 250#define CONFIG_PCI_CONFIG_HOST_BRIDGE
4745acaa
SR
251
252/* Board-specific PCI */
6d0f6bcf
JCPV
253#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
254#undef CONFIG_SYS_PCI_MASTER_INIT
4745acaa 255
6d0f6bcf
JCPV
256#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
257#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
258/* #define CONFIG_SYS_PCI_SUBSYS_ID CONFIG_SYS_PCI_SUBSYS_DEVICEID */
4745acaa
SR
259
260/*
261 * NETWORK Support (PCI):
262 */
263/* Support for Intel 82557/82559/82559ER chips. */
264#define CONFIG_EEPRO100
265
266/*-----------------------------------------------------------------------
267 * Xilinx System ACE support
268 *----------------------------------------------------------------------*/
269#define CONFIG_SYSTEMACE 1 /* Enable SystemACE support */
6d0f6bcf
JCPV
270#define CONFIG_SYS_SYSTEMACE_WIDTH 16 /* Data bus width is 16 */
271#define CONFIG_SYS_SYSTEMACE_BASE CONFIG_SYS_ACE_BASE
4745acaa
SR
272#define CONFIG_DOS_PARTITION 1
273
274/*-----------------------------------------------------------------------
275 * External Bus Controller (EBC) Setup
276 *----------------------------------------------------------------------*/
277
278/* Memory Bank 0 (Flash) initialization */
6d0f6bcf 279#define CONFIG_SYS_EBC_PB0AP (EBC_BXAP_BME_DISABLED | \
4745acaa
SR
280 EBC_BXAP_TWT_ENCODE(7) | \
281 EBC_BXAP_BCE_DISABLE | \
282 EBC_BXAP_BCT_2TRANS | \
283 EBC_BXAP_CSN_ENCODE(0) | \
284 EBC_BXAP_OEN_ENCODE(0) | \
285 EBC_BXAP_WBN_ENCODE(0) | \
286 EBC_BXAP_WBF_ENCODE(0) | \
287 EBC_BXAP_TH_ENCODE(0) | \
288 EBC_BXAP_RE_DISABLED | \
289 EBC_BXAP_SOR_DELAYED | \
290 EBC_BXAP_BEM_WRITEONLY | \
291 EBC_BXAP_PEN_DISABLED)
6d0f6bcf 292#define CONFIG_SYS_EBC_PB0CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_FLASH_BASE) | \
4745acaa
SR
293 EBC_BXCR_BS_16MB | \
294 EBC_BXCR_BU_RW | \
295 EBC_BXCR_BW_16BIT)
296
297/* Memory Bank 1 (Xilinx System ACE controller) initialization */
6d0f6bcf 298#define CONFIG_SYS_EBC_PB1AP (EBC_BXAP_BME_DISABLED | \
d2168626
SR
299 EBC_BXAP_TWT_ENCODE(4) | \
300 EBC_BXAP_BCE_DISABLE | \
301 EBC_BXAP_BCT_2TRANS | \
302 EBC_BXAP_CSN_ENCODE(0) | \
303 EBC_BXAP_OEN_ENCODE(0) | \
304 EBC_BXAP_WBN_ENCODE(0) | \
305 EBC_BXAP_WBF_ENCODE(0) | \
306 EBC_BXAP_TH_ENCODE(0) | \
307 EBC_BXAP_RE_DISABLED | \
308 EBC_BXAP_SOR_NONDELAYED | \
309 EBC_BXAP_BEM_WRITEONLY | \
310 EBC_BXAP_PEN_DISABLED)
6d0f6bcf 311#define CONFIG_SYS_EBC_PB1CR (EBC_BXCR_BAS_ENCODE(CONFIG_SYS_ACE_BASE) | \
4745acaa
SR
312 EBC_BXCR_BS_1MB | \
313 EBC_BXCR_BU_RW | \
314 EBC_BXCR_BW_16BIT)
315
316/*-------------------------------------------------------------------------
317 * Initialize EBC CONFIG -
318 * Keep the Default value, but the bit PDT which has to be set to 1 ?TBC
319 * default value : 0x07C00000 - 0 0 000 1 1 1 1 1 0000 0 00000 000000000000
320 *-------------------------------------------------------------------------*/
6d0f6bcf 321#define CONFIG_SYS_EBC_CFG (EBC_CFG_LE_UNLOCK | \
4745acaa
SR
322 EBC_CFG_PTD_ENABLE | \
323 EBC_CFG_RTC_16PERCLK | \
324 EBC_CFG_ATC_PREVIOUS | \
325 EBC_CFG_DTC_PREVIOUS | \
326 EBC_CFG_CTC_PREVIOUS | \
327 EBC_CFG_OEO_PREVIOUS | \
328 EBC_CFG_EMC_DEFAULT | \
329 EBC_CFG_PME_DISABLE | \
330 EBC_CFG_PR_16)
331
ba58e4c9
SR
332/*-----------------------------------------------------------------------
333 * GPIO Setup
334 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
335#define CONFIG_SYS_GPIO_PCIE_PRESENT0 17
336#define CONFIG_SYS_GPIO_PCIE_PRESENT1 21
337#define CONFIG_SYS_GPIO_PCIE_PRESENT2 23
338#define CONFIG_SYS_GPIO_RS232_FORCEOFF 30
339
340#define CONFIG_SYS_PFC0 (GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT0) | \
341 GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT1) | \
342 GPIO_VAL(CONFIG_SYS_GPIO_PCIE_PRESENT2) | \
343 GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF))
344#define CONFIG_SYS_GPIO_OR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
345#define CONFIG_SYS_GPIO_TCR GPIO_VAL(CONFIG_SYS_GPIO_RS232_FORCEOFF)
346#define CONFIG_SYS_GPIO_ODR 0
ba58e4c9 347
4745acaa 348#endif /* __CONFIG_H */