]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/lwmon5.h
ppc4xx: Update PMC440 config file
[people/ms/u-boot.git] / include / configs / lwmon5.h
CommitLineData
b765ffb7
SR
1/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21/************************************************************************
22 * lwmon5.h - configuration for lwmon5 board
23 ***********************************************************************/
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*-----------------------------------------------------------------------
28 * High Level Configuration Options
29 *----------------------------------------------------------------------*/
30#define CONFIG_LWMON5 1 /* Board is lwmon5 */
31#define CONFIG_440EPX 1 /* Specific PPC440EPx */
e73846b7 32#define CONFIG_440 1 /* ... PPC440 family */
b765ffb7
SR
33#define CONFIG_4xx 1 /* ... PPC4xx family */
34#define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
35
36#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
3ad63878 37#define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */
b765ffb7 38#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
b765ffb7
SR
39
40/*-----------------------------------------------------------------------
41 * Base addresses -- Note these are effective addresses where the
42 * actual resources get mapped (not physical addresses)
43 *----------------------------------------------------------------------*/
44#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
45#define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
46
47#define CFG_BOOT_BASE_ADDR 0xf0000000
48#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
9f24a808 49#define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
b765ffb7
SR
50#define CFG_MONITOR_BASE TEXT_BASE
51#define CFG_LIME_BASE_0 0xc0000000
52#define CFG_LIME_BASE_1 0xc1000000
53#define CFG_LIME_BASE_2 0xc2000000
54#define CFG_LIME_BASE_3 0xc3000000
55#define CFG_FPGA_BASE_0 0xc4000000
56#define CFG_FPGA_BASE_1 0xc4200000
57#define CFG_OCM_BASE 0xe0010000 /* ocm */
58#define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
59#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
60#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
61#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
62#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
63
64/* Don't change either of these */
65#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
66
67#define CFG_USB2D0_BASE 0xe0000100
68#define CFG_USB_DEVICE 0xe0000000
69#define CFG_USB_HOST 0xe0000400
70
71/*-----------------------------------------------------------------------
72 * Initial RAM & stack pointer
73 *----------------------------------------------------------------------*/
8f24e063
SR
74/*
75 * On LWMON5 we use D-cache as init-ram and stack pointer. We also move
76 * the POST_WORD from OCM to a 440EPx register that preserves it's
77 * content during reset (GPT0_COM6). This way we reserve the OCM (16k)
78 * for logbuffer only.
79 */
80#define CFG_INIT_RAM_DCACHE 1 /* d-cache as init ram */
81#define CFG_INIT_RAM_ADDR 0x70000000 /* DCache */
b765ffb7 82#define CFG_INIT_RAM_END (4 << 10)
8f24e063 83#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data*/
b765ffb7 84#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
8f24e063
SR
85#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
86#define CFG_POST_ALT_WORD_ADDR (CFG_PERIPHERAL_BASE + GPT0_COMP6)
87 /* unused GPT0 COMP reg */
b765ffb7
SR
88
89/*-----------------------------------------------------------------------
90 * Serial Port
91 *----------------------------------------------------------------------*/
92#undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
93#define CONFIG_BAUDRATE 115200
94#define CONFIG_SERIAL_MULTI 1
95/* define this if you want console on UART1 */
96#define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
97
98#define CFG_BAUDRATE_TABLE \
99 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
100
101/*-----------------------------------------------------------------------
102 * Environment
103 *----------------------------------------------------------------------*/
104#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
105
106/*-----------------------------------------------------------------------
107 * FLASH related
108 *----------------------------------------------------------------------*/
109#define CFG_FLASH_CFI /* The flash is CFI compatible */
110#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
111
9f24a808
SR
112#define CFG_FLASH0 0xFC000000
113#define CFG_FLASH1 0xF8000000
114#define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
b765ffb7 115
9f24a808 116#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
b765ffb7
SR
117#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
118
119#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
120#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
121
122#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
123#define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
124
125#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
126#define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
127
1636d1c8 128#define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
b765ffb7
SR
129#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
130#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
131
132/* Address and size of Redundant Environment Sector */
133#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
134#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
135
136/*-----------------------------------------------------------------------
137 * DDR SDRAM
138 *----------------------------------------------------------------------*/
139#define CFG_MBYTES_SDRAM (256) /* 256MB */
140#define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
141#define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
142#if 0 /* test-only: disable ECC for now */
143#define CONFIG_DDR_ECC 1 /* enable ECC */
3e4c90c6
SR
144#define CFG_POST_ECC_ON CFG_POST_ECC
145#else
146#define CFG_POST_ECC_ON 0
147#endif
531e3e8b
PK
148
149/* POST support */
75e1a84d 150#define CONFIG_POST (CFG_POST_CACHE | \
3e4c90c6 151 CFG_POST_CPU | \
75e1a84d 152 CFG_POST_ECC_ON | \
3e4c90c6 153 CFG_POST_ETHER | \
75e1a84d
SR
154 CFG_POST_FPU | \
155 CFG_POST_I2C | \
156 CFG_POST_MEMORY | \
157 CFG_POST_RTC | \
158 CFG_POST_SPR | \
159 CFG_POST_UART)
3e4c90c6 160
42d55ea0 161#define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */
3e4c90c6
SR
162#define CONFIG_LOGBUFFER
163#define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
b765ffb7
SR
164
165/*-----------------------------------------------------------------------
166 * I2C
167 *----------------------------------------------------------------------*/
168#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
169#undef CONFIG_SOFT_I2C /* I2C bit-banged */
c25dd8fc 170#define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
b765ffb7
SR
171#define CFG_I2C_SLAVE 0x7F
172
c25dd8fc
SR
173#define CFG_I2C_EEPROM_ADDR 0x53 /* EEPROM AT24C128 */
174#define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
175#define CFG_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel AT24C128 has */
176 /* 64 byte page write mode using*/
177 /* last 6 bits of the address */
178#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
b765ffb7 179#define CFG_EEPROM_PAGE_WRITE_ENABLE
b765ffb7
SR
180
181#define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
182#define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
3ad63878 183#define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
b765ffb7 184
3ad63878
SR
185#define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
186#if 0
187#define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
188#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
189#define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
190#endif
191
192#define CONFIG_PREBOOT "setenv bootdelay 15"
b765ffb7
SR
193
194#undef CONFIG_BOOTARGS
195
196#define CONFIG_EXTRA_ENV_SETTINGS \
197 "hostname=lwmon5\0" \
198 "netdev=eth0\0" \
5d187430 199 "unlock=yes\0" \
3e4c90c6 200 "logversion=2\0" \
b765ffb7
SR
201 "nfsargs=setenv bootargs root=/dev/nfs rw " \
202 "nfsroot=${serverip}:${rootpath}\0" \
203 "ramargs=setenv bootargs root=/dev/ram rw\0" \
204 "addip=setenv bootargs ${bootargs} " \
205 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
206 ":${hostname}:${netdev}:off panic=1\0" \
207 "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
04625764
SR
208 "addmisc=setenv bootargs ${bootargs} rtc-pcf8563.probe=0,0x51\0"\
209 "flash_nfs=run nfsargs addip addtty addmisc;" \
b765ffb7 210 "bootm ${kernel_addr}\0" \
04625764 211 "flash_self=run ramargs addip addtty addmisc;" \
b765ffb7 212 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
04625764
SR
213 "net_nfs=tftp 200000 ${bootfile};" \
214 "run nfsargs addip addtty addmisc;bootm\0" \
b765ffb7
SR
215 "rootpath=/opt/eldk/ppc_4xxFP\0" \
216 "bootfile=/tftpboot/lwmon5/uImage\0" \
217 "kernel_addr=FC000000\0" \
218 "ramdisk_addr=FC180000\0" \
219 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
220 "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
221 "cp.b 200000 FFF80000 80000\0" \
222 "upd=run load;run update\0" \
334043f6
SR
223 "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
224 "autoscr 200000\0" \
b765ffb7
SR
225 ""
226#define CONFIG_BOOTCOMMAND "run flash_self"
227
228#if 0
229#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
230#else
231#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
232#endif
233
234#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
235#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
236
237#define CONFIG_IBM_EMAC4_V4 1
238#define CONFIG_MII 1 /* MII PHY management */
239#define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
240
241#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
3ad63878 242#define CONFIG_PHY_RESET_DELAY 300
b765ffb7
SR
243
244#define CONFIG_HAS_ETH0
245#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
246
247#define CONFIG_NET_MULTI 1
248#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
249#define CONFIG_PHY1_ADDR 1
250
251/* USB */
252#ifdef CONFIG_440EPX
253#define CONFIG_USB_OHCI
254#define CONFIG_USB_STORAGE
255
256/* Comment this out to enable USB 1.1 device */
257#define USB_2_0_DEVICE
258
b765ffb7
SR
259#endif /* CONFIG_440EPX */
260
261/* Partitions */
262#define CONFIG_MAC_PARTITION
263#define CONFIG_DOS_PARTITION
264#define CONFIG_ISO_PARTITION
265
079a136c
JL
266/*
267 * BOOTP options
268 */
269#define CONFIG_BOOTP_BOOTFILESIZE
270#define CONFIG_BOOTP_BOOTPATH
271#define CONFIG_BOOTP_GATEWAY
272#define CONFIG_BOOTP_HOSTNAME
b765ffb7 273
a22d4da9
JL
274/*
275 * Command line configuration.
276 */
277#include <config_cmd_default.h>
278
279#define CONFIG_CMD_ASKENV
280#define CONFIG_CMD_DATE
281#define CONFIG_CMD_DHCP
282#define CONFIG_CMD_DIAG
283#define CONFIG_CMD_EEPROM
284#define CONFIG_CMD_ELF
285#define CONFIG_CMD_FAT
286#define CONFIG_CMD_I2C
287#define CONFIG_CMD_IRQ
3b3bff4c 288#define CONFIG_CMD_LOG
a22d4da9
JL
289#define CONFIG_CMD_MII
290#define CONFIG_CMD_NET
291#define CONFIG_CMD_NFS
292#define CONFIG_CMD_PCI
293#define CONFIG_CMD_PING
294#define CONFIG_CMD_REGINFO
295#define CONFIG_CMD_SDRAM
b765ffb7 296
a22d4da9
JL
297#ifdef CONFIG_440EPX
298#define CONFIG_CMD_USB
299#endif
b765ffb7
SR
300
301/*-----------------------------------------------------------------------
302 * Miscellaneous configurable options
303 *----------------------------------------------------------------------*/
a22d4da9
JL
304#define CONFIG_SUPPORT_VFAT
305
b765ffb7
SR
306#define CFG_LONGHELP /* undef to save memory */
307#define CFG_PROMPT "=> " /* Monitor Command Prompt */
a22d4da9 308#if defined(CONFIG_CMD_KGDB)
b765ffb7
SR
309#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
310#else
311#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
312#endif
313#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
314#define CFG_MAXARGS 16 /* max number of command args */
315#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
316
317#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
318#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
319
320#define CFG_LOAD_ADDR 0x100000 /* default load address */
321#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
322
323#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
324
325#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
326#define CONFIG_LOOPW 1 /* enable loopw command */
327#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
328#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
329#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
330
331/*-----------------------------------------------------------------------
332 * PCI stuff
333 *----------------------------------------------------------------------*/
334/* General PCI */
335#define CONFIG_PCI /* include pci support */
336#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
337#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
338#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
339
340/* Board-specific PCI */
b765ffb7
SR
341#define CFG_PCI_TARGET_INIT
342#define CFG_PCI_MASTER_INIT
343
344#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
345#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
346
87c1833a
SR
347#if 0
348/*
349 * ToDo: Watchdog is not test fully, so exclude it for now
350 */
b765ffb7 351#define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
87c1833a 352#endif
b765ffb7
SR
353
354/*
355 * For booting Linux, the board info and command line data
356 * have to be in the first 8 MB of memory, since this is
357 * the maximum mapped by the Linux kernel during initialization.
358 */
359#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
360
361/*-----------------------------------------------------------------------
362 * External Bus Controller (EBC) Setup
363 *----------------------------------------------------------------------*/
364#define CFG_FLASH CFG_FLASH_BASE
365
366/* Memory Bank 0 (NOR-FLASH) initialization */
367#define CFG_EBC_PB0AP 0x03050200
9f24a808 368#define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
b765ffb7
SR
369
370/* Memory Bank 1 (Lime) initialization */
371#define CFG_EBC_PB1AP 0x01004380
372#define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
373
374/* Memory Bank 2 (FPGA) initialization */
375#define CFG_EBC_PB2AP 0x01004400
376#define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
377
378/* Memory Bank 3 (FPGA2) initialization */
379#define CFG_EBC_PB3AP 0x01004400
380#define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
381
382#define CFG_EBC_CFG 0xb8400000
383
04e6c38b
SR
384/*-----------------------------------------------------------------------
385 * Graphics (Fujitsu Lime)
386 *----------------------------------------------------------------------*/
387/* SDRAM Clock frequency adjustment register */
b66091de
AG
388#define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
389/* Lime Clock frequency is to set 100MHz */
390#define CFG_LIME_CLOCK_100MHZ 0x00000
391#if 0
392/* Lime Clock frequency for 133MHz */
04e6c38b 393#define CFG_LIME_CLOCK_133MHZ 0x10000
b66091de 394#endif
04e6c38b
SR
395
396/* SDRAM Parameter register */
397#define CFG_LIME_MMR 0xC1FCFFFC
b66091de
AG
398/* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
399 and pixel flare on display when 133MHz was configured. According to
400 SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
401#ifdef CFG_LIME_CLOCK_133MHZ
402#define CFG_LIME_MMR_VALUE 0x414FB7F3
403#else
04e6c38b 404#define CFG_LIME_MMR_VALUE 0x414FB7F2
b66091de 405#endif
04e6c38b 406
b765ffb7
SR
407/*-----------------------------------------------------------------------
408 * GPIO Setup
409 *----------------------------------------------------------------------*/
410#define CFG_GPIO_PHY1_RST 12
411#define CFG_GPIO_FLASH_WP 14
412#define CFG_GPIO_PHY0_RST 22
c25dd8fc
SR
413#define CFG_GPIO_EEPROM_EXT_WP 55
414#define CFG_GPIO_EEPROM_INT_WP 57
b765ffb7
SR
415#define CFG_GPIO_LIME_S 59
416#define CFG_GPIO_LIME_RST 60
d7bfa620 417#define CFG_GPIO_WATCHDOG 63
b765ffb7
SR
418
419/*-----------------------------------------------------------------------
420 * PPC440 GPIO Configuration
421 */
aee747f1 422#define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
b765ffb7
SR
423{ \
424/* GPIO Core 0 */ \
425{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
426{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
427{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
428{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
429{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
430{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
431{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
432{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
433{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
434{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
435{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
436{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
437{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
438{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
439{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
20d500d5 440{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO15 */ \
1636d1c8 441{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
b765ffb7
SR
442{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
443{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
444{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
445{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
446{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
447{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
448{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
449{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
450{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
451{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
452{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
453{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
454{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
455{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
456{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
457}, \
458{ \
459/* GPIO Core 1 */ \
460{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
461{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
462{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
463{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
464{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
465{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
466{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
467{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
468{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
469{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
470{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
471{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
472{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
473{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
474{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
475{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
476{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
477{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
04e6c38b 478{GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
b765ffb7
SR
479{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
480{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
20d500d5 481{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
b765ffb7
SR
482{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
483{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
484{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
485{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
3e954beb 486{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
b765ffb7
SR
487{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
488{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
489{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
490{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
491{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
492} \
493}
494
b765ffb7
SR
495/*
496 * Internal Definitions
497 *
498 * Boot Flags
499 */
500#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
501#define BOOTFLAG_WARM 0x02 /* Software reboot */
502
a22d4da9 503#if defined(CONFIG_CMD_KGDB)
b765ffb7
SR
504#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
505#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
506#endif
507#endif /* __CONFIG_H */