]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/m53evk.h
common: Move CONFIG_BOOTARGS to Kconfig
[people/ms/u-boot.git] / include / configs / m53evk.h
CommitLineData
0f83b365 1/*
2a4058c2 2 * Aries M53 configuration
0f83b365
MV
3 * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de>
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
0f83b365
MV
6 */
7
8#ifndef __M53EVK_CONFIG_H__
9#define __M53EVK_CONFIG_H__
10
0f83b365 11#define CONFIG_MXC_GPIO
0f83b365
MV
12
13#include <asm/arch/imx-regs.h>
14
0f83b365 15#define CONFIG_REVISION_TAG
18fb0e3c 16#define CONFIG_SYS_FSL_CLK
0f83b365 17
62d3c2d6
MV
18#define CONFIG_TIMESTAMP /* Print image info with timestamp */
19
0f83b365
MV
20/*
21 * Memory configurations
22 */
23#define CONFIG_NR_DRAM_BANKS 2
24#define PHYS_SDRAM_1 CSD0_BASE_ADDR
97334c66 25#define PHYS_SDRAM_1_SIZE (gd->bd->bi_dram[0].size)
0f83b365 26#define PHYS_SDRAM_2 CSD1_BASE_ADDR
97334c66
MV
27#define PHYS_SDRAM_2_SIZE (gd->bd->bi_dram[1].size)
28#define PHYS_SDRAM_SIZE (gd->ram_size)
0f83b365
MV
29#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
30#define CONFIG_SYS_MEMTEST_START 0x70000000
2f844e76 31#define CONFIG_SYS_MEMTEST_END 0x8ff00000
0f83b365
MV
32
33#define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1)
34#define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR)
35#define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE)
36
37#define CONFIG_SYS_INIT_SP_OFFSET \
38 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
39#define CONFIG_SYS_INIT_SP_ADDR \
40 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
41
42#define CONFIG_SYS_TEXT_BASE 0x71000000
43
44/*
45 * U-Boot general configurations
46 */
47#define CONFIG_SYS_LONGHELP
0f83b365
MV
48#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
49#define CONFIG_SYS_PBSIZE \
50 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
51 /* Print buffer size */
52#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
53#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
54 /* Boot argument buffer size */
0f83b365
MV
55#define CONFIG_AUTO_COMPLETE /* Command auto complete */
56#define CONFIG_CMDLINE_EDITING /* Command history etc */
0f83b365
MV
57
58/*
59 * Serial Driver
60 */
61#define CONFIG_MXC_UART
62#define CONFIG_MXC_UART_BASE UART2_BASE
63#define CONFIG_CONS_INDEX 1
0f83b365
MV
64
65/*
66 * MMC Driver
67 */
68#ifdef CONFIG_CMD_MMC
0f83b365
MV
69#define CONFIG_FSL_ESDHC
70#define CONFIG_SYS_FSL_ESDHC_ADDR 0
71#define CONFIG_SYS_FSL_ESDHC_NUM 1
72#endif
73
74/*
75 * NAND
76 */
77#define CONFIG_ENV_SIZE (16 * 1024)
78#ifdef CONFIG_CMD_NAND
79#define CONFIG_SYS_MAX_NAND_DEVICE 1
80#define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR_AXI
81#define CONFIG_NAND_MXC
82#define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR_AXI
83#define CONFIG_MXC_NAND_IP_REGS_BASE NFC_BASE_ADDR
84#define CONFIG_SYS_NAND_LARGEPAGE
85#define CONFIG_MXC_NAND_HWECC
86#define CONFIG_SYS_NAND_USE_FLASH_BBT
87
88/* Environment is in NAND */
0f83b365
MV
89#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
90#define CONFIG_ENV_SECT_SIZE (128 * 1024)
fc23b530
MV
91#define CONFIG_ENV_RANGE (4 * CONFIG_ENV_SECT_SIZE)
92#define CONFIG_ENV_OFFSET (8 * CONFIG_ENV_SECT_SIZE) /* 1 MiB */
0f83b365
MV
93#define CONFIG_ENV_OFFSET_REDUND \
94 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
95
0f83b365
MV
96#define CONFIG_MTD_DEVICE
97#define CONFIG_MTD_PARTITIONS
8331273c 98#define MTDIDS_DEFAULT "nand0=mxc_nand"
0f83b365 99#define MTDPARTS_DEFAULT \
8331273c 100 "mtdparts=mxc_nand:" \
fc23b530
MV
101 "1024k(u-boot)," \
102 "512k(env1)," \
103 "512k(env2)," \
104 "14m(boot)," \
105 "240m(data)," \
106 "-@2048k(UBI)"
0f83b365
MV
107#endif
108
109/*
110 * Ethernet on SOC (FEC)
111 */
112#ifdef CONFIG_CMD_NET
113#define CONFIG_FEC_MXC
114#define IMX_FEC_BASE FEC_BASE_ADDR
115#define CONFIG_FEC_MXC_PHYADDR 0x0
116#define CONFIG_MII
117#define CONFIG_DISCOVER_PHY
118#define CONFIG_FEC_XCV_TYPE RMII
85d8a5fc 119#define CONFIG_ETHPRIME "FEC0"
0f83b365
MV
120#endif
121
122/*
123 * I2C
124 */
125#ifdef CONFIG_CMD_I2C
b089d039 126#define CONFIG_SYS_I2C
127#define CONFIG_SYS_I2C_MXC
03544c66
AA
128#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
129#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 130#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
25fe0572 131#define CONFIG_SYS_RTC_BUS_NUM 1 /* I2C2 */
0f83b365
MV
132#endif
133
134/*
135 * RTC
136 */
137#ifdef CONFIG_CMD_DATE
138#define CONFIG_RTC_M41T62
139#define CONFIG_SYS_I2C_RTC_ADDR 0x68
140#define CONFIG_SYS_M41T11_BASE_YEAR 2000
141#endif
142
143/*
144 * USB
145 */
146#ifdef CONFIG_CMD_USB
0f83b365 147#define CONFIG_USB_EHCI_MX5
0f83b365
MV
148#define CONFIG_USB_HOST_ETHER
149#define CONFIG_USB_ETHER_ASIX
a743415f 150#define CONFIG_USB_ETHER_MCS7830
0f83b365
MV
151#define CONFIG_USB_ETHER_SMSC95XX
152#define CONFIG_MXC_USB_PORT 1
153#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
154#define CONFIG_MXC_USB_FLAGS 0
155#endif
156
157/*
158 * SATA
159 */
160#ifdef CONFIG_CMD_SATA
161#define CONFIG_DWC_AHSATA
162#define CONFIG_SYS_SATA_MAX_DEVICE 1
163#define CONFIG_DWC_AHSATA_PORT_ID 0
164#define CONFIG_DWC_AHSATA_BASE_ADDR SATA_BASE_ADDR
165#define CONFIG_LBA48
166#define CONFIG_LIBATA
167#endif
168
502a710f
MV
169/*
170 * LCD
171 */
172#ifdef CONFIG_VIDEO
173#define CONFIG_VIDEO_IPUV3
502a710f 174#define CONFIG_VIDEO_BMP_RLE8
62d3c2d6 175#define CONFIG_VIDEO_BMP_GZIP
502a710f 176#define CONFIG_SPLASH_SCREEN
62d3c2d6
MV
177#define CONFIG_SPLASHIMAGE_GUARD
178#define CONFIG_SPLASH_SCREEN_ALIGN
502a710f
MV
179#define CONFIG_BMP_16BPP
180#define CONFIG_VIDEO_LOGO
62d3c2d6
MV
181#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20)
182#define CONFIG_IPUV3_CLK 200000000
502a710f
MV
183#endif
184
0f83b365
MV
185/*
186 * Boot Linux
187 */
188#define CONFIG_CMDLINE_TAG
189#define CONFIG_INITRD_TAG
190#define CONFIG_REVISION_TAG
191#define CONFIG_SETUP_MEMORY_TAGS
85d8a5fc 192#define CONFIG_BOOTFILE "fitImage"
0f83b365 193#define CONFIG_LOADADDR 0x70800000
85d8a5fc 194#define CONFIG_BOOTCOMMAND "run mmc_mmc"
0f83b365 195#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
0f83b365
MV
196
197/*
198 * NAND SPL
199 */
0f83b365
MV
200#define CONFIG_SPL_FRAMEWORK
201#define CONFIG_SPL_TARGET "u-boot-with-nand-spl.imx"
0f83b365
MV
202#define CONFIG_SPL_TEXT_BASE 0x70008000
203#define CONFIG_SPL_PAD_TO 0x8000
204#define CONFIG_SPL_STACK 0x70004000
0f83b365
MV
205
206#define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
207#define CONFIG_SYS_NAND_PAGE_SIZE 2048
208#define CONFIG_SYS_NAND_OOBSIZE 64
209#define CONFIG_SYS_NAND_PAGE_COUNT 64
210#define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024)
211#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
212
85d8a5fc
LR
213/*
214 * Extra Environments
215 */
216#define CONFIG_PREBOOT "run try_bootscript"
217#define CONFIG_HOSTNAME m53evk
218
219#define CONFIG_EXTRA_ENV_SETTINGS \
220 "consdev=ttymxc1\0" \
221 "baudrate=115200\0" \
222 "bootscript=boot.scr\0" \
223 "bootdev=/dev/mmcblk0p1\0" \
224 "rootdev=/dev/mmcblk0p2\0" \
225 "netdev=eth0\0" \
226 "rootpath=/opt/eldk-5.5/armv7a-hf/rootfs-qte-sdk\0" \
227 "kernel_addr_r=0x72000000\0" \
228 "addcons=" \
229 "setenv bootargs ${bootargs} " \
230 "console=${consdev},${baudrate}\0" \
231 "addip=" \
232 "setenv bootargs ${bootargs} " \
233 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
234 "${netmask}:${hostname}:${netdev}:off\0" \
235 "addmisc=" \
236 "setenv bootargs ${bootargs} ${miscargs}\0" \
237 "adddfltmtd=" \
238 "if test \"x${mtdparts}\" == \"x\" ; then " \
239 "mtdparts default ; " \
240 "fi\0" \
241 "addmtd=" \
242 "run adddfltmtd ; " \
243 "setenv bootargs ${bootargs} ${mtdparts}\0" \
244 "addargs=run addcons addmtd addmisc\0" \
245 "mmcload=" \
246 "mmc rescan ; " \
febae49a 247 "load mmc 0:1 ${kernel_addr_r} ${bootfile}\0" \
85d8a5fc
LR
248 "ubiload=" \
249 "ubi part UBI ; ubifsmount ubi0:rootfs ; " \
250 "ubifsload ${kernel_addr_r} /boot/${bootfile}\0" \
251 "netload=" \
252 "tftp ${kernel_addr_r} ${hostname}/${bootfile}\0" \
253 "miscargs=nohlt panic=1\0" \
254 "mmcargs=setenv bootargs root=${rootdev} rw rootwait\0" \
255 "ubiargs=" \
256 "setenv bootargs ubi.mtd=5 " \
257 "root=ubi0:rootfs rootfstype=ubifs\0" \
258 "nfsargs=" \
259 "setenv bootargs root=/dev/nfs rw " \
260 "nfsroot=${serverip}:${rootpath},v3,tcp\0" \
261 "mmc_mmc=" \
262 "run mmcload mmcargs addargs ; " \
263 "bootm ${kernel_addr_r}\0" \
264 "mmc_ubi=" \
265 "run mmcload ubiargs addargs ; " \
266 "bootm ${kernel_addr_r}\0" \
267 "mmc_nfs=" \
268 "run mmcload nfsargs addip addargs ; " \
269 "bootm ${kernel_addr_r}\0" \
270 "ubi_mmc=" \
271 "run ubiload mmcargs addargs ; " \
272 "bootm ${kernel_addr_r}\0" \
273 "ubi_ubi=" \
274 "run ubiload ubiargs addargs ; " \
275 "bootm ${kernel_addr_r}\0" \
276 "ubi_nfs=" \
277 "run ubiload nfsargs addip addargs ; " \
278 "bootm ${kernel_addr_r}\0" \
279 "net_mmc=" \
280 "run netload mmcargs addargs ; " \
281 "bootm ${kernel_addr_r}\0" \
282 "net_ubi=" \
283 "run netload ubiargs addargs ; " \
284 "bootm ${kernel_addr_r}\0" \
285 "net_nfs=" \
286 "run netload nfsargs addip addargs ; " \
287 "bootm ${kernel_addr_r}\0" \
288 "try_bootscript=" \
289 "mmc rescan;" \
14b256e5 290 "if test -e mmc 0:1 ${bootscript} ; then " \
febae49a 291 "if load mmc 0:1 ${kernel_addr_r} ${bootscript};" \
252499e6
MV
292 "then ; " \
293 "echo Running bootscript... ; " \
294 "source ${kernel_addr_r} ; " \
14b256e5 295 "fi ; " \
85d8a5fc
LR
296 "fi\0"
297
0f83b365 298#endif /* __M53EVK_CONFIG_H__ */