]>
Commit | Line | Data |
---|---|---|
bc8f8c26 IY |
1 | /* |
2 | * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. | |
3 | * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com | |
4 | * | |
5 | * | |
1a459660 | 6 | * SPDX-License-Identifier: GPL-2.0+ |
bc8f8c26 IY |
7 | */ |
8 | ||
9 | #ifndef __CONFIG_H | |
10 | #define __CONFIG_H | |
11 | ||
fdfaa29e KP |
12 | #define CONFIG_DISPLAY_BOARDINFO |
13 | ||
bc8f8c26 IY |
14 | /* |
15 | * High Level Configuration Options | |
16 | */ | |
17 | #define CONFIG_E300 1 /* E300 family */ | |
8afad91f | 18 | #define CONFIG_MPC830x 1 /* MPC830x family */ |
bc8f8c26 IY |
19 | #define CONFIG_MPC8308 1 /* MPC8308 CPU specific */ |
20 | #define CONFIG_MPC8308_P1M 1 /* mpc8308_p1m board specific */ | |
21 | ||
2ae18241 WD |
22 | #ifndef CONFIG_SYS_TEXT_BASE |
23 | #define CONFIG_SYS_TEXT_BASE 0xFC000000 | |
24 | #endif | |
25 | ||
bc8f8c26 IY |
26 | /* |
27 | * On-board devices | |
28 | * | |
29 | * TSECs | |
30 | */ | |
31 | #define CONFIG_TSEC1 | |
32 | #define CONFIG_TSEC2 | |
33 | ||
34 | /* | |
35 | * System Clock Setup | |
36 | */ | |
37 | #define CONFIG_83XX_CLKIN 33333333 /* in Hz */ | |
38 | #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN | |
39 | ||
40 | /* | |
41 | * Hardware Reset Configuration Word | |
42 | * if CLKIN is 66.66MHz, then | |
43 | * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz | |
44 | * We choose the A type silicon as default, so the core is 400Mhz. | |
45 | */ | |
46 | #define CONFIG_SYS_HRCW_LOW (\ | |
47 | HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\ | |
48 | HRCWL_DDR_TO_SCB_CLK_2X1 |\ | |
49 | HRCWL_SVCOD_DIV_2 |\ | |
50 | HRCWL_CSB_TO_CLKIN_4X1 |\ | |
51 | HRCWL_CORE_TO_CSB_3X1) | |
52 | /* | |
53 | * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits | |
54 | * in 8308's HRCWH according to the manual, but original Freescale's | |
55 | * code has them and I've expirienced some problems using the board | |
56 | * with BDI3000 attached when I've tried to set these bits to zero | |
57 | * (UART doesn't work after the 'reset run' command). | |
58 | */ | |
59 | #define CONFIG_SYS_HRCW_HIGH (\ | |
60 | HRCWH_PCI_HOST |\ | |
61 | HRCWH_PCI1_ARBITER_ENABLE |\ | |
62 | HRCWH_CORE_ENABLE |\ | |
63 | HRCWH_FROM_0X00000100 |\ | |
64 | HRCWH_BOOTSEQ_DISABLE |\ | |
65 | HRCWH_SW_WATCHDOG_DISABLE |\ | |
66 | HRCWH_ROM_LOC_LOCAL_16BIT |\ | |
67 | HRCWH_RL_EXT_LEGACY |\ | |
68 | HRCWH_TSEC1M_IN_MII |\ | |
69 | HRCWH_TSEC2M_IN_MII |\ | |
70 | HRCWH_BIG_ENDIAN) | |
71 | ||
72 | /* | |
73 | * System IO Config | |
74 | */ | |
75 | #define CONFIG_SYS_SICRH (\ | |
76 | SICRH_ESDHC_A_GPIO |\ | |
77 | SICRH_ESDHC_B_GPIO |\ | |
78 | SICRH_ESDHC_C_GTM |\ | |
79 | SICRH_GPIO_A_TSEC2 |\ | |
80 | SICRH_GPIO_B_TSEC2_TX_CLK |\ | |
81 | SICRH_IEEE1588_A_GPIO |\ | |
82 | SICRH_USB |\ | |
83 | SICRH_GTM_GPIO |\ | |
84 | SICRH_IEEE1588_B_GPIO |\ | |
85 | SICRH_ETSEC2_CRS |\ | |
86 | SICRH_GPIOSEL_1 |\ | |
87 | SICRH_TMROBI_V3P3 |\ | |
88 | SICRH_TSOBI1_V3P3 |\ | |
89 | SICRH_TSOBI2_V3P3) /* 0xf577d100 */ | |
90 | #define CONFIG_SYS_SICRL (\ | |
91 | SICRL_SPI_PF0 |\ | |
92 | SICRL_UART_PF0 |\ | |
93 | SICRL_IRQ_PF0 |\ | |
94 | SICRL_I2C2_PF0 |\ | |
95 | SICRL_ETSEC1_TX_CLK) /* 0x00000000 */ | |
96 | ||
97 | #define CONFIG_SYS_GPIO1_PRELIM | |
98 | /* GPIO Default input/output settings */ | |
99 | #define CONFIG_SYS_GPIO1_DIR 0x7AAF8C00 | |
100 | /* | |
101 | * Default GPIO values: | |
102 | * LED#1 enabled; WLAN enabled; Both COM LED on (orange) | |
103 | */ | |
104 | #define CONFIG_SYS_GPIO1_DAT 0x08008C00 | |
105 | ||
106 | /* | |
107 | * IMMR new address | |
108 | */ | |
109 | #define CONFIG_SYS_IMMR 0xE0000000 | |
110 | ||
111 | /* | |
112 | * SERDES | |
113 | */ | |
114 | #define CONFIG_FSL_SERDES | |
115 | #define CONFIG_FSL_SERDES1 0xe3000 | |
116 | ||
117 | /* | |
118 | * Arbiter Setup | |
119 | */ | |
120 | #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */ | |
121 | #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */ | |
122 | #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */ | |
123 | ||
124 | /* | |
125 | * DDR Setup | |
126 | */ | |
127 | #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */ | |
128 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE | |
129 | #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE | |
130 | #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05 | |
131 | #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \ | |
132 | | DDRCDR_PZ_LOZ \ | |
133 | | DDRCDR_NZ_LOZ \ | |
134 | | DDRCDR_ODT \ | |
135 | | DDRCDR_Q_DRN) | |
136 | /* 0x7b880001 */ | |
137 | /* | |
138 | * Manually set up DDR parameters | |
139 | * consist of two chips HY5PS12621BFP-C4 from HYNIX | |
140 | */ | |
141 | ||
142 | #define CONFIG_SYS_DDR_SIZE 128 /* MB */ | |
143 | ||
144 | #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 | |
145 | #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \ | |
2fef4020 JH |
146 | | CSCONFIG_ODT_RD_NEVER \ |
147 | | CSCONFIG_ODT_WR_ONLY_CURRENT \ | |
148 | | CSCONFIG_ROW_BIT_13 \ | |
149 | | CSCONFIG_COL_BIT_10) | |
150 | /* 0x80010102 */ | |
bc8f8c26 IY |
151 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 |
152 | #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \ | |
153 | | (0 << TIMING_CFG0_WRT_SHIFT) \ | |
154 | | (0 << TIMING_CFG0_RRT_SHIFT) \ | |
155 | | (0 << TIMING_CFG0_WWT_SHIFT) \ | |
156 | | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \ | |
157 | | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \ | |
158 | | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \ | |
159 | | (2 << TIMING_CFG0_MRS_CYC_SHIFT)) | |
160 | /* 0x00220802 */ | |
161 | #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \ | |
162 | | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \ | |
163 | | (2 << TIMING_CFG1_ACTTORW_SHIFT) \ | |
164 | | (5 << TIMING_CFG1_CASLAT_SHIFT) \ | |
165 | | (6 << TIMING_CFG1_REFREC_SHIFT) \ | |
166 | | (2 << TIMING_CFG1_WRREC_SHIFT) \ | |
167 | | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \ | |
168 | | (2 << TIMING_CFG1_WRTORD_SHIFT)) | |
169 | /* 0x27256222 */ | |
170 | #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \ | |
171 | | (4 << TIMING_CFG2_CPO_SHIFT) \ | |
172 | | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \ | |
173 | | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \ | |
174 | | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \ | |
175 | | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \ | |
176 | | (5 << TIMING_CFG2_FOUR_ACT_SHIFT)) | |
177 | /* 0x121048c5 */ | |
178 | #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \ | |
179 | | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT)) | |
180 | /* 0x03600100 */ | |
181 | #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \ | |
182 | | SDRAM_CFG_SDRAM_TYPE_DDR2 \ | |
2fef4020 | 183 | | SDRAM_CFG_DBW_32) |
bc8f8c26 IY |
184 | /* 0x43080000 */ |
185 | ||
186 | #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */ | |
187 | #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \ | |
188 | | (0x0232 << SDRAM_MODE_SD_SHIFT)) | |
189 | /* ODT 150ohm CL=3, AL=1 on SDRAM */ | |
190 | #define CONFIG_SYS_DDR_MODE2 0x00000000 | |
191 | ||
192 | /* | |
193 | * Memory test | |
194 | */ | |
195 | #define CONFIG_SYS_MEMTEST_START 0x00001000 /* memtest region */ | |
196 | #define CONFIG_SYS_MEMTEST_END 0x07f00000 | |
197 | ||
198 | /* | |
199 | * The reserved memory | |
200 | */ | |
14d0a02a | 201 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
bc8f8c26 IY |
202 | |
203 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ | |
204 | #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */ | |
205 | ||
206 | /* | |
207 | * Initial RAM Base Address Setup | |
208 | */ | |
209 | #define CONFIG_SYS_INIT_RAM_LOCK 1 | |
210 | #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */ | |
80ae4df9 | 211 | #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */ |
bc8f8c26 | 212 | #define CONFIG_SYS_GBL_DATA_OFFSET \ |
25ddd1fb | 213 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
bc8f8c26 IY |
214 | |
215 | /* | |
216 | * Local Bus Configuration & Clock Setup | |
217 | */ | |
218 | #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP | |
219 | #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2 | |
220 | #define CONFIG_SYS_LBC_LBCR 0x00040000 | |
221 | ||
222 | /* | |
223 | * FLASH on the Local Bus | |
224 | */ | |
225 | #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */ | |
226 | #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */ | |
227 | #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT | |
228 | ||
229 | #define CONFIG_SYS_FLASH_BASE 0xFC000000 /* FLASH base address */ | |
230 | #define CONFIG_SYS_FLASH_SIZE 64 /* FLASH size is 64M */ | |
231 | #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */ | |
232 | ||
233 | /* Window base at flash base */ | |
234 | #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE | |
235 | #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_64MB) | |
236 | ||
7d6a0982 JH |
237 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \ |
238 | | BR_PS_16 /* 16 bit port */ \ | |
239 | | BR_MS_GPCM /* MSEL = GPCM */ \ | |
240 | | BR_V) /* valid */ | |
241 | #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \ | |
bc8f8c26 IY |
242 | | OR_UPM_XAM \ |
243 | | OR_GPCM_CSNT \ | |
244 | | OR_GPCM_ACS_DIV2 \ | |
245 | | OR_GPCM_XACS \ | |
246 | | OR_GPCM_SCY_4 \ | |
7d6a0982 JH |
247 | | OR_GPCM_TRLX_SET \ |
248 | | OR_GPCM_EHTR_SET) | |
bc8f8c26 IY |
249 | |
250 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ | |
251 | #define CONFIG_SYS_MAX_FLASH_SECT 512 | |
252 | ||
253 | /* Flash Erase Timeout (ms) */ | |
254 | #define CONFIG_SYS_FLASH_ERASE_TOUT (1000 * 1024) | |
255 | /* Flash Write Timeout (ms) */ | |
256 | #define CONFIG_SYS_FLASH_WRITE_TOUT (500 * 1024) | |
257 | ||
258 | /* | |
259 | * SJA1000 CAN controller on Local Bus | |
260 | */ | |
80ae4df9 JH |
261 | #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000 |
262 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SJA1000_BASE \ | |
7d6a0982 JH |
263 | | BR_PS_8 /* 8 bit port size */ \ |
264 | | BR_MS_GPCM /* MSEL = GPCM */ \ | |
265 | | BR_V) /* valid */ | |
266 | #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \ | |
bc8f8c26 | 267 | | OR_GPCM_SCY_5 \ |
7d6a0982 | 268 | | OR_GPCM_EHTR_SET) |
bc8f8c26 IY |
269 | /* 0xFFFF8052 */ |
270 | ||
271 | #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_SJA1000_BASE | |
272 | #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) | |
273 | ||
274 | /* | |
275 | * CPLD on Local Bus | |
276 | */ | |
80ae4df9 JH |
277 | #define CONFIG_SYS_CPLD_BASE 0xFBFF8000 |
278 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_CPLD_BASE \ | |
7d6a0982 JH |
279 | | BR_PS_8 /* 8 bit port */ \ |
280 | | BR_MS_GPCM /* MSEL = GPCM */ \ | |
281 | | BR_V) /* valid */ | |
282 | #define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB \ | |
bc8f8c26 | 283 | | OR_GPCM_SCY_4 \ |
7d6a0982 | 284 | | OR_GPCM_EHTR_SET) |
bc8f8c26 IY |
285 | /* 0xFFFF8042 */ |
286 | ||
287 | #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_CPLD_BASE | |
288 | #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_32KB) | |
289 | ||
290 | /* | |
291 | * Serial Port | |
292 | */ | |
293 | #define CONFIG_CONS_INDEX 1 | |
294 | #undef CONFIG_SERIAL_SOFTWARE_FIFO | |
bc8f8c26 IY |
295 | #define CONFIG_SYS_NS16550_SERIAL |
296 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
297 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
298 | ||
299 | #define CONFIG_SYS_BAUDRATE_TABLE \ | |
300 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
301 | ||
302 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500) | |
303 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600) | |
304 | ||
305 | /* Use the HUSH parser */ | |
306 | #define CONFIG_SYS_HUSH_PARSER | |
bc8f8c26 IY |
307 | |
308 | /* Pass open firmware flat tree */ | |
309 | #define CONFIG_OF_LIBFDT 1 | |
310 | #define CONFIG_OF_BOARD_SETUP 1 | |
311 | #define CONFIG_OF_STDOUT_VIA_ALIAS 1 | |
312 | ||
313 | /* I2C */ | |
00f792e0 HS |
314 | #define CONFIG_SYS_I2C |
315 | #define CONFIG_SYS_I2C_FSL | |
316 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 | |
317 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
318 | #define CONFIG_SYS_FSL_I2C2_SPEED 400000 | |
319 | #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F | |
320 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000 | |
321 | #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100 | |
bc8f8c26 IY |
322 | |
323 | /* | |
324 | * General PCI | |
325 | * Addresses are mapped 1-1. | |
326 | */ | |
327 | #define CONFIG_SYS_PCIE1_BASE 0xA0000000 | |
328 | #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000 | |
329 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000 | |
330 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 | |
331 | #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000 | |
332 | #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000 | |
333 | #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000 | |
334 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000 | |
335 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 | |
336 | ||
337 | /* enable PCIE clock */ | |
338 | #define CONFIG_SYS_SCCR_PCIEXP1CM 1 | |
339 | ||
340 | #define CONFIG_PCI | |
842033e6 | 341 | #define CONFIG_PCI_INDIRECT_BRIDGE |
bc8f8c26 IY |
342 | #define CONFIG_PCIE |
343 | ||
344 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ | |
345 | ||
346 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */ | |
347 | #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1 | |
348 | ||
349 | /* | |
350 | * TSEC | |
351 | */ | |
bc8f8c26 IY |
352 | #define CONFIG_TSEC_ENET /* TSEC ethernet support */ |
353 | #define CONFIG_SYS_TSEC1_OFFSET 0x24000 | |
354 | #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET) | |
355 | #define CONFIG_SYS_TSEC2_OFFSET 0x25000 | |
356 | #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET) | |
357 | ||
358 | /* | |
359 | * TSEC ethernet configuration | |
360 | */ | |
361 | #define CONFIG_MII 1 /* MII PHY management */ | |
362 | #define CONFIG_TSEC1_NAME "eTSEC0" | |
363 | #define CONFIG_TSEC2_NAME "eTSEC1" | |
364 | #define TSEC1_PHY_ADDR 1 | |
365 | #define TSEC2_PHY_ADDR 2 | |
366 | #define TSEC1_PHYIDX 0 | |
367 | #define TSEC2_PHYIDX 0 | |
368 | #define TSEC1_FLAGS 0 | |
369 | #define TSEC2_FLAGS 0 | |
370 | ||
371 | /* Options are: eTSEC[0-1] */ | |
372 | #define CONFIG_ETHPRIME "eTSEC0" | |
373 | ||
374 | /* | |
375 | * Environment | |
376 | */ | |
377 | #define CONFIG_ENV_IS_IN_FLASH 1 | |
378 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \ | |
379 | CONFIG_SYS_MONITOR_LEN) | |
380 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */ | |
381 | #define CONFIG_ENV_SIZE 0x2000 | |
382 | #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE) | |
383 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE | |
384 | ||
385 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
386 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ | |
387 | ||
388 | /* | |
389 | * BOOTP options | |
390 | */ | |
391 | #define CONFIG_BOOTP_BOOTFILESIZE | |
392 | #define CONFIG_BOOTP_BOOTPATH | |
393 | #define CONFIG_BOOTP_GATEWAY | |
394 | #define CONFIG_BOOTP_HOSTNAME | |
395 | ||
396 | /* | |
397 | * Command line configuration. | |
398 | */ | |
bc8f8c26 IY |
399 | #define CONFIG_CMD_DHCP |
400 | #define CONFIG_CMD_I2C | |
401 | #define CONFIG_CMD_MII | |
bc8f8c26 IY |
402 | #define CONFIG_CMD_PCI |
403 | #define CONFIG_CMD_PING | |
404 | ||
405 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ | |
406 | ||
407 | /* | |
408 | * Miscellaneous configurable options | |
409 | */ | |
410 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
411 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ | |
bc8f8c26 IY |
412 | |
413 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ | |
414 | ||
415 | /* Print Buffer Size */ | |
416 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16) | |
417 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
418 | /* Boot Argument Buffer Size */ | |
419 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
bc8f8c26 IY |
420 | |
421 | /* | |
422 | * For booting Linux, the board info and command line data | |
423 | * have to be in the first 8 MB of memory, since this is | |
424 | * the maximum mapped by the Linux kernel during initialization. | |
425 | */ | |
9eda770b | 426 | #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */ |
bc8f8c26 IY |
427 | |
428 | /* | |
429 | * Core HID Setup | |
430 | */ | |
431 | #define CONFIG_SYS_HID0_INIT 0x000000000 | |
432 | #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \ | |
433 | HID0_ENABLE_INSTRUCTION_CACHE | \ | |
434 | HID0_ENABLE_DYNAMIC_POWER_MANAGMENT) | |
435 | #define CONFIG_SYS_HID2 HID2_HBE | |
436 | ||
437 | /* | |
438 | * MMU Setup | |
439 | */ | |
440 | ||
441 | /* DDR: cache cacheable */ | |
72cd4087 | 442 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \ |
bc8f8c26 IY |
443 | BATL_MEMCOHERENCE) |
444 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \ | |
445 | BATU_VS | BATU_VP) | |
446 | #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L | |
447 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U | |
448 | ||
449 | /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */ | |
72cd4087 | 450 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR | BATL_PP_RW | \ |
bc8f8c26 IY |
451 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
452 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \ | |
453 | BATU_VP) | |
454 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L | |
455 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U | |
456 | ||
457 | /* FLASH: icache cacheable, but dcache-inhibit and guarded */ | |
72cd4087 | 458 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ |
bc8f8c26 IY |
459 | BATL_MEMCOHERENCE) |
460 | #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \ | |
461 | BATU_VS | BATU_VP) | |
72cd4087 | 462 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \ |
bc8f8c26 IY |
463 | BATL_CACHEINHIBIT | \ |
464 | BATL_GUARDEDSTORAGE) | |
465 | #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U | |
466 | ||
467 | /* Stack in dcache: cacheable, no memory coherence */ | |
72cd4087 | 468 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW) |
bc8f8c26 IY |
469 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \ |
470 | BATU_VS | BATU_VP) | |
471 | #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L | |
472 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U | |
473 | ||
bc8f8c26 IY |
474 | /* |
475 | * Environment Configuration | |
476 | */ | |
477 | ||
478 | #define CONFIG_ENV_OVERWRITE | |
479 | ||
480 | #if defined(CONFIG_TSEC_ENET) | |
481 | #define CONFIG_HAS_ETH0 | |
482 | #define CONFIG_HAS_ETH1 | |
483 | #endif | |
484 | ||
485 | #define CONFIG_BAUDRATE 115200 | |
486 | ||
487 | #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */ | |
488 | ||
489 | #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */ | |
490 | ||
bc8f8c26 IY |
491 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
492 | "netdev=eth0\0" \ | |
493 | "consoledev=ttyS0\0" \ | |
494 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ | |
495 | "nfsroot=${serverip}:${rootpath}\0" \ | |
496 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ | |
497 | "addip=setenv bootargs ${bootargs} " \ | |
498 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ | |
499 | ":${hostname}:${netdev}:off panic=1\0" \ | |
500 | "addtty=setenv bootargs ${bootargs}" \ | |
501 | " console=${consoledev},${baudrate}\0" \ | |
502 | "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ | |
503 | "addmisc=setenv bootargs ${bootargs}\0" \ | |
504 | "kernel_addr=FC0A0000\0" \ | |
505 | "fdt_addr=FC2A0000\0" \ | |
506 | "ramdisk_addr=FC2C0000\0" \ | |
507 | "u-boot=mpc8308_p1m/u-boot.bin\0" \ | |
508 | "kernel_addr_r=1000000\0" \ | |
509 | "fdt_addr_r=C00000\0" \ | |
510 | "hostname=mpc8308_p1m\0" \ | |
511 | "bootfile=mpc8308_p1m/uImage\0" \ | |
512 | "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0" \ | |
513 | "rootpath=/opt/eldk-4.2/ppc_6xx\0" \ | |
514 | "flash_self=run ramargs addip addtty addmtd addmisc;" \ | |
515 | "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \ | |
516 | "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \ | |
517 | "bootm ${kernel_addr} - ${fdt_addr}\0" \ | |
518 | "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \ | |
519 | "tftp ${fdt_addr_r} ${fdtfile};" \ | |
520 | "run nfsargs addip addtty addmtd addmisc;" \ | |
521 | "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \ | |
522 | "bootcmd=run flash_self\0" \ | |
523 | "load=tftp ${loadaddr} ${u-boot}\0" \ | |
93ea89f0 MV |
524 | "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ |
525 | " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\ | |
bc8f8c26 | 526 | " +${filesize};cp.b ${fileaddr} " \ |
93ea89f0 | 527 | __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \ |
bc8f8c26 IY |
528 | "upd=run load update\0" \ |
529 | ||
530 | #endif /* __CONFIG_H */ |