]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ms7750se.h
sunxi: Pass serial number through ATAG
[people/ms/u-boot.git] / include / configs / ms7750se.h
CommitLineData
047375bf
NI
1/*
2 * Configuation settings for the Hitachi Solution Engine 7750
3 *
4 * Copyright (C) 2007 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
047375bf
NI
7 */
8
9#ifndef __MS7750SE_H
10#define __MS7750SE_H
69df3c4d 11
69df3c4d 12#define CONFIG_CPU_SH7750 1
047375bf
NI
13/* #define CONFIG_CPU_SH7751 1 */
14/* #define CONFIG_CPU_TYPE_R 1 */
69df3c4d
NI
15#define CONFIG_MS7750SE 1
16#define __LITTLE_ENDIAN__ 1
17
047375bf
NI
18/*
19 * Command line configuration.
20 */
61fb15c5 21/*#include <config_cmd_default.h>*/
047375bf 22
047375bf 23#define CONFIG_CMD_FLASH
bdab39d3 24#define CONFIG_CMD_SAVEENV
69df3c4d 25
6c58a030 26#define CONFIG_SCIF_CONSOLE 1
69df3c4d
NI
27#define CONFIG_BAUDRATE 38400
28#define CONFIG_CONS_SCIF1 1
9660e442 29#define CONFIG_BOARD_LATE_INIT
69df3c4d 30
69df3c4d 31#define CONFIG_BOOTDELAY -1
53677ef1 32#define CONFIG_BOOTARGS "console=ttySC0,38400"
69df3c4d
NI
33#define CONFIG_ENV_OVERWRITE 1
34
047375bf 35/* SDRAM */
6d0f6bcf
JCPV
36#define CONFIG_SYS_SDRAM_BASE (0x8C000000)
37#define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024)
38
39#define CONFIG_SYS_LONGHELP
6d0f6bcf
JCPV
40#define CONFIG_SYS_CBSIZE 256
41#define CONFIG_SYS_PBSIZE 256
42#define CONFIG_SYS_MAXARGS 16
43#define CONFIG_SYS_BARGSIZE 512
69df3c4d 44
da8241ba 45#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
6d0f6bcf 46#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
14d0a02a 47#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
69df3c4d 48
047375bf 49/* NOR Flash */
6d0f6bcf
JCPV
50/* #define CONFIG_SYS_FLASH_BASE (0xA1000000)*/
51#define CONFIG_SYS_FLASH_BASE (0xA0000000)
52#define CONFIG_SYS_MAX_FLASH_BANKS (1) /* Max number of
53677ef1
WD
53 * Flash memory banks
54 */
6d0f6bcf
JCPV
55#define CONFIG_SYS_MAX_FLASH_SECT 142
56#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
69df3c4d 57
6d0f6bcf
JCPV
58#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 4 * 1024 * 1024)
59#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE) /* Address of u-boot image in Flash */
60#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
61#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Size of DRAM reserved for malloc() use */
69df3c4d 62
6d0f6bcf
JCPV
63#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
64#define CONFIG_SYS_RX_ETH_BUFFER (8)
69df3c4d 65
6d0f6bcf 66#define CONFIG_SYS_FLASH_CFI
00b1883a 67#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
68#undef CONFIG_SYS_FLASH_CFI_BROKEN_TABLE
69#undef CONFIG_SYS_FLASH_QUIET_TEST
70#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
69df3c4d 71
69df3c4d 72
5a1aceb0 73#define CONFIG_ENV_IS_IN_FLASH
0e8d1586
JCPV
74#define CONFIG_ENV_SECT_SIZE 0x20000
75#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
6d0f6bcf
JCPV
76#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
77#define CONFIG_SYS_FLASH_ERASE_TOUT 120000
78#define CONFIG_SYS_FLASH_WRITE_TOUT 500
69df3c4d 79
047375bf 80/* Board Clock */
69df3c4d 81#define CONFIG_SYS_CLK_FREQ 33333333
684a501e
NI
82#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
83#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
be45c632 84#define CONFIG_SYS_TMU_CLK_DIV 4
69df3c4d 85
047375bf 86#endif /* __MS7750SE_H */