]>
Commit | Line | Data |
---|---|---|
c646bba6 JH |
1 | /* |
2 | * Copyright 2007 Wind River Systems <www.windriver.com> | |
3 | * Copyright 2007 Embedded Specialties, Inc. | |
4 | * Joe Hamman <joe.hamman@embeddedspecialties.com> | |
5 | * | |
6 | * Copyright 2006 Freescale Semiconductor. | |
7 | * | |
8 | * Srikanth Srinivasan (srikanth.srinivasan@freescale.com) | |
9 | * | |
3765b3e7 | 10 | * SPDX-License-Identifier: GPL-2.0+ |
c646bba6 JH |
11 | */ |
12 | ||
13 | /* | |
14 | * SBC8641D board configuration file | |
15 | * | |
16 | * Make sure you change the MAC address and other network params first, | |
92ac5208 | 17 | * search for CONFIG_SERVERIP, etc in this file. |
c646bba6 JH |
18 | */ |
19 | ||
20 | #ifndef __CONFIG_H | |
21 | #define __CONFIG_H | |
22 | ||
23 | /* High Level Configuration Options */ | |
c646bba6 JH |
24 | #define CONFIG_MPC8641 1 /* MPC8641 specific */ |
25 | #define CONFIG_SBC8641D 1 /* SBC8641D board specific */ | |
7649a590 | 26 | #define CONFIG_MP 1 /* support multiple processors */ |
c646bba6 JH |
27 | #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */ |
28 | ||
2ae18241 WD |
29 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
30 | ||
c646bba6 | 31 | #ifdef RUN_DIAG |
6d0f6bcf | 32 | #define CONFIG_SYS_DIAG_ADDR 0xff800000 |
c646bba6 JH |
33 | #endif |
34 | ||
6d0f6bcf | 35 | #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 |
c646bba6 | 36 | |
1266df88 BB |
37 | /* |
38 | * virtual address to be used for temporary mappings. There | |
39 | * should be 128k free at this VA. | |
40 | */ | |
41 | #define CONFIG_SYS_SCRATCH_VA 0xe8000000 | |
42 | ||
7cee1dfd KG |
43 | #define CONFIG_SYS_SRIO |
44 | #define CONFIG_SRIO1 /* SRIO port 1 */ | |
45 | ||
b38eaec5 RD |
46 | #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */ |
47 | #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */ | |
cca34967 | 48 | #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */ |
842033e6 | 49 | #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */ |
713d8186 | 50 | #define CONFIG_FSL_LAW 1 /* Use common FSL init code */ |
c646bba6 | 51 | |
53677ef1 | 52 | #define CONFIG_TSEC_ENET /* tsec ethernet support */ |
c646bba6 JH |
53 | #define CONFIG_ENV_OVERWRITE |
54 | ||
4bbfd3e2 | 55 | #define CONFIG_BAT_RW 1 /* Use common BAT rw code */ |
23f935c0 BB |
56 | #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */ |
57 | ||
c646bba6 | 58 | #undef CONFIG_SPD_EEPROM /* Do not use SPD EEPROM for DDR setup*/ |
53677ef1 | 59 | #undef CONFIG_DDR_ECC /* only for ECC DDR module */ |
c646bba6 JH |
60 | #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */ |
61 | #define CONFIG_MEM_INIT_VALUE 0xDeadBeef | |
62 | #define CONFIG_NUM_DDR_CONTROLLERS 2 | |
63 | #define CACHE_LINE_INTERLEAVING 0x20000000 | |
64 | #define PAGE_INTERLEAVING 0x21000000 | |
65 | #define BANK_INTERLEAVING 0x22000000 | |
66 | #define SUPER_BANK_INTERLEAVING 0x23000000 | |
67 | ||
c646bba6 JH |
68 | #define CONFIG_ALTIVEC 1 |
69 | ||
70 | /* | |
71 | * L2CR setup -- make sure this is right for your board! | |
72 | */ | |
6d0f6bcf | 73 | #define CONFIG_SYS_L2 |
c646bba6 JH |
74 | #define L2_INIT 0 |
75 | #define L2_ENABLE (L2CR_L2E) | |
76 | ||
77 | #ifndef CONFIG_SYS_CLK_FREQ | |
78 | #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) | |
79 | #endif | |
80 | ||
81 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ | |
82 | ||
6d0f6bcf JCPV |
83 | #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */ |
84 | #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */ | |
85 | #define CONFIG_SYS_MEMTEST_END 0x00400000 | |
c646bba6 JH |
86 | |
87 | /* | |
88 | * Base addresses -- Note these are effective addresses where the | |
89 | * actual resources get mapped (not physical addresses) | |
90 | */ | |
6d0f6bcf JCPV |
91 | #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */ |
92 | #define CONFIG_SYS_CCSRBAR 0xf8000000 /* relocated CCSRBAR */ | |
93 | #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */ | |
c646bba6 | 94 | |
f698738e JL |
95 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR |
96 | #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0 | |
ad19e7a5 | 97 | #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW |
f698738e | 98 | |
c646bba6 JH |
99 | /* |
100 | * DDR Setup | |
101 | */ | |
6d0f6bcf JCPV |
102 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */ |
103 | #define CONFIG_SYS_DDR_SDRAM_BASE2 0x10000000 /* DDR bank 2 */ | |
104 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
105 | #define CONFIG_SYS_SDRAM_BASE2 CONFIG_SYS_DDR_SDRAM_BASE2 | |
1266df88 | 106 | #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */ |
c646bba6 JH |
107 | #define CONFIG_VERY_BIG_RAM |
108 | ||
9bd4e591 KG |
109 | #define CONFIG_NUM_DDR_CONTROLLERS 2 |
110 | #define CONFIG_DIMM_SLOTS_PER_CTLR 2 | |
111 | #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR) | |
112 | ||
c646bba6 JH |
113 | #if defined(CONFIG_SPD_EEPROM) |
114 | /* | |
115 | * Determine DDR configuration from I2C interface. | |
116 | */ | |
117 | #define SPD_EEPROM_ADDRESS1 0x51 /* DDR DIMM */ | |
118 | #define SPD_EEPROM_ADDRESS2 0x52 /* DDR DIMM */ | |
119 | #define SPD_EEPROM_ADDRESS3 0x53 /* DDR DIMM */ | |
120 | #define SPD_EEPROM_ADDRESS4 0x54 /* DDR DIMM */ | |
121 | ||
122 | #else | |
123 | /* | |
124 | * Manually set up DDR1 & DDR2 parameters | |
125 | */ | |
126 | ||
6d0f6bcf JCPV |
127 | #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */ |
128 | ||
129 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F | |
130 | #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000 | |
131 | #define CONFIG_SYS_DDR_CS2_BNDS 0x00000000 | |
132 | #define CONFIG_SYS_DDR_CS3_BNDS 0x00000000 | |
133 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 | |
134 | #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000 | |
135 | #define CONFIG_SYS_DDR_CS2_CONFIG 0x00000000 | |
136 | #define CONFIG_SYS_DDR_CS3_CONFIG 0x00000000 | |
137 | #define CONFIG_SYS_DDR_TIMING_3 0x00000000 | |
138 | #define CONFIG_SYS_DDR_TIMING_0 0x00220802 | |
139 | #define CONFIG_SYS_DDR_TIMING_1 0x38377322 | |
140 | #define CONFIG_SYS_DDR_TIMING_2 0x002040c7 | |
141 | #define CONFIG_SYS_DDR_CFG_1A 0x43008008 | |
142 | #define CONFIG_SYS_DDR_CFG_2 0x24401000 | |
143 | #define CONFIG_SYS_DDR_MODE_1 0x23c00542 | |
144 | #define CONFIG_SYS_DDR_MODE_2 0x00000000 | |
145 | #define CONFIG_SYS_DDR_MODE_CTL 0x00000000 | |
146 | #define CONFIG_SYS_DDR_INTERVAL 0x05080100 | |
147 | #define CONFIG_SYS_DDR_DATA_INIT 0x00000000 | |
148 | #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000 | |
149 | #define CONFIG_SYS_DDR_CFG_1B 0xC3008008 | |
150 | ||
151 | #define CONFIG_SYS_DDR2_CS0_BNDS 0x0010001F | |
152 | #define CONFIG_SYS_DDR2_CS1_BNDS 0x00000000 | |
153 | #define CONFIG_SYS_DDR2_CS2_BNDS 0x00000000 | |
154 | #define CONFIG_SYS_DDR2_CS3_BNDS 0x00000000 | |
155 | #define CONFIG_SYS_DDR2_CS0_CONFIG 0x80010102 | |
156 | #define CONFIG_SYS_DDR2_CS1_CONFIG 0x00000000 | |
157 | #define CONFIG_SYS_DDR2_CS2_CONFIG 0x00000000 | |
158 | #define CONFIG_SYS_DDR2_CS3_CONFIG 0x00000000 | |
159 | #define CONFIG_SYS_DDR2_EXT_REFRESH 0x00000000 | |
160 | #define CONFIG_SYS_DDR2_TIMING_0 0x00220802 | |
161 | #define CONFIG_SYS_DDR2_TIMING_1 0x38377322 | |
162 | #define CONFIG_SYS_DDR2_TIMING_2 0x002040c7 | |
163 | #define CONFIG_SYS_DDR2_CFG_1A 0x43008008 | |
164 | #define CONFIG_SYS_DDR2_CFG_2 0x24401000 | |
165 | #define CONFIG_SYS_DDR2_MODE_1 0x23c00542 | |
166 | #define CONFIG_SYS_DDR2_MODE_2 0x00000000 | |
167 | #define CONFIG_SYS_DDR2_MODE_CTL 0x00000000 | |
168 | #define CONFIG_SYS_DDR2_INTERVAL 0x05080100 | |
169 | #define CONFIG_SYS_DDR2_DATA_INIT 0x00000000 | |
170 | #define CONFIG_SYS_DDR2_CLK_CTRL 0x03800000 | |
171 | #define CONFIG_SYS_DDR2_CFG_1B 0xC3008008 | |
c646bba6 | 172 | |
c646bba6 JH |
173 | #endif |
174 | ||
32628c50 | 175 | /* #define CONFIG_ID_EEPROM 1 |
c646bba6 JH |
176 | #define ID_EEPROM_ADDR 0x57 */ |
177 | ||
178 | /* | |
179 | * The SBC8641D contains 16MB flash space at ff000000. | |
180 | */ | |
6d0f6bcf | 181 | #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */ |
c646bba6 JH |
182 | |
183 | /* Flash */ | |
6d0f6bcf JCPV |
184 | #define CONFIG_SYS_BR0_PRELIM 0xff001001 /* port size 16bit */ |
185 | #define CONFIG_SYS_OR0_PRELIM 0xff006e65 /* 16MB Boot Flash area */ | |
c646bba6 JH |
186 | |
187 | /* 64KB EEPROM */ | |
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_BR1_PRELIM 0xf0000801 /* port size 16bit */ |
189 | #define CONFIG_SYS_OR1_PRELIM 0xffff6e65 /* 64K EEPROM area */ | |
c646bba6 JH |
190 | |
191 | /* EPLD - User switches, board id, LEDs */ | |
6d0f6bcf JCPV |
192 | #define CONFIG_SYS_BR2_PRELIM 0xf1000801 /* port size 16bit */ |
193 | #define CONFIG_SYS_OR2_PRELIM 0xfff06e65 /* EPLD (switches, board ID, LEDs) area */ | |
c646bba6 JH |
194 | |
195 | /* Local bus SDRAM 128MB */ | |
6d0f6bcf JCPV |
196 | #define CONFIG_SYS_BR3_PRELIM 0xe0001861 /* port size ?bit */ |
197 | #define CONFIG_SYS_OR3_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (1st half) */ | |
198 | #define CONFIG_SYS_BR4_PRELIM 0xe4001861 /* port size ?bit */ | |
199 | #define CONFIG_SYS_OR4_PRELIM 0xfc006cc0 /* 128MB local bus SDRAM area (2nd half) */ | |
c646bba6 JH |
200 | |
201 | /* Disk on Chip (DOC) 128MB */ | |
6d0f6bcf JCPV |
202 | #define CONFIG_SYS_BR5_PRELIM 0xe8001001 /* port size ?bit */ |
203 | #define CONFIG_SYS_OR5_PRELIM 0xf8006e65 /* 128MB local bus SDRAM area (2nd half) */ | |
c646bba6 JH |
204 | |
205 | /* LCD */ | |
6d0f6bcf JCPV |
206 | #define CONFIG_SYS_BR6_PRELIM 0xf4000801 /* port size ?bit */ |
207 | #define CONFIG_SYS_OR6_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ | |
c646bba6 JH |
208 | |
209 | /* Control logic & misc peripherals */ | |
6d0f6bcf JCPV |
210 | #define CONFIG_SYS_BR7_PRELIM 0xf2000801 /* port size ?bit */ |
211 | #define CONFIG_SYS_OR7_PRELIM 0xfff06e65 /* 128MB local bus SDRAM area (2nd half) */ | |
c646bba6 | 212 | |
6d0f6bcf JCPV |
213 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
214 | #define CONFIG_SYS_MAX_FLASH_SECT 131 /* sectors per device */ | |
c646bba6 | 215 | |
6d0f6bcf JCPV |
216 | #undef CONFIG_SYS_FLASH_CHECKSUM |
217 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
218 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
14d0a02a | 219 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
bf9a8c34 | 220 | #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */ |
c646bba6 | 221 | |
00b1883a | 222 | #define CONFIG_FLASH_CFI_DRIVER |
6d0f6bcf JCPV |
223 | #define CONFIG_SYS_FLASH_CFI |
224 | #define CONFIG_SYS_WRITE_SWAPPED_DATA | |
225 | #define CONFIG_SYS_FLASH_EMPTY_INFO | |
226 | #define CONFIG_SYS_FLASH_PROTECTION | |
c646bba6 JH |
227 | |
228 | #undef CONFIG_CLOCKS_IN_MHZ | |
229 | ||
6d0f6bcf JCPV |
230 | #define CONFIG_SYS_INIT_RAM_LOCK 1 |
231 | #ifndef CONFIG_SYS_INIT_RAM_LOCK | |
232 | #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */ | |
c646bba6 | 233 | #else |
6d0f6bcf | 234 | #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */ |
c646bba6 | 235 | #endif |
553f0982 | 236 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */ |
c646bba6 | 237 | |
25ddd1fb | 238 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 239 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
c646bba6 | 240 | |
ecdc3df6 | 241 | #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */ |
7229c3c7 | 242 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */ |
c646bba6 JH |
243 | |
244 | /* Serial Port */ | |
245 | #define CONFIG_CONS_INDEX 1 | |
6d0f6bcf JCPV |
246 | #define CONFIG_SYS_NS16550_SERIAL |
247 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
248 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
c646bba6 | 249 | |
6d0f6bcf | 250 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
c646bba6 JH |
251 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200} |
252 | ||
6d0f6bcf JCPV |
253 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) |
254 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) | |
c646bba6 | 255 | |
c646bba6 JH |
256 | /* |
257 | * I2C | |
258 | */ | |
00f792e0 HS |
259 | #define CONFIG_SYS_I2C |
260 | #define CONFIG_SYS_I2C_FSL | |
261 | #define CONFIG_SYS_FSL_I2C_SPEED 400000 | |
262 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
263 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x3100 | |
264 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} } | |
c646bba6 JH |
265 | |
266 | /* | |
267 | * RapidIO MMU | |
268 | */ | |
7cee1dfd KG |
269 | #define CONFIG_SYS_SRIO1_MEM_BASE 0xc0000000 /* base address */ |
270 | #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE | |
271 | #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */ | |
c646bba6 JH |
272 | |
273 | /* | |
274 | * General PCI | |
275 | * Addresses are mapped 1-1. | |
276 | */ | |
46f3e385 KG |
277 | #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000 |
278 | #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS | |
279 | #define CONFIG_SYS_PCIE1_MEM_VIRT CONFIG_SYS_PCIE1_MEM_BUS | |
280 | #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */ | |
281 | #define CONFIG_SYS_PCIE1_IO_BUS 0xe2000000 | |
282 | #define CONFIG_SYS_PCIE1_IO_PHYS CONFIG_SYS_PCIE1_IO_BUS | |
283 | #define CONFIG_SYS_PCIE1_IO_VIRT CONFIG_SYS_PCIE1_IO_BUS | |
284 | #define CONFIG_SYS_PCIE1_IO_SIZE 0x1000000 /* 16M */ | |
285 | ||
286 | #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000 | |
287 | #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS | |
288 | #define CONFIG_SYS_PCIE2_MEM_VIRT CONFIG_SYS_PCIE2_MEM_BUS | |
289 | #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */ | |
290 | #define CONFIG_SYS_PCIE2_IO_BUS 0xe3000000 | |
291 | #define CONFIG_SYS_PCIE2_IO_PHYS CONFIG_SYS_PCIE2_IO_BUS | |
292 | #define CONFIG_SYS_PCIE2_IO_VIRT CONFIG_SYS_PCIE2_IO_BUS | |
293 | #define CONFIG_SYS_PCIE2_IO_SIZE 0x1000000 /* 16M */ | |
c646bba6 JH |
294 | |
295 | #if defined(CONFIG_PCI) | |
296 | ||
297 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
298 | ||
c646bba6 JH |
299 | #undef CONFIG_EEPRO100 |
300 | #undef CONFIG_TULIP | |
301 | ||
302 | #if !defined(CONFIG_PCI_PNP) | |
303 | #define PCI_ENET0_IOADDR 0xe0000000 | |
304 | #define PCI_ENET0_MEMADDR 0xe0000000 | |
53677ef1 | 305 | #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */ |
c646bba6 JH |
306 | #endif |
307 | ||
308 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ | |
309 | ||
310 | #define CONFIG_DOS_PARTITION | |
311 | #undef CONFIG_SCSI_AHCI | |
312 | ||
313 | #ifdef CONFIG_SCSI_AHCI | |
314 | #define CONFIG_SATA_ULI5288 | |
6d0f6bcf JCPV |
315 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4 |
316 | #define CONFIG_SYS_SCSI_MAX_LUN 1 | |
317 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN) | |
318 | #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE | |
c646bba6 JH |
319 | #endif |
320 | ||
321 | #endif /* CONFIG_PCI */ | |
322 | ||
323 | #if defined(CONFIG_TSEC_ENET) | |
324 | ||
c646bba6 JH |
325 | /* #define CONFIG_MII 1 */ /* MII PHY management */ |
326 | ||
327 | #define CONFIG_TSEC1 1 | |
328 | #define CONFIG_TSEC1_NAME "eTSEC1" | |
329 | #define CONFIG_TSEC2 1 | |
330 | #define CONFIG_TSEC2_NAME "eTSEC2" | |
331 | #define CONFIG_TSEC3 1 | |
332 | #define CONFIG_TSEC3_NAME "eTSEC3" | |
333 | #define CONFIG_TSEC4 1 | |
334 | #define CONFIG_TSEC4_NAME "eTSEC4" | |
335 | ||
336 | #define TSEC1_PHY_ADDR 0x1F | |
337 | #define TSEC2_PHY_ADDR 0x00 | |
338 | #define TSEC3_PHY_ADDR 0x01 | |
339 | #define TSEC4_PHY_ADDR 0x02 | |
340 | #define TSEC1_PHYIDX 0 | |
341 | #define TSEC2_PHYIDX 0 | |
342 | #define TSEC3_PHYIDX 0 | |
343 | #define TSEC4_PHYIDX 0 | |
3a79013e AF |
344 | #define TSEC1_FLAGS TSEC_GIGABIT |
345 | #define TSEC2_FLAGS TSEC_GIGABIT | |
346 | #define TSEC3_FLAGS TSEC_GIGABIT | |
347 | #define TSEC4_FLAGS TSEC_GIGABIT | |
c646bba6 | 348 | |
6d0f6bcf | 349 | #define CONFIG_SYS_TBIPA_VALUE 0x1e /* Set TBI address not to conflict with TSEC1_PHY_ADDR */ |
c646bba6 JH |
350 | |
351 | #define CONFIG_ETHPRIME "eTSEC1" | |
352 | ||
353 | #endif /* CONFIG_TSEC_ENET */ | |
354 | ||
355 | /* | |
356 | * BAT0 2G Cacheable, non-guarded | |
357 | * 0x0000_0000 2G DDR | |
358 | */ | |
6d0f6bcf JCPV |
359 | #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE) |
360 | #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP) | |
361 | #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE ) | |
362 | #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U | |
c646bba6 JH |
363 | |
364 | /* | |
365 | * BAT1 1G Cache-inhibited, guarded | |
366 | * 0x8000_0000 512M PCI-Express 1 Memory | |
367 | * 0xa000_0000 512M PCI-Express 2 Memory | |
368 | * Changed it for operating from 0xd0000000 | |
369 | */ | |
46f3e385 | 370 | #define CONFIG_SYS_DBAT1L ( CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW \ |
c646bba6 | 371 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
46f3e385 KG |
372 | #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP) |
373 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCIE1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) | |
6d0f6bcf | 374 | #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U |
c646bba6 JH |
375 | |
376 | /* | |
377 | * BAT2 512M Cache-inhibited, guarded | |
378 | * 0xc000_0000 512M RapidIO Memory | |
379 | */ | |
7cee1dfd | 380 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW \ |
c646bba6 | 381 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
7cee1dfd KG |
382 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M | BATU_VS | BATU_VP) |
383 | #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) | |
6d0f6bcf | 384 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U |
c646bba6 JH |
385 | |
386 | /* | |
387 | * BAT3 4M Cache-inhibited, guarded | |
388 | * 0xf800_0000 4M CCSR | |
389 | */ | |
6d0f6bcf | 390 | #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \ |
c646bba6 | 391 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
6d0f6bcf JCPV |
392 | #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_4M | BATU_VS | BATU_VP) |
393 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT) | |
394 | #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U | |
c646bba6 | 395 | |
f698738e JL |
396 | #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR) |
397 | #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ | |
398 | | BATL_PP_RW | BATL_CACHEINHIBIT \ | |
399 | | BATL_GUARDEDSTORAGE) | |
400 | #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \ | |
401 | | BATU_BL_1M | BATU_VS | BATU_VP) | |
402 | #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \ | |
403 | | BATL_PP_RW | BATL_CACHEINHIBIT) | |
404 | #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU | |
405 | #endif | |
406 | ||
c646bba6 JH |
407 | /* |
408 | * BAT4 32M Cache-inhibited, guarded | |
409 | * 0xe200_0000 16M PCI-Express 1 I/O | |
410 | * 0xe300_0000 16M PCI-Express 2 I/0 | |
411 | * Note that this is at 0xe0000000 | |
412 | */ | |
46f3e385 | 413 | #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW \ |
c646bba6 | 414 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
46f3e385 KG |
415 | #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP) |
416 | #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT) | |
6d0f6bcf | 417 | #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U |
c646bba6 JH |
418 | |
419 | /* | |
420 | * BAT5 128K Cacheable, non-guarded | |
421 | * 0xe401_0000 128K Init RAM for stack in the CPU DCache (no backing memory) | |
422 | */ | |
6d0f6bcf JCPV |
423 | #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
424 | #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP) | |
425 | #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L | |
426 | #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U | |
c646bba6 JH |
427 | |
428 | /* | |
429 | * BAT6 32M Cache-inhibited, guarded | |
430 | * 0xfe00_0000 32M FLASH | |
431 | */ | |
6d0f6bcf | 432 | #define CONFIG_SYS_DBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW \ |
c646bba6 | 433 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) |
6d0f6bcf JCPV |
434 | #define CONFIG_SYS_DBAT6U ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATU_BL_32M | BATU_VS | BATU_VP) |
435 | #define CONFIG_SYS_IBAT6L ((CONFIG_SYS_FLASH_BASE & 0xfe000000) | BATL_PP_RW | BATL_MEMCOHERENCE) | |
436 | #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U | |
c646bba6 | 437 | |
bf9a8c34 BB |
438 | /* Map the last 1M of flash where we're running from reset */ |
439 | #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ | |
440 | | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) | |
14d0a02a | 441 | #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP) |
bf9a8c34 BB |
442 | #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \ |
443 | | BATL_MEMCOHERENCE) | |
444 | #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY | |
445 | ||
6d0f6bcf JCPV |
446 | #define CONFIG_SYS_DBAT7L 0x00000000 |
447 | #define CONFIG_SYS_DBAT7U 0x00000000 | |
448 | #define CONFIG_SYS_IBAT7L 0x00000000 | |
449 | #define CONFIG_SYS_IBAT7U 0x00000000 | |
c646bba6 JH |
450 | |
451 | /* | |
452 | * Environment | |
453 | */ | |
5a1aceb0 | 454 | #define CONFIG_ENV_IS_IN_FLASH 1 |
ecdc3df6 | 455 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
71d55116 | 456 | #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k(one sector) for env */ |
0e8d1586 | 457 | #define CONFIG_ENV_SIZE 0x2000 |
c646bba6 JH |
458 | |
459 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */ | |
6d0f6bcf | 460 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
c646bba6 | 461 | |
ef0f2f57 | 462 | #define CONFIG_CMD_REGINFO |
c646bba6 JH |
463 | |
464 | #if defined(CONFIG_PCI) | |
465 | #define CONFIG_CMD_PCI | |
466 | #endif | |
467 | ||
468 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
469 | ||
470 | /* | |
471 | * Miscellaneous configurable options | |
472 | */ | |
6d0f6bcf JCPV |
473 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
474 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ | |
73f75507 | 475 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
c646bba6 | 476 | |
30b52df9 | 477 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 478 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
c646bba6 | 479 | #else |
6d0f6bcf | 480 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
c646bba6 JH |
481 | #endif |
482 | ||
6d0f6bcf JCPV |
483 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
484 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
485 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
c646bba6 JH |
486 | |
487 | /* | |
488 | * For booting Linux, the board info and command line data | |
489 | * have to be in the first 8 MB of memory, since this is | |
490 | * the maximum mapped by the Linux kernel during initialization. | |
491 | */ | |
6d0f6bcf | 492 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/ |
c646bba6 JH |
493 | |
494 | /* Cache Configuration */ | |
6d0f6bcf JCPV |
495 | #define CONFIG_SYS_DCACHE_SIZE 32768 |
496 | #define CONFIG_SYS_CACHELINE_SIZE 32 | |
30b52df9 | 497 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 498 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /*log base 2 of the above value*/ |
c646bba6 JH |
499 | #endif |
500 | ||
30b52df9 | 501 | #if defined(CONFIG_CMD_KGDB) |
c646bba6 | 502 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ |
c646bba6 JH |
503 | #endif |
504 | ||
505 | /* | |
506 | * Environment Configuration | |
507 | */ | |
508 | ||
10327dc5 | 509 | #define CONFIG_HAS_ETH0 1 |
c646bba6 JH |
510 | #define CONFIG_HAS_ETH1 1 |
511 | #define CONFIG_HAS_ETH2 1 | |
512 | #define CONFIG_HAS_ETH3 1 | |
513 | ||
514 | #define CONFIG_IPADDR 192.168.0.50 | |
515 | ||
516 | #define CONFIG_HOSTNAME sbc8641d | |
8b3637c6 | 517 | #define CONFIG_ROOTPATH "/opt/eldk/ppc_74xx" |
b3f44c21 | 518 | #define CONFIG_BOOTFILE "uImage" |
c646bba6 JH |
519 | |
520 | #define CONFIG_SERVERIP 192.168.0.2 | |
521 | #define CONFIG_GATEWAYIP 192.168.0.1 | |
522 | #define CONFIG_NETMASK 255.255.255.0 | |
523 | ||
524 | /* default location for tftp and bootm */ | |
525 | #define CONFIG_LOADADDR 1000000 | |
526 | ||
c646bba6 JH |
527 | #undef CONFIG_BOOTARGS /* the boot command will set bootargs */ |
528 | ||
529 | #define CONFIG_BAUDRATE 115200 | |
530 | ||
531 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
532 | "netdev=eth0\0" \ | |
533 | "consoledev=ttyS0\0" \ | |
534 | "ramdiskaddr=2000000\0" \ | |
535 | "ramdiskfile=uRamdisk\0" \ | |
536 | "dtbaddr=400000\0" \ | |
537 | "dtbfile=sbc8641d.dtb\0" \ | |
538 | "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \ | |
539 | "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \ | |
540 | "maxcpus=1" | |
541 | ||
542 | #define CONFIG_NFSBOOTCOMMAND \ | |
543 | "setenv bootargs root=/dev/nfs rw " \ | |
544 | "nfsroot=$serverip:$rootpath " \ | |
545 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
546 | "console=$consoledev,$baudrate $othbootargs;" \ | |
547 | "tftp $loadaddr $bootfile;" \ | |
548 | "tftp $dtbaddr $dtbfile;" \ | |
549 | "bootm $loadaddr - $dtbaddr" | |
550 | ||
551 | #define CONFIG_RAMBOOTCOMMAND \ | |
552 | "setenv bootargs root=/dev/ram rw " \ | |
553 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
554 | "console=$consoledev,$baudrate $othbootargs;" \ | |
555 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
556 | "tftp $loadaddr $bootfile;" \ | |
557 | "tftp $dtbaddr $dtbfile;" \ | |
558 | "bootm $loadaddr $ramdiskaddr $dtbaddr" | |
559 | ||
560 | #define CONFIG_FLASHBOOTCOMMAND \ | |
561 | "setenv bootargs root=/dev/ram rw " \ | |
562 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
563 | "console=$consoledev,$baudrate $othbootargs;" \ | |
564 | "bootm ffd00000 ffb00000 ffa00000" | |
565 | ||
566 | #define CONFIG_BOOTCOMMAND CONFIG_FLASHBOOTCOMMAND | |
567 | ||
568 | #endif /* __CONFIG_H */ |