]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/sunxi-common.h
sunxi: nand: Add basic sunxi NAND driver for SPL with DMA support
[people/ms/u-boot.git] / include / configs / sunxi-common.h
CommitLineData
cba69eee
IC
1/*
2 * (C) Copyright 2012-2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Configuration settings for the Allwinner sunxi series of boards.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#ifndef _SUNXI_COMMON_CONFIG_H
14#define _SUNXI_COMMON_CONFIG_H
15
e049fe28
HG
16#include <linux/stringify.h>
17
77ef1369
SS
18#ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT
19/*
20 * The U-Boot workarounds bugs in the outdated buggy sunxi-3.4 kernels at the
21 * expense of restricting some features, so the regular machine id values can
22 * be used.
23 */
24# define CONFIG_MACH_TYPE_COMPAT_REV 0
25#else
26/*
27 * A compatibility guard to prevent loading outdated buggy sunxi-3.4 kernels.
28 * Only sunxi-3.4 kernels with appropriate fixes applied are able to pass
29 * beyond the machine id check.
30 */
31# define CONFIG_MACH_TYPE_COMPAT_REV 1
32#endif
33
cba69eee
IC
34/*
35 * High Level Configuration Options
36 */
37#define CONFIG_SUNXI /* sunxi family */
50827a59 38#ifdef CONFIG_SPL_BUILD
50827a59
IC
39#define CONFIG_SYS_THUMB_BUILD /* Thumbs mode to save space in SPL */
40#endif
cba69eee
IC
41
42#include <asm/arch/cpu.h> /* get chip and board defs */
43
b6006baf 44#if !defined(CONFIG_SPL_BUILD) && defined(CONFIG_DM_SERIAL)
1a81cf83 45# define CONFIG_DW_SERIAL
57f878ef
SG
46#endif
47
cba69eee
IC
48/*
49 * Display CPU information
50 */
51#define CONFIG_DISPLAY_CPUINFO
52
4e7c892d
IC
53#define CONFIG_SYS_PROMPT "sunxi# "
54
cba69eee
IC
55/* Serial & console */
56#define CONFIG_SYS_NS16550
57#define CONFIG_SYS_NS16550_SERIAL
58/* ns16550 reg in the low bits of cpu reg */
cba69eee 59#define CONFIG_SYS_NS16550_CLK 24000000
1a81cf83
SG
60#ifndef CONFIG_DM_SERIAL
61# define CONFIG_SYS_NS16550_REG_SIZE -4
62# define CONFIG_SYS_NS16550_COM1 SUNXI_UART0_BASE
63# define CONFIG_SYS_NS16550_COM2 SUNXI_UART1_BASE
64# define CONFIG_SYS_NS16550_COM3 SUNXI_UART2_BASE
65# define CONFIG_SYS_NS16550_COM4 SUNXI_UART3_BASE
66# define CONFIG_SYS_NS16550_COM5 SUNXI_R_UART_BASE
67#endif
cba69eee 68
8a65f69c
PK
69/* CPU */
70#define CONFIG_SYS_CACHELINE_SIZE 64
71
e049fe28
HG
72/*
73 * The DRAM Base differs between some models. We cannot use macros for the
74 * CONFIG_FOO defines which contain the DRAM base address since they end
75 * up unexpanded in include/autoconf.mk .
76 *
77 * So we have to have this #ifdef #else #endif block for these.
78 */
79#ifdef CONFIG_MACH_SUN9I
80#define SDRAM_OFFSET(x) 0x2##x
81#define CONFIG_SYS_SDRAM_BASE 0x20000000
82#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* default load address */
83#define CONFIG_SYS_TEXT_BASE 0x2a000000
84#define CONFIG_PRE_CON_BUF_ADDR 0x2f000000
85#define CONFIG_SYS_SPL_MALLOC_START 0x2ff00000
86#define CONFIG_SPL_BSS_START_ADDR 0x2ff80000
87#else
88#define SDRAM_OFFSET(x) 0x4##x
cba69eee 89#define CONFIG_SYS_SDRAM_BASE 0x40000000
e049fe28
HG
90#define CONFIG_SYS_LOAD_ADDR 0x42000000 /* default load address */
91#define CONFIG_SYS_TEXT_BASE 0x4a000000
92#define CONFIG_PRE_CON_BUF_ADDR 0x4f000000
93#define CONFIG_SYS_SPL_MALLOC_START 0x4ff00000
94#define CONFIG_SPL_BSS_START_ADDR 0x4ff80000
95#endif
96
97#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 /* 512 KiB */
98#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000 /* 512 KiB */
99
77fe9887
HG
100#ifdef CONFIG_MACH_SUN9I
101/*
102 * The A80's A1 sram starts at 0x00010000 rather then at 0x00000000 and is
103 * slightly bigger. Note that it is possible to map the first 32 KiB of the
104 * A1 at 0x00000000 like with older SoCs by writing 0x16aa0001 to the
105 * undocumented 0x008000e0 SYS_CTRL register. Where the 16aa is a key and
106 * the 1 actually activates the mapping of the first 32 KiB to 0x00000000.
107 */
108#define CONFIG_SYS_INIT_RAM_ADDR 0x10000
109#define CONFIG_SYS_INIT_RAM_SIZE 0x0a000 /* 40 KiB */
110#else
cba69eee
IC
111#define CONFIG_SYS_INIT_RAM_ADDR 0x0
112#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* 32 KiB */
77fe9887 113#endif
cba69eee
IC
114
115#define CONFIG_SYS_INIT_SP_OFFSET \
116 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
117#define CONFIG_SYS_INIT_SP_ADDR \
118 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
119
120#define CONFIG_NR_DRAM_BANKS 1
121#define PHYS_SDRAM_0 CONFIG_SYS_SDRAM_BASE
122#define PHYS_SDRAM_0_SIZE 0x80000000 /* 2 GiB */
123
a6e50a88
IC
124#ifdef CONFIG_AHCI
125#define CONFIG_LIBATA
126#define CONFIG_SCSI_AHCI
127#define CONFIG_SCSI_AHCI_PLAT
128#define CONFIG_SUNXI_AHCI
0751b138 129#define CONFIG_SYS_64BIT_LBA
a6e50a88
IC
130#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
131#define CONFIG_SYS_SCSI_MAX_LUN 1
132#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
133 CONFIG_SYS_SCSI_MAX_LUN)
134#define CONFIG_CMD_SCSI
135#endif
136
cba69eee
IC
137#define CONFIG_SETUP_MEMORY_TAGS
138#define CONFIG_CMDLINE_TAG
139#define CONFIG_INITRD_TAG
9f852211 140#define CONFIG_SERIAL_TAG
cba69eee 141
e24ea55c 142/* mmc config */
ff2b47f6 143#if !defined(CONFIG_UART0_PORT_F)
e24ea55c
IC
144#define CONFIG_MMC
145#define CONFIG_GENERIC_MMC
146#define CONFIG_CMD_MMC
147#define CONFIG_MMC_SUNXI
148#define CONFIG_MMC_SUNXI_SLOT 0
e24ea55c
IC
149#define CONFIG_ENV_IS_IN_MMC
150#define CONFIG_SYS_MMC_ENV_DEV 0 /* first detected MMC controller */
ff2b47f6 151#endif
e24ea55c 152
cba69eee
IC
153/* 4MB of malloc() pool */
154#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (4 << 20))
155
156/*
157 * Miscellaneous configurable options
158 */
06beadb0
IC
159#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
160#define CONFIG_SYS_PBSIZE 1024 /* Print Buffer Size */
cba69eee
IC
161#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
162#define CONFIG_SYS_GENERIC_BOARD
163
164/* Boot Argument Buffer Size */
165#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
166
cba69eee 167/* standalone support */
e049fe28 168#define CONFIG_STANDALONE_LOAD_ADDR CONFIG_SYS_LOAD_ADDR
cba69eee 169
cba69eee
IC
170/* baudrate */
171#define CONFIG_BAUDRATE 115200
172
173/* The stack sizes are set up in start.S using the settings below */
174#define CONFIG_STACKSIZE (256 << 10) /* 256 KiB */
175
176/* FLASH and environment organization */
177
178#define CONFIG_SYS_NO_FLASH
179
180#define CONFIG_SYS_MONITOR_LEN (512 << 10) /* 512 KiB */
181#define CONFIG_IDENT_STRING " Allwinner Technology"
182
e24ea55c 183#define CONFIG_ENV_OFFSET (544 << 10) /* (8 + 24 + 512) KiB */
cba69eee
IC
184#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
185
cba69eee
IC
186#define CONFIG_FAT_WRITE /* enable write access */
187
188#define CONFIG_SPL_FRAMEWORK
189#define CONFIG_SPL_LIBCOMMON_SUPPORT
190#define CONFIG_SPL_SERIAL_SUPPORT
191#define CONFIG_SPL_LIBGENERIC_SUPPORT
192
942cb0b6
SG
193#define CONFIG_SPL_BOARD_LOAD_IMAGE
194
50827a59
IC
195#define CONFIG_SPL_TEXT_BASE 0x20 /* sram start+header */
196#define CONFIG_SPL_MAX_SIZE 0x5fe0 /* 24KB on sun4i/sun7i */
197
198#define CONFIG_SPL_LIBDISK_SUPPORT
f0ce28e9
SS
199
200#if !defined(CONFIG_UART0_PORT_F)
50827a59 201#define CONFIG_SPL_MMC_SUPPORT
f0ce28e9 202#endif
50827a59
IC
203
204#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds"
205
206#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 80 /* 40KiB */
207#define CONFIG_SPL_PAD_TO 32768 /* decimal for 'dd' */
208
cba69eee
IC
209/* end of 32 KiB in sram */
210#define LOW_LEVEL_SRAM_STACK 0x00008000 /* End of sram */
211#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
cba69eee 212
6620377e 213/* I2C */
ad40610b 214#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER
6620377e 215#define CONFIG_SPL_I2C_SUPPORT
ad40610b
HG
216#endif
217
6c739c5d
PK
218#if defined CONFIG_I2C0_ENABLE || defined CONFIG_I2C1_ENABLE || \
219 defined CONFIG_I2C2_ENABLE || defined CONFIG_I2C3_ENABLE || \
220 defined CONFIG_I2C4_ENABLE
8b2db32a 221#define CONFIG_SYS_I2C
6620377e
HG
222#define CONFIG_SYS_I2C_MVTWSI
223#define CONFIG_SYS_I2C_SPEED 400000
224#define CONFIG_SYS_I2C_SLAVE 0x7f
8b2db32a
HG
225#define CONFIG_CMD_I2C
226#endif
55410089
HG
227
228#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
229#define CONFIG_SYS_I2C_SOFT
230#define CONFIG_SYS_I2C_SOFT_SPEED 50000
231#define CONFIG_SYS_I2C_SOFT_SLAVE 0x00
55410089
HG
232/* We use pin names in Kconfig and sunxi_name_to_gpio() */
233#define CONFIG_SOFT_I2C_GPIO_SDA soft_i2c_gpio_sda
234#define CONFIG_SOFT_I2C_GPIO_SCL soft_i2c_gpio_scl
235#ifndef __ASSEMBLY__
236extern int soft_i2c_gpio_sda;
237extern int soft_i2c_gpio_scl;
238#endif
1fc42018
HG
239#define CONFIG_VIDEO_LCD_I2C_BUS 0 /* The lcd panel soft i2c is bus 0 */
240#define CONFIG_SYS_SPD_BUS_NUM 1 /* And the axp209 i2c bus is bus 1 */
241#else
242#define CONFIG_SYS_SPD_BUS_NUM 0 /* The axp209 i2c bus is bus 0 */
243#define CONFIG_VIDEO_LCD_I2C_BUS -1 /* NA, but necessary to compile */
55410089
HG
244#endif
245
14bc66bd
HN
246/* PMU */
247#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || defined CONFIG_AXP221_POWER
248#define CONFIG_SPL_POWER_SUPPORT
249#endif
250
f84269c5 251#ifndef CONFIG_CONS_INDEX
cba69eee 252#define CONFIG_CONS_INDEX 1 /* UART0 */
f84269c5 253#endif
cba69eee 254
f3133962
HG
255#if CONFIG_CONS_INDEX == 1
256#ifdef CONFIG_MACH_SUN9I
257#define OF_STDOUT_PATH "/soc/serial@07000000:115200"
258#else
259#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28000:115200"
260#endif
261#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
262#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28400:115200"
5cd83b11
LI
263#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
264#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28800:115200"
f3133962
HG
265#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
266#define OF_STDOUT_PATH "/soc@01c00000/serial@01f02800:115200"
267#else
268#error Unsupported console port nr. Please fix stdout-path in sunxi-common.h.
269#endif
270
abce2c62
IC
271/* GPIO */
272#define CONFIG_SUNXI_GPIO
cd82113a 273#define CONFIG_SPL_GPIO_SUPPORT
abce2c62
IC
274#define CONFIG_CMD_GPIO
275
7f2c521f
LV
276#ifdef CONFIG_VIDEO
277/*
5633a296
HG
278 * The amount of RAM to keep free at the top of RAM when relocating u-boot,
279 * to use as framebuffer. This must be a multiple of 4096.
7f2c521f 280 */
5633a296 281#define CONFIG_SUNXI_MAX_FB_SIZE (9 << 20)
7f2c521f 282
2d7a084b
LV
283/* Do we want to initialize a simple FB? */
284#define CONFIG_VIDEO_DT_SIMPLEFB
285
7f2c521f
LV
286#define CONFIG_VIDEO_SUNXI
287
288#define CONFIG_CFB_CONSOLE
289#define CONFIG_VIDEO_SW_CURSOR
290#define CONFIG_VIDEO_LOGO
be8ec633 291#define CONFIG_VIDEO_STD_TIMINGS
75481607 292#define CONFIG_I2C_EDID
7f2c521f
LV
293
294/* allow both serial and cfb console. */
295#define CONFIG_CONSOLE_MUX
296/* stop x86 thinking in cfbconsole from trying to init a pc keyboard */
297#define CONFIG_VGA_AS_SINGLE_DEVICE
298
2d7a084b
LV
299/* To be able to hook simplefb into dt */
300#ifdef CONFIG_VIDEO_DT_SIMPLEFB
301#define CONFIG_OF_BOARD_SETUP
302#endif
303
7f2c521f
LV
304#endif /* CONFIG_VIDEO */
305
c26fb9db
HG
306/* Ethernet support */
307#ifdef CONFIG_SUNXI_EMAC
8145dea4 308#define CONFIG_PHY_ADDR 1
c26fb9db 309#define CONFIG_MII /* MII PHY management */
8145dea4 310#define CONFIG_PHYLIB
c26fb9db
HG
311#endif
312
5835823d 313#ifdef CONFIG_SUNXI_GMAC
5835823d
IC
314#define CONFIG_DW_AUTONEG
315#define CONFIG_PHY_GIGE /* GMAC can use gigabit PHY */
316#define CONFIG_PHY_ADDR 1
317#define CONFIG_MII /* MII PHY management */
318#define CONFIG_PHYLIB
319#endif
320
2582ca0d 321#ifdef CONFIG_USB_EHCI_HCD
6a72e804
HG
322#define CONFIG_USB_OHCI_NEW
323#define CONFIG_USB_OHCI_SUNXI
324#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1
3584f30c 325#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1
1a800f7a
HG
326#endif
327
328#ifdef CONFIG_USB_MUSB_SUNXI
95de1e2f 329#define CONFIG_USB_MUSB_PIO_ONLY
1a800f7a
HG
330#endif
331
b21144eb
PK
332#ifdef CONFIG_USB_MUSB_GADGET
333#define CONFIG_USB_GADGET
334#define CONFIG_USB_GADGET_DUALSPEED
335#define CONFIG_USB_GADGET_VBUS_DRAW 0
336
337#define CONFIG_USB_GADGET_DOWNLOAD
338#define CONFIG_USB_FUNCTION_FASTBOOT
339#define CONFIG_USB_FUNCTION_MASS_STORAGE
340#endif
341
342#ifdef CONFIG_USB_GADGET_DOWNLOAD
343#define CONFIG_G_DNL_VENDOR_NUM 0x1f3a
344#define CONFIG_G_DNL_PRODUCT_NUM 0x1010
345#define CONFIG_G_DNL_MANUFACTURER "Allwinner Technology"
346#endif
347
348#ifdef CONFIG_USB_FUNCTION_FASTBOOT
349#define CONFIG_CMD_FASTBOOT
350#define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
351#define CONFIG_FASTBOOT_BUF_SIZE 0x2000000
352
353#define CONFIG_FASTBOOT_FLASH
354#define CONFIG_FASTBOOT_FLASH_MMC_DEV 0
355#define CONFIG_EFI_PARTITION
356#endif
357
358#ifdef CONFIG_USB_FUNCTION_MASS_STORAGE
359#define CONFIG_CMD_USB_MASS_STORAGE
360#endif
361
86b49093
HG
362#ifdef CONFIG_USB_KEYBOARD
363#define CONFIG_CONSOLE_MUX
364#define CONFIG_PREBOOT
365#define CONFIG_SYS_STDIO_DEREGISTER
eab9433a 366#define CONFIG_SYS_USB_EVENT_POLL_VIA_INT_QUEUE
86b49093
HG
367#endif
368
cba69eee
IC
369#if !defined CONFIG_ENV_IS_IN_MMC && \
370 !defined CONFIG_ENV_IS_IN_NAND && \
371 !defined CONFIG_ENV_IS_IN_FAT && \
372 !defined CONFIG_ENV_IS_IN_SPI_FLASH
373#define CONFIG_ENV_IS_NOWHERE
374#endif
375
b41d7d05 376#define CONFIG_MISC_INIT_R
7f2c521f 377#define CONFIG_SYS_CONSOLE_IS_IN_ENV
b41d7d05 378
cba69eee
IC
379#ifndef CONFIG_SPL_BUILD
380#include <config_distro_defaults.h>
2ec3a612 381
a7925078
SS
382/* Enable pre-console buffer to get complete log on the VGA console */
383#define CONFIG_PRE_CONSOLE_BUFFER
a8552c7c 384#define CONFIG_PRE_CON_BUF_SZ 4096 /* Aprox 2 80*25 screens */
a7925078 385
8c95c556
HG
386/*
387 * 240M RAM (256M minimum minus space for the framebuffer),
388 * 32M uncompressed kernel, 16M compressed kernel, 1M fdt,
389 * 1M script, 1M pxe and the ramdisk at the end.
390 */
846e3254 391#define MEM_LAYOUT_ENV_SETTINGS \
8c95c556 392 "bootm_size=0xf000000\0" \
e049fe28
HG
393 "kernel_addr_r=" __stringify(SDRAM_OFFSET(2000000)) "\0" \
394 "fdt_addr_r=" __stringify(SDRAM_OFFSET(3000000)) "\0" \
395 "scriptaddr=" __stringify(SDRAM_OFFSET(3100000)) "\0" \
396 "pxefile_addr_r=" __stringify(SDRAM_OFFSET(3200000)) "\0" \
397 "ramdisk_addr_r=" __stringify(SDRAM_OFFSET(3300000)) "\0"
846e3254 398
41f8e9f5
CYT
399#ifdef CONFIG_MMC
400#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
401#else
402#define BOOT_TARGET_DEVICES_MMC(func)
403#endif
404
2ec3a612
HG
405#ifdef CONFIG_AHCI
406#define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0)
407#else
408#define BOOT_TARGET_DEVICES_SCSI(func)
409#endif
410
2582ca0d 411#ifdef CONFIG_USB_STORAGE
859b3f14
CYT
412#define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0)
413#else
414#define BOOT_TARGET_DEVICES_USB(func)
415#endif
416
2ec3a612 417#define BOOT_TARGET_DEVICES(func) \
41f8e9f5 418 BOOT_TARGET_DEVICES_MMC(func) \
2ec3a612 419 BOOT_TARGET_DEVICES_SCSI(func) \
859b3f14 420 BOOT_TARGET_DEVICES_USB(func) \
2ec3a612
HG
421 func(PXE, pxe, na) \
422 func(DHCP, dhcp, na)
423
424#include <config_distro_bootcmd.h>
425
86b49093
HG
426#ifdef CONFIG_USB_KEYBOARD
427#define CONSOLE_STDIN_SETTINGS \
428 "preboot=usb start\0" \
429 "stdin=serial,usbkbd\0"
430#else
7f2c521f
LV
431#define CONSOLE_STDIN_SETTINGS \
432 "stdin=serial\0"
86b49093 433#endif
7f2c521f
LV
434
435#ifdef CONFIG_VIDEO
436#define CONSOLE_STDOUT_SETTINGS \
437 "stdout=serial,vga\0" \
438 "stderr=serial,vga\0"
439#else
440#define CONSOLE_STDOUT_SETTINGS \
441 "stdout=serial\0" \
442 "stderr=serial\0"
443#endif
444
445#define CONSOLE_ENV_SETTINGS \
446 CONSOLE_STDIN_SETTINGS \
447 CONSOLE_STDOUT_SETTINGS
448
2ec3a612 449#define CONFIG_EXTRA_ENV_SETTINGS \
7f2c521f 450 CONSOLE_ENV_SETTINGS \
846e3254 451 MEM_LAYOUT_ENV_SETTINGS \
25acd33f 452 "fdtfile=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \
846e3254 453 "console=ttyS0,115200\0" \
2ec3a612
HG
454 BOOTENV
455
456#else /* ifndef CONFIG_SPL_BUILD */
457#define CONFIG_EXTRA_ENV_SETTINGS
cba69eee
IC
458#endif
459
460#endif /* _SUNXI_COMMON_CONFIG_H */