]> git.ipfire.org Git - thirdparty/gcc.git/blob - gcc/config/h8300/h8300.h
Merge basic-improvements-branch to trunk
[thirdparty/gcc.git] / gcc / config / h8300 / h8300.h
1 /* Definitions of target machine for GNU compiler.
2 Hitachi H8/300 version generating coff
3 Copyright (C) 1992, 1993, 1994, 1995, 1996, 1996, 1997, 1998, 1999,
4 2000, 2001, 2002 Free Software Foundation, Inc.
5 Contributed by Steve Chamberlain (sac@cygnus.com),
6 Jim Wilson (wilson@cygnus.com), and Doug Evans (dje@cygnus.com).
7
8 This file is part of GNU CC.
9
10 GNU CC is free software; you can redistribute it and/or modify
11 it under the terms of the GNU General Public License as published by
12 the Free Software Foundation; either version 2, or (at your option)
13 any later version.
14
15 GNU CC is distributed in the hope that it will be useful,
16 but WITHOUT ANY WARRANTY; without even the implied warranty of
17 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 GNU General Public License for more details.
19
20 You should have received a copy of the GNU General Public License
21 along with GNU CC; see the file COPYING. If not, write to
22 the Free Software Foundation, 59 Temple Place - Suite 330,
23 Boston, MA 02111-1307, USA. */
24
25 #ifndef GCC_H8300_H
26 #define GCC_H8300_H
27
28 /* Which CPU to compile for.
29 We use int for CPU_TYPE to avoid lots of casts. */
30 #if 0 /* defined in insn-attr.h, here for documentation */
31 enum attr_cpu { CPU_H8300, CPU_H8300H };
32 #endif
33 extern int cpu_type;
34
35 /* Various globals defined in h8300.c. */
36
37 extern const char *h8_push_op, *h8_pop_op, *h8_mov_op;
38 extern const char * const *h8_reg_names;
39
40 /* Target CPU builtins. */
41 #define TARGET_CPU_CPP_BUILTINS() \
42 do \
43 { \
44 if (TARGET_H8300H) \
45 { \
46 builtin_define ("__H8300H__"); \
47 builtin_assert ("cpu=h8300h"); \
48 builtin_assert ("machine=h8300h"); \
49 if (TARGET_NORMAL_MODE) \
50 { \
51 builtin_define ("__NORMAL_MODE__"); \
52 } \
53 } \
54 else if (TARGET_H8300S) \
55 { \
56 builtin_define ("__H8300S__"); \
57 builtin_assert ("cpu=h8300s"); \
58 builtin_assert ("machine=h8300s"); \
59 if (TARGET_NORMAL_MODE) \
60 { \
61 builtin_define ("__NORMAL_MODE__"); \
62 } \
63 } \
64 else \
65 { \
66 builtin_define ("__H8300__"); \
67 builtin_assert ("cpu=h8300"); \
68 builtin_assert ("machine=h8300"); \
69 } \
70 } \
71 while (0)
72
73 #define LINK_SPEC "%{mh:-m h8300h} %{ms:-m h8300s}"
74
75 #define LIB_SPEC "%{mrelax:-relax} %{g:-lg} %{!p:%{!pg:-lc}}%{p:-lc_p}%{pg:-lc_p}"
76
77 #define OPTIMIZATION_OPTIONS(LEVEL, SIZE) \
78 do \
79 { \
80 /* Basic block reordering is only beneficial on targets with cache \
81 and/or variable-cycle branches where (cycle count taken != \
82 cycle count not taken). */ \
83 flag_reorder_blocks = 0; \
84 } \
85 while (0)
86
87 /* Print subsidiary information on the compiler version in use. */
88
89 #define TARGET_VERSION fprintf (stderr, " (Hitachi H8/300)");
90
91 /* Run-time compilation parameters selecting different hardware subsets. */
92
93 extern int target_flags;
94
95 /* Masks for the -m switches. */
96 #define MASK_H8300S 0x00000001
97 #define MASK_MAC 0x00000002
98 #define MASK_INT32 0x00000008
99 #define MASK_ADDRESSES 0x00000040
100 #define MASK_QUICKCALL 0x00000080
101 #define MASK_SLOWBYTE 0x00000100
102 #define MASK_NORMAL_MODE 0x00000200
103 #define MASK_RELAX 0x00000400
104 #define MASK_RTL_DUMP 0x00000800
105 #define MASK_H8300H 0x00001000
106 #define MASK_ALIGN_300 0x00002000
107
108 /* Macros used in the machine description to test the flags. */
109
110 /* Make int's 32 bits. */
111 #define TARGET_INT32 (target_flags & MASK_INT32)
112
113 /* Dump recorded insn lengths into the output file. This helps debug the
114 md file. */
115 #define TARGET_ADDRESSES (target_flags & MASK_ADDRESSES)
116
117 /* Pass the first few arguments in registers. */
118 #define TARGET_QUICKCALL (target_flags & MASK_QUICKCALL)
119
120 /* Pretend byte accesses are slow. */
121 #define TARGET_SLOWBYTE (target_flags & MASK_SLOWBYTE)
122
123 /* Dump each assembler insn's rtl into the output file.
124 This is for debugging the compiler only. */
125 #define TARGET_RTL_DUMP (target_flags & MASK_RTL_DUMP)
126
127 /* Select between the H8/300 and H8/300H CPUs. */
128 #define TARGET_H8300 (! TARGET_H8300H && ! TARGET_H8300S)
129 #define TARGET_H8300H (target_flags & MASK_H8300H)
130 #define TARGET_H8300S (target_flags & MASK_H8300S)
131 #define TARGET_NORMAL_MODE (target_flags & MASK_NORMAL_MODE)
132
133 /* mac register and relevant instructions are available. */
134 #define TARGET_MAC (target_flags & MASK_MAC)
135
136 /* Align all values on the H8/300H the same way as the H8/300. Specifically,
137 32 bit and larger values are aligned on 16 bit boundaries.
138 This is all the hardware requires, but the default is 32 bits for the H8/300H.
139 ??? Now watch someone add hardware floating point requiring 32 bit
140 alignment. */
141 #define TARGET_ALIGN_300 (target_flags & MASK_ALIGN_300)
142
143 /* Macro to define tables used to set the flags.
144 This is a list in braces of pairs in braces,
145 each pair being { "NAME", VALUE }
146 where VALUE is the bits to set or minus the bits to clear.
147 An empty string NAME is used to identify the default VALUE. */
148
149 #define TARGET_SWITCHES \
150 { {"s", MASK_H8300S, N_("Generate H8S code")}, \
151 {"no-s", -MASK_H8300S, N_("Do not generate H8S code")}, \
152 {"s2600", MASK_MAC, N_("Generate H8S/2600 code")}, \
153 {"no-s2600", -MASK_MAC, N_("Do not generate H8S/2600 code")}, \
154 {"int32", MASK_INT32, N_("Make integers 32 bits wide")}, \
155 {"addresses", MASK_ADDRESSES, NULL}, \
156 {"quickcall", MASK_QUICKCALL, \
157 N_("Use registers for argument passing")}, \
158 {"no-quickcall", -MASK_QUICKCALL, \
159 N_("Do not use registers for argument passing")}, \
160 {"slowbyte", MASK_SLOWBYTE, \
161 N_("Consider access to byte sized memory slow")}, \
162 {"relax", MASK_RELAX, N_("Enable linker relaxing")}, \
163 {"rtl-dump", MASK_RTL_DUMP, NULL}, \
164 {"h", MASK_H8300H, N_("Generate H8/300H code")}, \
165 {"n", MASK_NORMAL_MODE, N_("Enable the normal mode")}, \
166 {"no-h", -MASK_H8300H, N_("Do not generate H8/300H code")}, \
167 {"align-300", MASK_ALIGN_300, N_("Use H8/300 alignment rules")}, \
168 { "", TARGET_DEFAULT, NULL}}
169
170 #ifdef IN_LIBGCC2
171 #undef TARGET_H8300H
172 #undef TARGET_H8300S
173 #undef TARGET_NORMAL_MODE
174 /* If compiling libgcc2, make these compile time constants based on what
175 flags are we actually compiling with. */
176 #ifdef __H8300H__
177 #define TARGET_H8300H 1
178 #else
179 #define TARGET_H8300H 0
180 #endif
181 #ifdef __H8300S__
182 #define TARGET_H8300S 1
183 #else
184 #define TARGET_H8300S 0
185 #endif
186 #ifdef __NORMAL_MODE__
187 #define TARGET_NORMAL_MODE 1
188 #else
189 #define TARGET_NORMAL_MODE 0
190 #endif
191 #endif /* !IN_LIBGCC2 */
192
193 /* Do things that must be done once at start up. */
194
195 #define OVERRIDE_OPTIONS \
196 do \
197 { \
198 h8300_init_once (); \
199 } \
200 while (0)
201
202 /* Default target_flags if no switches specified. */
203
204 #ifndef TARGET_DEFAULT
205 #define TARGET_DEFAULT (MASK_QUICKCALL)
206 #endif
207
208 /* Show we can debug even without a frame pointer. */
209 /* #define CAN_DEBUG_WITHOUT_FP */
210
211 /* Define this if addresses of constant functions
212 shouldn't be put through pseudo regs where they can be cse'd.
213 Desirable on machines where ordinary constants are expensive
214 but a CALL with constant address is cheap.
215
216 Calls through a register are cheaper than calls to named
217 functions; however, the register pressure this causes makes
218 CSEing of function addresses generally a lose. */
219 #define NO_FUNCTION_CSE
220 \f
221 /* Target machine storage layout */
222
223 /* Define this if most significant bit is lowest numbered
224 in instructions that operate on numbered bit-fields.
225 This is not true on the H8/300. */
226 #define BITS_BIG_ENDIAN 0
227
228 /* Define this if most significant byte of a word is the lowest numbered. */
229 /* That is true on the H8/300. */
230 #define BYTES_BIG_ENDIAN 1
231
232 /* Define this if most significant word of a multiword number is lowest
233 numbered.
234 This is true on an H8/300 (actually we can make it up, but we choose to
235 be consistent). */
236 #define WORDS_BIG_ENDIAN 1
237
238 #define MAX_BITS_PER_WORD 32
239
240 /* Width of a word, in units (bytes). */
241 #define UNITS_PER_WORD (TARGET_H8300H || TARGET_H8300S ? 4 : 2)
242 #define MIN_UNITS_PER_WORD 2
243
244 #define SHORT_TYPE_SIZE 16
245 #define INT_TYPE_SIZE (TARGET_INT32 ? 32 : 16)
246 #define LONG_TYPE_SIZE 32
247 #define LONG_LONG_TYPE_SIZE 32
248 #define FLOAT_TYPE_SIZE 32
249 #define DOUBLE_TYPE_SIZE 32
250 #define LONG_DOUBLE_TYPE_SIZE DOUBLE_TYPE_SIZE
251
252 #define MAX_FIXED_MODE_SIZE 32
253
254 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
255 #define PARM_BOUNDARY (TARGET_H8300H || TARGET_H8300S ? 32 : 16)
256
257 /* Allocation boundary (in *bits*) for the code of a function. */
258 #define FUNCTION_BOUNDARY 16
259
260 /* Alignment of field after `int : 0' in a structure. */
261 /* One can argue this should be 32 for -mint32, but since 32 bit ints only
262 need 16 bit alignment, this is left as is so that -mint32 doesn't change
263 structure layouts. */
264 #define EMPTY_FIELD_BOUNDARY 16
265
266 /* A bit-field declared as `int' forces `int' alignment for the struct. */
267 #define PCC_BITFIELD_TYPE_MATTERS 0
268
269 /* No data type wants to be aligned rounder than this.
270 32 bit values are aligned as such on the H8/300H and H8S for speed. */
271 #define BIGGEST_ALIGNMENT \
272 (((TARGET_H8300H || TARGET_H8300S) && ! TARGET_ALIGN_300) ? 32 : 16)
273
274 /* The stack goes in 16/32 bit lumps. */
275 #define STACK_BOUNDARY (TARGET_H8300 ? 16 : 32)
276
277 /* Define this if move instructions will actually fail to work
278 when given unaligned data. */
279 /* On the H8/300, longs can be aligned on halfword boundaries, but not
280 byte boundaries. */
281 #define STRICT_ALIGNMENT 1
282 \f
283 /* Standard register usage. */
284
285 /* Number of actual hardware registers.
286 The hardware registers are assigned numbers for the compiler
287 from 0 to just below FIRST_PSEUDO_REGISTER.
288
289 All registers that the compiler knows about must be given numbers,
290 even those that are not normally considered general registers.
291
292 Reg 9 does not correspond to any hardware register, but instead
293 appears in the RTL as an argument pointer prior to reload, and is
294 eliminated during reloading in favor of either the stack or frame
295 pointer. */
296
297 #define FIRST_PSEUDO_REGISTER 11
298
299 /* 1 for registers that have pervasive standard uses
300 and are not available for the register allocator. */
301
302 #define FIXED_REGISTERS \
303 { 0, 0, 0, 0, 0, 0, 0, 1, 0, 1, 1}
304
305 /* 1 for registers not available across function calls.
306 These must include the FIXED_REGISTERS and also any
307 registers that can be used without being saved.
308 The latter must include the registers where values are returned
309 and the register where structure-value addresses are passed.
310 Aside from that, you can include as many other registers as you
311 like.
312
313 H8 destroys r0,r1,r2,r3. */
314
315 #define CALL_USED_REGISTERS \
316 { 1, 1, 1, 1, 0, 0, 0, 1, 1, 1, 1 }
317
318 #define REG_ALLOC_ORDER \
319 { 2, 3, 0, 1, 4, 5, 6, 8, 7, 9, 10}
320
321 #define CONDITIONAL_REGISTER_USAGE \
322 { \
323 if (!TARGET_MAC) \
324 fixed_regs[MAC_REG] = call_used_regs[MAC_REG] = 1; \
325 }
326
327 /* Return number of consecutive hard regs needed starting at reg REGNO
328 to hold something of mode MODE.
329
330 This is ordinarily the length in words of a value of mode MODE
331 but can be less for certain modes in special long registers.
332
333 We pretend the MAC register is 32bits -- we don't have any data
334 types on the H8 series to handle more than 32bits. */
335
336 #define HARD_REGNO_NREGS(REGNO, MODE) \
337 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
338
339 /* Value is 1 if hard register REGNO can hold a value of machine-mode
340 MODE.
341
342 H8/300: If an even reg, then anything goes. Otherwise the mode must be QI
343 or HI.
344 H8/300H: Anything goes. */
345
346 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
347 (TARGET_H8300 \
348 ? ((((REGNO) & 1) == 0) || ((MODE) == HImode) || ((MODE) == QImode)) \
349 : (REGNO) == MAC_REG ? (MODE) == SImode : 1)
350
351 /* Value is 1 if it is a good idea to tie two pseudo registers
352 when one has mode MODE1 and one has mode MODE2.
353 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
354 for any hard reg, then this must be 0 for correct output. */
355 #define MODES_TIEABLE_P(MODE1, MODE2) \
356 ((MODE1) == (MODE2) \
357 || (((MODE1) == QImode || (MODE1) == HImode \
358 || ((TARGET_H8300H || TARGET_H8300S) && (MODE1) == SImode)) \
359 && ((MODE2) == QImode || (MODE2) == HImode \
360 || ((TARGET_H8300H || TARGET_H8300S) && (MODE2) == SImode))))
361
362 /* Specify the registers used for certain standard purposes.
363 The values of these macros are register numbers. */
364
365 /* H8/300 pc is not overloaded on a register. */
366
367 /*#define PC_REGNUM 15*/
368
369 /* Register to use for pushing function arguments. */
370 #define STACK_POINTER_REGNUM SP_REG
371
372 /* Base register for access to local variables of the function. */
373 #define FRAME_POINTER_REGNUM FP_REG
374
375 /* Value should be nonzero if functions must have frame pointers.
376 Zero means the frame pointer need not be set up (and parms
377 may be accessed via the stack pointer) in functions that seem suitable.
378 This is computed in `reload', in reload1.c. */
379 #define FRAME_POINTER_REQUIRED 0
380
381 /* Base register for access to arguments of the function. */
382 #define ARG_POINTER_REGNUM AP_REG
383
384 /* Register in which static-chain is passed to a function. */
385 #define STATIC_CHAIN_REGNUM SC_REG
386
387 /* Fake register that holds the address on the stack of the
388 current function's return address. */
389 #define RETURN_ADDRESS_POINTER_REGNUM RAP_REG
390
391 /* A C expression whose value is RTL representing the value of the return
392 address for the frame COUNT steps up from the current frame.
393 FRAMEADDR is already the frame pointer of the COUNT frame, assuming
394 a stack layout with the frame pointer as the first saved register. */
395 #define RETURN_ADDR_RTX(COUNT, FRAME) h8300_return_addr_rtx ((COUNT), (FRAME))
396 \f
397 /* Define the classes of registers for register constraints in the
398 machine description. Also define ranges of constants.
399
400 One of the classes must always be named ALL_REGS and include all hard regs.
401 If there is more than one class, another class must be named NO_REGS
402 and contain no registers.
403
404 The name GENERAL_REGS must be the name of a class (or an alias for
405 another name such as ALL_REGS). This is the class of registers
406 that is allowed by "g" or "r" in a register constraint.
407 Also, registers outside this class are allocated only when
408 instructions express preferences for them.
409
410 The classes must be numbered in nondecreasing order; that is,
411 a larger-numbered class must never be contained completely
412 in a smaller-numbered class.
413
414 For any two classes, it is very desirable that there be another
415 class that represents their union. */
416
417 enum reg_class {
418 NO_REGS, GENERAL_REGS, MAC_REGS, ALL_REGS, LIM_REG_CLASSES
419 };
420
421 #define N_REG_CLASSES ((int) LIM_REG_CLASSES)
422
423 /* Give names of register classes as strings for dump file. */
424
425 #define REG_CLASS_NAMES \
426 { "NO_REGS", "GENERAL_REGS", "MAC_REGS", "ALL_REGS", "LIM_REGS" }
427
428 /* Define which registers fit in which classes.
429 This is an initializer for a vector of HARD_REG_SET
430 of length N_REG_CLASSES. */
431
432 #define REG_CLASS_CONTENTS \
433 { {0}, /* No regs */ \
434 {0x6ff}, /* GENERAL_REGS */ \
435 {0x100}, /* MAC_REGS */ \
436 {0x7ff}, /* ALL_REGS */ \
437 }
438
439 /* The same information, inverted:
440 Return the class number of the smallest class containing
441 reg number REGNO. This could be a conditional expression
442 or could index an array. */
443
444 #define REGNO_REG_CLASS(REGNO) (REGNO != MAC_REG ? GENERAL_REGS : MAC_REGS)
445
446 /* The class value for index registers, and the one for base regs. */
447
448 #define INDEX_REG_CLASS NO_REGS
449 #define BASE_REG_CLASS GENERAL_REGS
450
451 /* Get reg_class from a letter such as appears in the machine description.
452
453 'a' is the MAC register. */
454
455 #define REG_CLASS_FROM_LETTER(C) ((C) == 'a' ? MAC_REGS : NO_REGS)
456
457 /* The letters I, J, K, L, M, N, O, P in a register constraint string
458 can be used to stand for particular ranges of immediate operands.
459 This macro defines what the ranges are.
460 C is the letter, and VALUE is a constant value.
461 Return 1 if VALUE is in the range specified by C. */
462
463 #define CONST_OK_FOR_I(VALUE) ((VALUE) == 0)
464 #define CONST_OK_FOR_J(VALUE) (((VALUE) & 0xff) == 0)
465 #define CONST_OK_FOR_L(VALUE) \
466 (TARGET_H8300H || TARGET_H8300S \
467 ? (VALUE) == 1 || (VALUE) == 2 || (VALUE) == 4 \
468 : (VALUE) == 1 || (VALUE) == 2)
469 #define CONST_OK_FOR_N(VALUE) \
470 (TARGET_H8300H || TARGET_H8300S \
471 ? (VALUE) == -1 || (VALUE) == -2 || (VALUE) == -4 \
472 : (VALUE) == -1 || (VALUE) == -2)
473
474 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
475 ((C) == 'I' ? CONST_OK_FOR_I (VALUE) : \
476 (C) == 'J' ? CONST_OK_FOR_J (VALUE) : \
477 (C) == 'L' ? CONST_OK_FOR_L (VALUE) : \
478 (C) == 'N' ? CONST_OK_FOR_N (VALUE) : \
479 0)
480
481 /* Similar, but for floating constants, and defining letters G and H.
482 Here VALUE is the CONST_DOUBLE rtx itself.
483
484 `G' is a floating-point zero. */
485
486 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
487 ((C) == 'G' ? (VALUE) == CONST0_RTX (DFmode) \
488 : 0)
489
490 /* Given an rtx X being reloaded into a reg required to be
491 in class CLASS, return the class of reg to actually use.
492 In general this is just CLASS; but on some machines
493 in some cases it is preferable to use a more restrictive class. */
494
495 #define PREFERRED_RELOAD_CLASS(X, CLASS) (CLASS)
496
497 /* Return the maximum number of consecutive registers
498 needed to represent mode MODE in a register of class CLASS. */
499
500 /* On the H8, this is the size of MODE in words. */
501
502 #define CLASS_MAX_NREGS(CLASS, MODE) \
503 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
504
505 /* Any SI register-to-register move may need to be reloaded,
506 so define REGISTER_MOVE_COST to be > 2 so that reload never
507 shortcuts. */
508
509 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
510 (CLASS1 == MAC_REGS || CLASS2 == MAC_REGS ? 6 : 3)
511 \f
512 /* Stack layout; function entry, exit and calling. */
513
514 /* Define this if pushing a word on the stack
515 makes the stack pointer a smaller address. */
516
517 #define STACK_GROWS_DOWNWARD
518
519 /* Define this if the nominal address of the stack frame
520 is at the high-address end of the local variables;
521 that is, each additional local variable allocated
522 goes at a more negative offset in the frame. */
523
524 #define FRAME_GROWS_DOWNWARD
525
526 /* Offset within stack frame to start allocating local variables at.
527 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
528 first local allocated. Otherwise, it is the offset to the BEGINNING
529 of the first local allocated. */
530
531 #define STARTING_FRAME_OFFSET 0
532
533 /* If we generate an insn to push BYTES bytes,
534 this says how many the stack pointer really advances by.
535
536 On the H8/300, @-sp really pushes a byte if you ask it to - but that's
537 dangerous, so we claim that it always pushes a word, then we catch
538 the mov.b rx,@-sp and turn it into a mov.w rx,@-sp on output.
539
540 On the H8/300H, we simplify TARGET_QUICKCALL by setting this to 4
541 and doing a similar thing. */
542
543 #define PUSH_ROUNDING(BYTES) \
544 (((BYTES) + PARM_BOUNDARY / 8 - 1) & -PARM_BOUNDARY / 8)
545
546 /* Offset of first parameter from the argument pointer register value. */
547 /* Is equal to the size of the saved fp + pc, even if an fp isn't
548 saved since the value is used before we know. */
549
550 #define FIRST_PARM_OFFSET(FNDECL) 0
551
552 /* Value is the number of bytes of arguments automatically
553 popped when returning from a subroutine call.
554 FUNDECL is the declaration node of the function (as a tree),
555 FUNTYPE is the data type of the function (as a tree),
556 or for a library call it is an identifier node for the subroutine name.
557 SIZE is the number of bytes of arguments passed on the stack.
558
559 On the H8 the return does not pop anything. */
560
561 #define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
562
563 /* Definitions for register eliminations.
564
565 This is an array of structures. Each structure initializes one pair
566 of eliminable registers. The "from" register number is given first,
567 followed by "to". Eliminations of the same "from" register are listed
568 in order of preference.
569
570 We have two registers that can be eliminated on the h8300. First, the
571 frame pointer register can often be eliminated in favor of the stack
572 pointer register. Secondly, the argument pointer register can always be
573 eliminated; it is replaced with either the stack or frame pointer. */
574
575 #define ELIMINABLE_REGS \
576 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
577 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM}, \
578 { RETURN_ADDRESS_POINTER_REGNUM, STACK_POINTER_REGNUM},\
579 { RETURN_ADDRESS_POINTER_REGNUM, FRAME_POINTER_REGNUM},\
580 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}}
581
582 /* Given FROM and TO register numbers, say whether this elimination is allowed.
583 Frame pointer elimination is automatically handled.
584
585 For the h8300, if frame pointer elimination is being done, we would like to
586 convert ap and rp into sp, not fp.
587
588 All other eliminations are valid. */
589
590 #define CAN_ELIMINATE(FROM, TO) \
591 ((TO) == STACK_POINTER_REGNUM ? ! frame_pointer_needed : 1)
592
593 /* Define the offset between two registers, one to be eliminated, and the other
594 its replacement, at the start of a routine. */
595
596 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
597 ((OFFSET) = h8300_initial_elimination_offset ((FROM), (TO)))
598
599 /* Define how to find the value returned by a function.
600 VALTYPE is the data type of the value (as a tree).
601 If the precise function being called is known, FUNC is its FUNCTION_DECL;
602 otherwise, FUNC is 0.
603
604 On the H8 the return value is in R0/R1. */
605
606 #define FUNCTION_VALUE(VALTYPE, FUNC) \
607 gen_rtx_REG (TYPE_MODE (VALTYPE), 0)
608
609 /* Define how to find the value returned by a library function
610 assuming the value has mode MODE. */
611
612 /* On the H8 the return value is in R0/R1. */
613
614 #define LIBCALL_VALUE(MODE) \
615 gen_rtx_REG (MODE, 0)
616
617 /* 1 if N is a possible register number for a function value.
618 On the H8, R0 is the only register thus used. */
619
620 #define FUNCTION_VALUE_REGNO_P(N) ((N) == 0)
621
622 /* Define this if PCC uses the nonreentrant convention for returning
623 structure and union values. */
624
625 /*#define PCC_STATIC_STRUCT_RETURN*/
626
627 /* 1 if N is a possible register number for function argument passing.
628 On the H8, no registers are used in this way. */
629
630 #define FUNCTION_ARG_REGNO_P(N) (TARGET_QUICKCALL ? N < 3 : 0)
631
632 /* Register in which address to store a structure value
633 is passed to a function. */
634
635 #define STRUCT_VALUE 0
636
637 /* Return true if X should be returned in memory. */
638 #define RETURN_IN_MEMORY(X) \
639 (TYPE_MODE (X) == BLKmode || GET_MODE_SIZE (TYPE_MODE (X)) > 4)
640
641 /* When defined, the compiler allows registers explicitly used in the
642 rtl to be used as spill registers but prevents the compiler from
643 extending the lifetime of these registers. */
644
645 #define SMALL_REGISTER_CLASSES 1
646 \f
647 /* Define a data type for recording info about an argument list
648 during the scan of that argument list. This data type should
649 hold all necessary information about the function itself
650 and about the args processed so far, enough to enable macros
651 such as FUNCTION_ARG to determine where the next arg should go.
652
653 On the H8/300, this is a two item struct, the first is the number
654 of bytes scanned so far and the second is the rtx of the called
655 library function if any. */
656
657 #define CUMULATIVE_ARGS struct cum_arg
658 struct cum_arg
659 {
660 int nbytes;
661 struct rtx_def *libcall;
662 };
663
664 /* Initialize a variable CUM of type CUMULATIVE_ARGS
665 for a call to a function whose data type is FNTYPE.
666 For a library call, FNTYPE is 0.
667
668 On the H8/300, the offset starts at 0. */
669
670 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT) \
671 ((CUM).nbytes = 0, (CUM).libcall = LIBNAME)
672
673 /* Update the data in CUM to advance over an argument
674 of mode MODE and data type TYPE.
675 (TYPE is null for libcalls where that information may not be available.) */
676
677 #define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
678 ((CUM).nbytes += ((MODE) != BLKmode \
679 ? (GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) & -UNITS_PER_WORD \
680 : (int_size_in_bytes (TYPE) + UNITS_PER_WORD - 1) & -UNITS_PER_WORD))
681
682 /* Define where to put the arguments to a function.
683 Value is zero to push the argument on the stack,
684 or a hard register in which to store the argument.
685
686 MODE is the argument's machine mode.
687 TYPE is the data type of the argument (as a tree).
688 This is null for libcalls where that information may
689 not be available.
690 CUM is a variable of type CUMULATIVE_ARGS which gives info about
691 the preceding args and about the function being called.
692 NAMED is nonzero if this argument is a named parameter
693 (otherwise it is an extra parameter matching an ellipsis). */
694
695 /* On the H8/300 all normal args are pushed, unless -mquickcall in which
696 case the first 3 arguments are passed in registers.
697 See function `function_arg'. */
698
699 #define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
700 function_arg (&CUM, MODE, TYPE, NAMED)
701
702 /* Output assembler code to FILE to increment profiler label # LABELNO
703 for profiling a function entry. */
704
705 #define FUNCTION_PROFILER(FILE, LABELNO) \
706 fprintf (FILE, "\t%s\t#LP%d,%s\n\tjsr @mcount\n", \
707 h8_mov_op, (LABELNO), h8_reg_names[0]);
708
709 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
710 the stack pointer does not matter. The value is tested only in
711 functions that have frame pointers.
712 No definition is equivalent to always zero. */
713
714 #define EXIT_IGNORE_STACK 0
715
716 /* Output assembler code for a block containing the constant parts
717 of a trampoline, leaving space for the variable parts.
718
719 H8/300
720 vvvv context
721 1 0000 7900xxxx mov.w #0x1234,r3
722 2 0004 5A00xxxx jmp @0x1234
723 ^^^^ function
724
725 H8/300H
726 vvvvvvvv context
727 2 0000 7A00xxxxxxxx mov.l #0x12345678,er3
728 3 0006 5Axxxxxx jmp @0x123456
729 ^^^^^^ function
730 */
731
732 #define TRAMPOLINE_TEMPLATE(FILE) \
733 do \
734 { \
735 if (TARGET_H8300) \
736 { \
737 fprintf (FILE, "\tmov.w #0x1234,r3\n"); \
738 fprintf (FILE, "\tjmp @0x1234\n"); \
739 } \
740 else \
741 { \
742 fprintf (FILE, "\tmov.l #0x12345678,er3\n"); \
743 fprintf (FILE, "\tjmp @0x123456\n"); \
744 } \
745 } \
746 while (0)
747
748 /* Length in units of the trampoline for entering a nested function. */
749
750 #define TRAMPOLINE_SIZE (TARGET_H8300 ? 8 : 12)
751
752 /* Emit RTL insns to initialize the variable parts of a trampoline.
753 FNADDR is an RTX for the address of the function's pure code.
754 CXT is an RTX for the static chain value for the function. */
755
756 #define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
757 { \
758 emit_move_insn (gen_rtx_MEM (Pmode, plus_constant ((TRAMP), 2)), CXT); \
759 emit_move_insn (gen_rtx_MEM (Pmode, plus_constant ((TRAMP), 6)), FNADDR); \
760 if (TARGET_H8300H || TARGET_H8300S) \
761 emit_move_insn (gen_rtx_MEM (QImode, plus_constant ((TRAMP), 6)), \
762 GEN_INT (0x5A)); \
763 }
764 \f
765 /* Addressing modes, and classification of registers for them. */
766
767 #define HAVE_POST_INCREMENT 1
768 #define HAVE_PRE_DECREMENT 1
769
770 /* Macros to check register numbers against specific register classes. */
771
772 /* These assume that REGNO is a hard or pseudo reg number.
773 They give nonzero only if REGNO is a hard reg of the suitable class
774 or a pseudo reg currently allocated to a suitable hard reg.
775 Since they use reg_renumber, they are safe only once reg_renumber
776 has been allocated, which happens in local-alloc.c. */
777
778 #define REGNO_OK_FOR_INDEX_P(regno) 0
779
780 #define REGNO_OK_FOR_BASE_P(regno) \
781 (((regno) < FIRST_PSEUDO_REGISTER && regno != 8) || reg_renumber[regno] >= 0)
782 \f
783 /* Maximum number of registers that can appear in a valid memory address. */
784
785 #define MAX_REGS_PER_ADDRESS 1
786
787 /* 1 if X is an rtx for a constant that is a valid address. */
788
789 #define CONSTANT_ADDRESS_P(X) \
790 (GET_CODE (X) == LABEL_REF || GET_CODE (X) == SYMBOL_REF \
791 || (GET_CODE (X) == CONST_INT \
792 /* We handle signed and unsigned offsets here. */ \
793 && INTVAL (X) > (TARGET_H8300 ? -0x10000 : -0x1000000) \
794 && INTVAL (X) < (TARGET_H8300 ? 0x10000 : 0x1000000)) \
795 || ((GET_CODE (X) == HIGH || GET_CODE (X) == CONST) \
796 && TARGET_H8300))
797
798 /* Nonzero if the constant value X is a legitimate general operand.
799 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
800
801 #define LEGITIMATE_CONSTANT_P(X) (GET_CODE (X) != CONST_DOUBLE)
802
803 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
804 and check its validity for a certain class.
805 We have two alternate definitions for each of them.
806 The usual definition accepts all pseudo regs; the other rejects
807 them unless they have been allocated suitable hard regs.
808 The symbol REG_OK_STRICT causes the latter definition to be used.
809
810 Most source files want to accept pseudo regs in the hope that
811 they will get allocated to the class that the insn wants them to be in.
812 Source files for reload pass need to be strict.
813 After reload, it makes no difference, since pseudo regs have
814 been eliminated by then. */
815
816 #ifndef REG_OK_STRICT
817
818 /* Nonzero if X is a hard reg that can be used as an index
819 or if it is a pseudo reg. */
820 #define REG_OK_FOR_INDEX_P(X) 0
821 /* Nonzero if X is a hard reg that can be used as a base reg
822 or if it is a pseudo reg. */
823 /* Don't use REGNO_OK_FOR_BASE_P here because it uses reg_renumber. */
824 #define REG_OK_FOR_BASE_P(X) \
825 (REGNO (X) >= FIRST_PSEUDO_REGISTER || REGNO (X) != 8)
826 #define REG_OK_FOR_INDEX_P_STRICT(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
827 #define REG_OK_FOR_BASE_P_STRICT(X) REGNO_OK_FOR_BASE_P (REGNO (X))
828 #define STRICT 0
829
830 #else
831
832 /* Nonzero if X is a hard reg that can be used as an index. */
833 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
834 /* Nonzero if X is a hard reg that can be used as a base reg. */
835 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
836 #define STRICT 1
837
838 #endif
839
840 /* Extra constraints. */
841
842 #define OK_FOR_R(OP) \
843 (GET_CODE (OP) == CONST_INT \
844 ? !h8300_shift_needs_scratch_p (INTVAL (OP), QImode) \
845 : 0)
846
847 #define OK_FOR_S(OP) \
848 (GET_CODE (OP) == CONST_INT \
849 ? !h8300_shift_needs_scratch_p (INTVAL (OP), HImode) \
850 : 0)
851
852 #define OK_FOR_T(OP) \
853 (GET_CODE (OP) == CONST_INT \
854 ? !h8300_shift_needs_scratch_p (INTVAL (OP), SImode) \
855 : 0)
856
857 /* 'U' if valid for a bset destination;
858 i.e. a register, register indirect, or the eightbit memory region
859 (a SYMBOL_REF with an SYMBOL_REF_FLAG set).
860
861 On the H8S 'U' can also be a 16bit or 32bit absolute. */
862 #define OK_FOR_U(OP) \
863 ((GET_CODE (OP) == REG && REG_OK_FOR_BASE_P (OP)) \
864 || (GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == REG \
865 && REG_OK_FOR_BASE_P (XEXP (OP, 0))) \
866 || (GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
867 && TARGET_H8300S) \
868 || (GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == CONST \
869 && GET_CODE (XEXP (XEXP (OP, 0), 0)) == PLUS \
870 && GET_CODE (XEXP (XEXP (XEXP (OP, 0), 0), 0)) == SYMBOL_REF \
871 && GET_CODE (XEXP (XEXP (XEXP (OP, 0), 0), 1)) == CONST_INT \
872 && (TARGET_H8300S \
873 || SYMBOL_REF_FLAG (XEXP (XEXP (XEXP (OP, 0), 0), 0)))) \
874 || (GET_CODE (OP) == MEM \
875 && h8300_eightbit_constant_address_p (XEXP (OP, 0))) \
876 || (GET_CODE (OP) == MEM && TARGET_H8300S \
877 && GET_CODE (XEXP (OP, 0)) == CONST_INT))
878
879 #define EXTRA_CONSTRAINT(OP, C) \
880 ((C) == 'R' ? OK_FOR_R (OP) : \
881 (C) == 'S' ? OK_FOR_S (OP) : \
882 (C) == 'T' ? OK_FOR_T (OP) : \
883 (C) == 'U' ? OK_FOR_U (OP) : \
884 0)
885 \f
886 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
887 that is a valid memory address for an instruction.
888 The MODE argument is the machine mode for the MEM expression
889 that wants to use this address.
890
891 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS,
892 except for CONSTANT_ADDRESS_P which is actually
893 machine-independent.
894
895 On the H8/300, a legitimate address has the form
896 REG, REG+CONSTANT_ADDRESS or CONSTANT_ADDRESS. */
897
898 /* Accept either REG or SUBREG where a register is valid. */
899
900 #define RTX_OK_FOR_BASE_P(X) \
901 ((REG_P (X) && REG_OK_FOR_BASE_P (X)) \
902 || (GET_CODE (X) == SUBREG && REG_P (SUBREG_REG (X)) \
903 && REG_OK_FOR_BASE_P (SUBREG_REG (X))))
904
905 #define GO_IF_LEGITIMATE_ADDRESS(MODE, X, ADDR) \
906 if (RTX_OK_FOR_BASE_P (X)) goto ADDR; \
907 if (CONSTANT_ADDRESS_P (X)) goto ADDR; \
908 if (GET_CODE (X) == PLUS \
909 && CONSTANT_ADDRESS_P (XEXP (X, 1)) \
910 && RTX_OK_FOR_BASE_P (XEXP (X, 0))) goto ADDR;
911 \f
912 /* Try machine-dependent ways of modifying an illegitimate address
913 to be legitimate. If we find one, return the new, valid address.
914 This macro is used in only one place: `memory_address' in explow.c.
915
916 OLDX is the address as it was before break_out_memory_refs was called.
917 In some cases it is useful to look at this to decide what needs to be done.
918
919 MODE and WIN are passed so that this macro can use
920 GO_IF_LEGITIMATE_ADDRESS.
921
922 It is always safe for this macro to do nothing. It exists to recognize
923 opportunities to optimize the output.
924
925 For the H8/300, don't do anything. */
926
927 #define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) {}
928
929 /* Go to LABEL if ADDR (a legitimate address expression)
930 has an effect that depends on the machine mode it is used for.
931
932 On the H8/300, the predecrement and postincrement address depend thus
933 (the amount of decrement or increment being the length of the operand). */
934
935 #define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
936 if (GET_CODE (ADDR) == POST_INC || GET_CODE (ADDR) == PRE_DEC) goto LABEL;
937 \f
938 /* Specify the machine mode that this machine uses
939 for the index in the tablejump instruction. */
940 #define CASE_VECTOR_MODE Pmode
941
942 /* Define as C expression which evaluates to nonzero if the tablejump
943 instruction expects the table to contain offsets from the address of the
944 table.
945 Do not define this if the table should contain absolute addresses. */
946 /*#define CASE_VECTOR_PC_RELATIVE 1 */
947
948 /* Define this as 1 if `char' should by default be signed; else as 0.
949
950 On the H8/300, sign extension is expensive, so we'll say that chars
951 are unsigned. */
952 #define DEFAULT_SIGNED_CHAR 0
953
954 /* This flag, if defined, says the same insns that convert to a signed fixnum
955 also convert validly to an unsigned one. */
956 #define FIXUNS_TRUNC_LIKE_FIX_TRUNC
957
958 /* Max number of bytes we can move from memory to memory
959 in one reasonably fast instruction. */
960 #define MOVE_MAX (TARGET_H8300H || TARGET_H8300S ? 4 : 2)
961 #define MAX_MOVE_MAX 4
962
963 /* Nonzero if access to memory by bytes is slow and undesirable. */
964 #define SLOW_BYTE_ACCESS TARGET_SLOWBYTE
965
966 /* Define if shifts truncate the shift count
967 which implies one can omit a sign-extension or zero-extension
968 of a shift count. */
969 /* #define SHIFT_COUNT_TRUNCATED */
970
971 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
972 is done just by pretending it is already truncated. */
973 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
974
975 /* Specify the machine mode that pointers have.
976 After generation of rtl, the compiler makes no further distinction
977 between pointers and any other objects of this machine mode. */
978 #define Pmode \
979 ((TARGET_H8300H || TARGET_H8300S) && !TARGET_NORMAL_MODE ? SImode : HImode)
980
981 /* ANSI C types.
982 We use longs for the H8/300H and the H8S because ints can be 16 or 32.
983 GCC requires SIZE_TYPE to be the same size as pointers. */
984 #define SIZE_TYPE \
985 (TARGET_H8300 || TARGET_NORMAL_MODE ? "unsigned int" : "long unsigned int")
986 #define PTRDIFF_TYPE \
987 (TARGET_H8300 || TARGET_NORMAL_MODE ? "int" : "long int")
988
989 #define POINTER_SIZE \
990 ((TARGET_H8300H || TARGET_H8300S) && !TARGET_NORMAL_MODE ? 32 : 16)
991
992 #define WCHAR_TYPE "short unsigned int"
993 #define WCHAR_TYPE_SIZE 16
994 #define MAX_WCHAR_TYPE_SIZE 16
995
996 /* A function address in a call instruction
997 is a byte address (for indexing purposes)
998 so give the MEM rtx a byte's mode. */
999 #define FUNCTION_MODE QImode
1000
1001 #define ADJUST_INSN_LENGTH(INSN, LENGTH) \
1002 LENGTH += h8300_adjust_insn_length (INSN, LENGTH);
1003
1004 /* Compute the cost of computing a constant rtl expression RTX
1005 whose rtx-code is CODE. The body of this macro is a portion
1006 of a switch statement. If the code is computed here,
1007 return it with a return statement. Otherwise, break from the switch. */
1008
1009 #define DEFAULT_RTX_COSTS(RTX, CODE, OUTER_CODE) \
1010 return (const_costs (RTX, CODE, OUTER_CODE));
1011
1012 #define BRANCH_COST 0
1013
1014 /* We say that MOD and DIV are so cheap because otherwise we'll
1015 generate some really horrible code for division of a power of two. */
1016
1017 /* Provide the costs of a rtl expression. This is in the body of a
1018 switch on CODE. */
1019
1020 #define RTX_COSTS(RTX, CODE, OUTER_CODE) \
1021 case AND: \
1022 return COSTS_N_INSNS (h8300_and_costs (RTX)); \
1023 case MOD: \
1024 case DIV: \
1025 return 60; \
1026 case MULT: \
1027 return 20; \
1028 case ASHIFT: \
1029 case ASHIFTRT: \
1030 case LSHIFTRT: \
1031 return COSTS_N_INSNS (h8300_shift_costs (RTX)); \
1032 case ROTATE: \
1033 case ROTATERT: \
1034 if (GET_MODE (RTX) == HImode) return 2; \
1035 return 8;
1036
1037 /* Tell final.c how to eliminate redundant test instructions. */
1038
1039 /* Here we define machine-dependent flags and fields in cc_status
1040 (see `conditions.h'). No extra ones are needed for the h8300. */
1041
1042 /* Store in cc_status the expressions
1043 that the condition codes will describe
1044 after execution of an instruction whose pattern is EXP.
1045 Do not alter them if the instruction would not alter the cc's. */
1046
1047 #define NOTICE_UPDATE_CC(EXP, INSN) notice_update_cc (EXP, INSN)
1048
1049 /* The add insns don't set overflow in a usable way. */
1050 #define CC_OVERFLOW_UNUSABLE 01000
1051 /* The mov,and,or,xor insns don't set carry. That's OK though as the
1052 Z bit is all we need when doing unsigned comparisons on the result of
1053 these insns (since they're always with 0). However, conditions.h has
1054 CC_NO_OVERFLOW defined for this purpose. Rename it to something more
1055 understandable. */
1056 #define CC_NO_CARRY CC_NO_OVERFLOW
1057 \f
1058 /* Control the assembler format that we output. */
1059
1060 /* Output at beginning/end of assembler file. */
1061
1062 #define ASM_FILE_START(FILE) asm_file_start (FILE)
1063
1064 #define ASM_FILE_END(FILE) asm_file_end (FILE)
1065
1066 /* Output to assembler file text saying following lines
1067 may contain character constants, extra white space, comments, etc. */
1068
1069 #define ASM_APP_ON "; #APP\n"
1070
1071 /* Output to assembler file text saying following lines
1072 no longer contain unusual constructs. */
1073
1074 #define ASM_APP_OFF "; #NO_APP\n"
1075
1076 #define FILE_ASM_OP "\t.file\n"
1077 #define IDENT_ASM_OP "\t.ident\n"
1078
1079 /* The assembler op to get a word, 2 bytes for the H8/300, 4 for H8/300H. */
1080 #define ASM_WORD_OP \
1081 (TARGET_H8300 || TARGET_NORMAL_MODE ? "\t.word\t" : "\t.long\t")
1082
1083 #define TEXT_SECTION_ASM_OP "\t.section .text"
1084 #define DATA_SECTION_ASM_OP "\t.section .data"
1085 #define BSS_SECTION_ASM_OP "\t.section .bss"
1086 #define INIT_SECTION_ASM_OP "\t.section .init"
1087 #define READONLY_DATA_SECTION_ASM_OP "\t.section .rodata"
1088
1089 #undef DO_GLOBAL_CTORS_BODY
1090 #define DO_GLOBAL_CTORS_BODY \
1091 { \
1092 typedef (*pfunc)(); \
1093 extern pfunc __ctors[]; \
1094 extern pfunc __ctors_end[]; \
1095 pfunc *p; \
1096 for (p = __ctors_end; p > __ctors; ) \
1097 { \
1098 (*--p)(); \
1099 } \
1100 }
1101
1102 #undef DO_GLOBAL_DTORS_BODY
1103 #define DO_GLOBAL_DTORS_BODY \
1104 { \
1105 typedef (*pfunc)(); \
1106 extern pfunc __dtors[]; \
1107 extern pfunc __dtors_end[]; \
1108 pfunc *p; \
1109 for (p = __dtors; p < __dtors_end; p++) \
1110 { \
1111 (*p)(); \
1112 } \
1113 }
1114
1115 #define TINY_DATA_NAME_P(NAME) (*(NAME) == '&')
1116
1117 /* How to refer to registers in assembler output.
1118 This sequence is indexed by compiler's hard-register-number (see above). */
1119
1120 #define REGISTER_NAMES \
1121 { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "sp", "mac", "ap", "rap" }
1122
1123 #define ADDITIONAL_REGISTER_NAMES \
1124 { {"er0", 0}, {"er1", 1}, {"er2", 2}, {"er3", 3}, {"er4", 4}, \
1125 {"er5", 5}, {"er6", 6}, {"er7", 7}, {"r7", 7} }
1126
1127 #define SDB_DEBUGGING_INFO 1
1128 #define SDB_DELIM "\n"
1129
1130 /* Support -gstabs. */
1131
1132 #include "dbxcoff.h"
1133
1134 /* Override definition in dbxcoff.h. */
1135 /* Generate a blank trailing N_SO to mark the end of the .o file, since
1136 we can't depend upon the linker to mark .o file boundaries with
1137 embedded stabs. */
1138
1139 #undef DBX_OUTPUT_MAIN_SOURCE_FILE_END
1140 #define DBX_OUTPUT_MAIN_SOURCE_FILE_END(FILE, FILENAME) \
1141 fprintf (FILE, \
1142 "\t.text\n.stabs \"\",%d,0,0,.Letext\n.Letext:\n", N_SO)
1143
1144 /* Switch into a generic section. */
1145 #define TARGET_ASM_NAMED_SECTION h8300_asm_named_section
1146
1147 #define ASM_OUTPUT_LABELREF(FILE, NAME) \
1148 asm_fprintf ((FILE), "%U%s", (NAME) + (TINY_DATA_NAME_P (NAME) ? 1 : 0))
1149
1150 #define ASM_OUTPUT_EXTERNAL(FILE, DECL, NAME)
1151
1152 /* Globalizing directive for a label. */
1153 #define GLOBAL_ASM_OP "\t.global "
1154
1155 #define ASM_DECLARE_FUNCTION_NAME(FILE, NAME, DECL) \
1156 ASM_OUTPUT_LABEL (FILE, NAME)
1157
1158 /* The prefix to add to user-visible assembler symbols. */
1159
1160 #define USER_LABEL_PREFIX "_"
1161
1162 /* This is how to store into the string LABEL
1163 the symbol_ref name of an internal numbered label where
1164 PREFIX is the class of label and NUM is the number within the class.
1165 This is suitable for output with `assemble_name'.
1166
1167 N.B.: The h8300.md branch_true and branch_false patterns also know
1168 how to generate internal labels. */
1169 #define ASM_GENERATE_INTERNAL_LABEL(LABEL, PREFIX, NUM) \
1170 sprintf (LABEL, "*.%s%d", PREFIX, NUM)
1171
1172 /* This is how to output an insn to push a register on the stack.
1173 It need not be very fast code. */
1174
1175 #define ASM_OUTPUT_REG_PUSH(FILE, REGNO) \
1176 fprintf (FILE, "\t%s\t%s\n", h8_push_op, h8_reg_names[REGNO])
1177
1178 /* This is how to output an insn to pop a register from the stack.
1179 It need not be very fast code. */
1180
1181 #define ASM_OUTPUT_REG_POP(FILE, REGNO) \
1182 fprintf (FILE, "\t%s\t%s\n", h8_pop_op, h8_reg_names[REGNO])
1183
1184 /* This is how to output an element of a case-vector that is absolute. */
1185
1186 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
1187 fprintf (FILE, "%s.L%d\n", ASM_WORD_OP, VALUE)
1188
1189 /* This is how to output an element of a case-vector that is relative. */
1190
1191 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL) \
1192 fprintf (FILE, "%s.L%d-.L%d\n", ASM_WORD_OP, VALUE, REL)
1193
1194 /* This is how to output an assembler line
1195 that says to advance the location counter
1196 to a multiple of 2**LOG bytes. */
1197
1198 #define ASM_OUTPUT_ALIGN(FILE, LOG) \
1199 if ((LOG) != 0) \
1200 fprintf (FILE, "\t.align %d\n", (LOG))
1201
1202 /* This is how to output an assembler line
1203 that says to advance the location counter by SIZE bytes. */
1204
1205 #define ASM_OUTPUT_IDENT(FILE, NAME) \
1206 fprintf (FILE, "%s\"%s\"\n", IDENT_ASM_OP, NAME)
1207
1208 #define ASM_OUTPUT_SKIP(FILE, SIZE) \
1209 fprintf (FILE, "\t.space %d\n", (SIZE))
1210
1211 /* This says how to output an assembler line
1212 to define a global common symbol. */
1213
1214 #define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
1215 ( fputs ("\t.comm ", (FILE)), \
1216 assemble_name ((FILE), (NAME)), \
1217 fprintf ((FILE), ",%d\n", (SIZE)))
1218
1219 /* This says how to output the assembler to define a global
1220 uninitialized but not common symbol.
1221 Try to use asm_output_bss to implement this macro. */
1222
1223 #define ASM_OUTPUT_BSS(FILE, DECL, NAME, SIZE, ROUNDED) \
1224 asm_output_bss ((FILE), (DECL), (NAME), (SIZE), (ROUNDED))
1225
1226 /* This says how to output an assembler line
1227 to define a local common symbol. */
1228
1229 #define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE, ROUNDED) \
1230 ( fputs ("\t.lcomm ", (FILE)), \
1231 assemble_name ((FILE), (NAME)), \
1232 fprintf ((FILE), ",%d\n", (SIZE)))
1233
1234 #define ASM_PN_FORMAT "%s___%lu"
1235
1236 /* Print an instruction operand X on file FILE.
1237 Look in h8300.c for details. */
1238
1239 #define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
1240 ((CODE) == '#')
1241
1242 #define PRINT_OPERAND(FILE, X, CODE) print_operand (FILE, X, CODE)
1243
1244 /* Print a memory operand whose address is X, on file FILE.
1245 This uses a function in h8300.c. */
1246
1247 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) print_operand_address (FILE, ADDR)
1248
1249 /* H8300 specific pragmas. */
1250 #define REGISTER_TARGET_PRAGMAS(PFILE) \
1251 do \
1252 { \
1253 cpp_register_pragma (PFILE, 0, "saveall", h8300_pr_saveall); \
1254 cpp_register_pragma (PFILE, 0, "interrupt", h8300_pr_interrupt); \
1255 } \
1256 while (0)
1257
1258 #define FINAL_PRESCAN_INSN(insn, operand, nop) \
1259 final_prescan_insn (insn, operand, nop)
1260
1261 /* Define this macro if GNU CC should generate calls to the System V
1262 (and ANSI C) library functions `memcpy' and `memset' rather than
1263 the BSD functions `bcopy' and `bzero'. */
1264
1265 #define TARGET_MEM_FUNCTIONS 1
1266
1267 #define MULHI3_LIBCALL "__mulhi3"
1268 #define DIVHI3_LIBCALL "__divhi3"
1269 #define UDIVHI3_LIBCALL "__udivhi3"
1270 #define MODHI3_LIBCALL "__modhi3"
1271 #define UMODHI3_LIBCALL "__umodhi3"
1272
1273 /* Perform target dependent optabs initialization. */
1274
1275 #define INIT_TARGET_OPTABS \
1276 do \
1277 { \
1278 smul_optab->handlers[(int) HImode].libfunc \
1279 = init_one_libfunc (MULHI3_LIBCALL); \
1280 sdiv_optab->handlers[(int) HImode].libfunc \
1281 = init_one_libfunc (DIVHI3_LIBCALL); \
1282 udiv_optab->handlers[(int) HImode].libfunc \
1283 = init_one_libfunc (UDIVHI3_LIBCALL); \
1284 smod_optab->handlers[(int) HImode].libfunc \
1285 = init_one_libfunc (MODHI3_LIBCALL); \
1286 umod_optab->handlers[(int) HImode].libfunc \
1287 = init_one_libfunc (UMODHI3_LIBCALL); \
1288 } \
1289 while (0)
1290
1291 #define MOVE_RATIO 3
1292
1293 #endif /* ! GCC_H8300_H */