]> git.ipfire.org Git - thirdparty/gcc.git/blob - gcc/config/i386/cpuid.h
Update copyright years.
[thirdparty/gcc.git] / gcc / config / i386 / cpuid.h
1 /*
2 * Copyright (C) 2007-2016 Free Software Foundation, Inc.
3 *
4 * This file is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License as published by the
6 * Free Software Foundation; either version 3, or (at your option) any
7 * later version.
8 *
9 * This file is distributed in the hope that it will be useful, but
10 * WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
12 * General Public License for more details.
13 *
14 * Under Section 7 of GPL version 3, you are granted additional
15 * permissions described in the GCC Runtime Library Exception, version
16 * 3.1, as published by the Free Software Foundation.
17 *
18 * You should have received a copy of the GNU General Public License and
19 * a copy of the GCC Runtime Library Exception along with this program;
20 * see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
21 * <http://www.gnu.org/licenses/>.
22 */
23
24 /* %ecx */
25 #define bit_SSE3 (1 << 0)
26 #define bit_PCLMUL (1 << 1)
27 #define bit_LZCNT (1 << 5)
28 #define bit_SSSE3 (1 << 9)
29 #define bit_FMA (1 << 12)
30 #define bit_CMPXCHG16B (1 << 13)
31 #define bit_SSE4_1 (1 << 19)
32 #define bit_SSE4_2 (1 << 20)
33 #define bit_MOVBE (1 << 22)
34 #define bit_POPCNT (1 << 23)
35 #define bit_AES (1 << 25)
36 #define bit_XSAVE (1 << 26)
37 #define bit_OSXSAVE (1 << 27)
38 #define bit_AVX (1 << 28)
39 #define bit_F16C (1 << 29)
40 #define bit_RDRND (1 << 30)
41
42 /* %edx */
43 #define bit_CMPXCHG8B (1 << 8)
44 #define bit_CMOV (1 << 15)
45 #define bit_MMX (1 << 23)
46 #define bit_FXSAVE (1 << 24)
47 #define bit_SSE (1 << 25)
48 #define bit_SSE2 (1 << 26)
49
50 /* Extended Features */
51 /* %ecx */
52 #define bit_LAHF_LM (1 << 0)
53 #define bit_ABM (1 << 5)
54 #define bit_SSE4a (1 << 6)
55 #define bit_PRFCHW (1 << 8)
56 #define bit_XOP (1 << 11)
57 #define bit_LWP (1 << 15)
58 #define bit_FMA4 (1 << 16)
59 #define bit_TBM (1 << 21)
60 #define bit_MWAITX (1 << 29)
61
62 /* %edx */
63 #define bit_MMXEXT (1 << 22)
64 #define bit_LM (1 << 29)
65 #define bit_3DNOWP (1 << 30)
66 #define bit_3DNOW (1 << 31)
67
68 /* %ebx. */
69 #define bit_CLZERO (1 << 0)
70
71 /* Extended Features (%eax == 7) */
72 /* %ebx */
73 #define bit_FSGSBASE (1 << 0)
74 #define bit_BMI (1 << 3)
75 #define bit_HLE (1 << 4)
76 #define bit_AVX2 (1 << 5)
77 #define bit_BMI2 (1 << 8)
78 #define bit_RTM (1 << 11)
79 #define bit_MPX (1 << 14)
80 #define bit_AVX512F (1 << 16)
81 #define bit_AVX512DQ (1 << 17)
82 #define bit_RDSEED (1 << 18)
83 #define bit_ADX (1 << 19)
84 #define bit_AVX512IFMA (1 << 21)
85 #define bit_PCOMMIT (1 << 22)
86 #define bit_CLFLUSHOPT (1 << 23)
87 #define bit_CLWB (1 << 24)
88 #define bit_AVX512PF (1 << 26)
89 #define bit_AVX512ER (1 << 27)
90 #define bit_AVX512CD (1 << 28)
91 #define bit_SHA (1 << 29)
92 #define bit_AVX512BW (1 << 30)
93 #define bit_AVX512VL (1 << 31)
94
95 /* %ecx */
96 #define bit_PREFETCHWT1 (1 << 0)
97 #define bit_AVX512VBMI (1 << 1)
98 #define bit_PKU (1 << 3)
99 #define bit_OSPKE (1 << 4)
100
101 /* XFEATURE_ENABLED_MASK register bits (%eax == 13, %ecx == 0) */
102 #define bit_BNDREGS (1 << 3)
103 #define bit_BNDCSR (1 << 4)
104
105 /* Extended State Enumeration Sub-leaf (%eax == 13, %ecx == 1) */
106 #define bit_XSAVEOPT (1 << 0)
107 #define bit_XSAVEC (1 << 1)
108 #define bit_XSAVES (1 << 3)
109
110 /* Signatures for different CPU implementations as returned in uses
111 of cpuid with level 0. */
112 #define signature_AMD_ebx 0x68747541
113 #define signature_AMD_ecx 0x444d4163
114 #define signature_AMD_edx 0x69746e65
115
116 #define signature_CENTAUR_ebx 0x746e6543
117 #define signature_CENTAUR_ecx 0x736c7561
118 #define signature_CENTAUR_edx 0x48727561
119
120 #define signature_CYRIX_ebx 0x69727943
121 #define signature_CYRIX_ecx 0x64616574
122 #define signature_CYRIX_edx 0x736e4978
123
124 #define signature_INTEL_ebx 0x756e6547
125 #define signature_INTEL_ecx 0x6c65746e
126 #define signature_INTEL_edx 0x49656e69
127
128 #define signature_TM1_ebx 0x6e617254
129 #define signature_TM1_ecx 0x55504361
130 #define signature_TM1_edx 0x74656d73
131
132 #define signature_TM2_ebx 0x756e6547
133 #define signature_TM2_ecx 0x3638784d
134 #define signature_TM2_edx 0x54656e69
135
136 #define signature_NSC_ebx 0x646f6547
137 #define signature_NSC_ecx 0x43534e20
138 #define signature_NSC_edx 0x79622065
139
140 #define signature_NEXGEN_ebx 0x4778654e
141 #define signature_NEXGEN_ecx 0x6e657669
142 #define signature_NEXGEN_edx 0x72446e65
143
144 #define signature_RISE_ebx 0x65736952
145 #define signature_RISE_ecx 0x65736952
146 #define signature_RISE_edx 0x65736952
147
148 #define signature_SIS_ebx 0x20536953
149 #define signature_SIS_ecx 0x20536953
150 #define signature_SIS_edx 0x20536953
151
152 #define signature_UMC_ebx 0x20434d55
153 #define signature_UMC_ecx 0x20434d55
154 #define signature_UMC_edx 0x20434d55
155
156 #define signature_VIA_ebx 0x20414956
157 #define signature_VIA_ecx 0x20414956
158 #define signature_VIA_edx 0x20414956
159
160 #define signature_VORTEX_ebx 0x74726f56
161 #define signature_VORTEX_ecx 0x436f5320
162 #define signature_VORTEX_edx 0x36387865
163
164 #define __cpuid(level, a, b, c, d) \
165 __asm__ ("cpuid\n\t" \
166 : "=a" (a), "=b" (b), "=c" (c), "=d" (d) \
167 : "0" (level))
168
169 #define __cpuid_count(level, count, a, b, c, d) \
170 __asm__ ("cpuid\n\t" \
171 : "=a" (a), "=b" (b), "=c" (c), "=d" (d) \
172 : "0" (level), "2" (count))
173
174
175 /* Return highest supported input value for cpuid instruction. ext can
176 be either 0x0 or 0x8000000 to return highest supported value for
177 basic or extended cpuid information. Function returns 0 if cpuid
178 is not supported or whatever cpuid returns in eax register. If sig
179 pointer is non-null, then first four bytes of the signature
180 (as found in ebx register) are returned in location pointed by sig. */
181
182 static __inline unsigned int
183 __get_cpuid_max (unsigned int __ext, unsigned int *__sig)
184 {
185 unsigned int __eax, __ebx, __ecx, __edx;
186
187 #ifndef __x86_64__
188 /* See if we can use cpuid. On AMD64 we always can. */
189 #if __GNUC__ >= 3
190 __asm__ ("pushf{l|d}\n\t"
191 "pushf{l|d}\n\t"
192 "pop{l}\t%0\n\t"
193 "mov{l}\t{%0, %1|%1, %0}\n\t"
194 "xor{l}\t{%2, %0|%0, %2}\n\t"
195 "push{l}\t%0\n\t"
196 "popf{l|d}\n\t"
197 "pushf{l|d}\n\t"
198 "pop{l}\t%0\n\t"
199 "popf{l|d}\n\t"
200 : "=&r" (__eax), "=&r" (__ebx)
201 : "i" (0x00200000));
202 #else
203 /* Host GCCs older than 3.0 weren't supporting Intel asm syntax
204 nor alternatives in i386 code. */
205 __asm__ ("pushfl\n\t"
206 "pushfl\n\t"
207 "popl\t%0\n\t"
208 "movl\t%0, %1\n\t"
209 "xorl\t%2, %0\n\t"
210 "pushl\t%0\n\t"
211 "popfl\n\t"
212 "pushfl\n\t"
213 "popl\t%0\n\t"
214 "popfl\n\t"
215 : "=&r" (__eax), "=&r" (__ebx)
216 : "i" (0x00200000));
217 #endif
218
219 if (!((__eax ^ __ebx) & 0x00200000))
220 return 0;
221 #endif
222
223 /* Host supports cpuid. Return highest supported cpuid input value. */
224 __cpuid (__ext, __eax, __ebx, __ecx, __edx);
225
226 if (__sig)
227 *__sig = __ebx;
228
229 return __eax;
230 }
231
232 /* Return cpuid data for requested cpuid level, as found in returned
233 eax, ebx, ecx and edx registers. The function checks if cpuid is
234 supported and returns 1 for valid cpuid information or 0 for
235 unsupported cpuid level. All pointers are required to be non-null. */
236
237 static __inline int
238 __get_cpuid (unsigned int __level,
239 unsigned int *__eax, unsigned int *__ebx,
240 unsigned int *__ecx, unsigned int *__edx)
241 {
242 unsigned int __ext = __level & 0x80000000;
243
244 if (__get_cpuid_max (__ext, 0) < __level)
245 return 0;
246
247 __cpuid (__level, *__eax, *__ebx, *__ecx, *__edx);
248 return 1;
249 }