]> git.ipfire.org Git - thirdparty/gcc.git/blob - gcc/config/m32r/m32r.h
Turn HARD_REGNO_MODE_OK into a target hook
[thirdparty/gcc.git] / gcc / config / m32r / m32r.h
1 /* Definitions of target machine for GNU compiler, Renesas M32R cpu.
2 Copyright (C) 1996-2017 Free Software Foundation, Inc.
3
4 This file is part of GCC.
5
6 GCC is free software; you can redistribute it and/or modify it
7 under the terms of the GNU General Public License as published
8 by the Free Software Foundation; either version 3, or (at your
9 option) any later version.
10
11 GCC is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
15
16 You should have received a copy of the GNU General Public License
17 along with GCC; see the file COPYING3. If not see
18 <http://www.gnu.org/licenses/>. */
19
20 /* Things to do:
21 - longlong.h?
22 */
23
24 #undef SIZE_TYPE
25 #undef PTRDIFF_TYPE
26 #undef WCHAR_TYPE
27 #undef WCHAR_TYPE_SIZE
28 #undef CPP_SPEC
29 #undef ASM_SPEC
30 #undef LINK_SPEC
31 #undef STARTFILE_SPEC
32 #undef ENDFILE_SPEC
33
34 #undef ASM_APP_ON
35 #undef ASM_APP_OFF
36 \f
37
38 /* M32R/X overrides. */
39
40 /* Additional flags for the preprocessor. */
41 #define CPP_CPU_SPEC "%{m32rx:-D__M32RX__ -D__m32rx__ -U__M32R2__ -U__m32r2__} \
42 %{m32r2:-D__M32R2__ -D__m32r2__ -U__M32RX__ -U__m32rx__} \
43 %{m32r:-U__M32RX__ -U__m32rx__ -U__M32R2__ -U__m32r2__} \
44 "
45
46 /* Assembler switches. */
47 #define ASM_CPU_SPEC \
48 "%{m32r} %{m32rx} %{m32r2} %{!O0: %{O*: -O}} --no-warn-explicit-parallel-conflicts"
49
50 /* Use m32rx specific crt0/crtinit/crtfini files. */
51 #define STARTFILE_CPU_SPEC "%{!shared:crt0.o%s} %{m32rx:m32rx/crtinit.o%s} %{!m32rx:crtinit.o%s}"
52 #define ENDFILE_CPU_SPEC "-lgloss %{m32rx:m32rx/crtfini.o%s} %{!m32rx:crtfini.o%s}"
53
54 /* Define this macro as a C expression for the initializer of an array of
55 strings to tell the driver program which options are defaults for this
56 target and thus do not need to be handled specially when using
57 `MULTILIB_OPTIONS'. */
58 #define SUBTARGET_MULTILIB_DEFAULTS , "m32r"
59
60 /* Number of additional registers the subtarget defines. */
61 #define SUBTARGET_NUM_REGISTERS 1
62
63 /* 1 for registers that cannot be allocated. */
64 #define SUBTARGET_FIXED_REGISTERS , 1
65
66 /* 1 for registers that are not available across function calls. */
67 #define SUBTARGET_CALL_USED_REGISTERS , 1
68
69 /* Order to allocate model specific registers. */
70 #define SUBTARGET_REG_ALLOC_ORDER , 19
71
72 /* Registers which are accumulators. */
73 #define SUBTARGET_REG_CLASS_ACCUM 0x80000
74
75 /* All registers added. */
76 #define SUBTARGET_REG_CLASS_ALL SUBTARGET_REG_CLASS_ACCUM
77
78 /* Additional accumulator registers. */
79 #define SUBTARGET_ACCUM_P(REGNO) ((REGNO) == 19)
80
81 /* Define additional register names. */
82 #define SUBTARGET_REGISTER_NAMES , "a1"
83 /* end M32R/X overrides. */
84
85 /* Names to predefine in the preprocessor for this target machine. */
86 /* __M32R__ is defined by the existing compiler so we use that. */
87 #define TARGET_CPU_CPP_BUILTINS() \
88 do \
89 { \
90 builtin_define ("__M32R__"); \
91 builtin_define ("__m32r__"); \
92 builtin_assert ("cpu=m32r"); \
93 builtin_assert ("machine=m32r"); \
94 builtin_define (TARGET_BIG_ENDIAN \
95 ? "__BIG_ENDIAN__" : "__LITTLE_ENDIAN__"); \
96 } \
97 while (0)
98
99 /* This macro defines names of additional specifications to put in the specs
100 that can be used in various specifications like CC1_SPEC. Its definition
101 is an initializer with a subgrouping for each command option.
102
103 Each subgrouping contains a string constant, that defines the
104 specification name, and a string constant that used by the GCC driver
105 program.
106
107 Do not define this macro if it does not need to do anything. */
108
109 #ifndef SUBTARGET_EXTRA_SPECS
110 #define SUBTARGET_EXTRA_SPECS
111 #endif
112
113 #ifndef ASM_CPU_SPEC
114 #define ASM_CPU_SPEC ""
115 #endif
116
117 #ifndef CPP_CPU_SPEC
118 #define CPP_CPU_SPEC ""
119 #endif
120
121 #ifndef CC1_CPU_SPEC
122 #define CC1_CPU_SPEC ""
123 #endif
124
125 #ifndef LINK_CPU_SPEC
126 #define LINK_CPU_SPEC ""
127 #endif
128
129 #ifndef STARTFILE_CPU_SPEC
130 #define STARTFILE_CPU_SPEC "%{!shared:crt0.o%s} crtinit.o%s"
131 #endif
132
133 #ifndef ENDFILE_CPU_SPEC
134 #define ENDFILE_CPU_SPEC "-lgloss crtfini.o%s"
135 #endif
136
137 #ifndef RELAX_SPEC
138 #if 0 /* Not supported yet. */
139 #define RELAX_SPEC "%{mrelax:-relax}"
140 #else
141 #define RELAX_SPEC ""
142 #endif
143 #endif
144
145 #define EXTRA_SPECS \
146 { "asm_cpu", ASM_CPU_SPEC }, \
147 { "cpp_cpu", CPP_CPU_SPEC }, \
148 { "cc1_cpu", CC1_CPU_SPEC }, \
149 { "link_cpu", LINK_CPU_SPEC }, \
150 { "startfile_cpu", STARTFILE_CPU_SPEC }, \
151 { "endfile_cpu", ENDFILE_CPU_SPEC }, \
152 { "relax", RELAX_SPEC }, \
153 SUBTARGET_EXTRA_SPECS
154
155 #define CPP_SPEC "%(cpp_cpu)"
156
157 #undef CC1_SPEC
158 #define CC1_SPEC "%{G*} %(cc1_cpu)"
159
160 /* Options to pass on to the assembler. */
161 #undef ASM_SPEC
162 #define ASM_SPEC "%(asm_cpu) %(relax) %{" FPIE_OR_FPIC_SPEC ":-K PIC}"
163
164 #define LINK_SPEC "%{v} %(link_cpu) %(relax)"
165
166 #undef STARTFILE_SPEC
167 #define STARTFILE_SPEC "%(startfile_cpu)"
168
169 #undef ENDFILE_SPEC
170 #define ENDFILE_SPEC "%(endfile_cpu)"
171
172 #undef LIB_SPEC
173 \f
174 /* Run-time compilation parameters selecting different hardware subsets. */
175
176 #define TARGET_M32R (! TARGET_M32RX && ! TARGET_M32R2)
177
178 #ifndef TARGET_LITTLE_ENDIAN
179 #define TARGET_LITTLE_ENDIAN 0
180 #endif
181 #define TARGET_BIG_ENDIAN (! TARGET_LITTLE_ENDIAN)
182
183 /* This defaults us to m32r. */
184 #ifndef TARGET_CPU_DEFAULT
185 #define TARGET_CPU_DEFAULT 0
186 #endif
187
188 #ifndef M32R_OPTS_H
189 #include "config/m32r/m32r-opts.h"
190 #endif
191
192 /* Define this macro as a C expression for the initializer of an array of
193 strings to tell the driver program which options are defaults for this
194 target and thus do not need to be handled specially when using
195 `MULTILIB_OPTIONS'. */
196 #ifndef SUBTARGET_MULTILIB_DEFAULTS
197 #define SUBTARGET_MULTILIB_DEFAULTS
198 #endif
199
200 #ifndef MULTILIB_DEFAULTS
201 #define MULTILIB_DEFAULTS { "mmodel=small" SUBTARGET_MULTILIB_DEFAULTS }
202 #endif
203
204 #ifndef SUBTARGET_OVERRIDE_OPTIONS
205 #define SUBTARGET_OVERRIDE_OPTIONS
206 #endif
207 \f
208 /* Target machine storage layout. */
209
210 /* Define this if most significant bit is lowest numbered
211 in instructions that operate on numbered bit-fields. */
212 #define BITS_BIG_ENDIAN 1
213
214 /* Define this if most significant byte of a word is the lowest numbered. */
215 #define BYTES_BIG_ENDIAN (TARGET_LITTLE_ENDIAN == 0)
216
217 /* Define this if most significant word of a multiword number is the lowest
218 numbered. */
219 #define WORDS_BIG_ENDIAN (TARGET_LITTLE_ENDIAN == 0)
220
221 /* Width of a word, in units (bytes). */
222 #define UNITS_PER_WORD 4
223
224 /* Define this macro if it is advisable to hold scalars in registers
225 in a wider mode than that declared by the program. In such cases,
226 the value is constrained to be within the bounds of the declared
227 type, but kept valid in the wider mode. The signedness of the
228 extension may differ from that of the type. */
229 #define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
230 if (GET_MODE_CLASS (MODE) == MODE_INT \
231 && GET_MODE_SIZE (MODE) < UNITS_PER_WORD) \
232 { \
233 (MODE) = SImode; \
234 }
235
236 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
237 #define PARM_BOUNDARY 32
238
239 /* Boundary (in *bits*) on which stack pointer should be aligned. */
240 #define STACK_BOUNDARY 32
241
242 /* ALIGN FRAMES on word boundaries */
243 #define M32R_STACK_ALIGN(LOC) (((LOC) + 3) & ~ 3)
244
245 /* Allocation boundary (in *bits*) for the code of a function. */
246 #define FUNCTION_BOUNDARY 32
247
248 /* Alignment of field after `int : 0' in a structure. */
249 #define EMPTY_FIELD_BOUNDARY 32
250
251 /* Every structure's size must be a multiple of this. */
252 #define STRUCTURE_SIZE_BOUNDARY 8
253
254 /* A bit-field declared as `int' forces `int' alignment for the struct. */
255 #define PCC_BITFIELD_TYPE_MATTERS 1
256
257 /* No data type wants to be aligned rounder than this. */
258 #define BIGGEST_ALIGNMENT 32
259
260 /* The best alignment to use in cases where we have a choice. */
261 #define FASTEST_ALIGNMENT 32
262
263 /* Make strings word-aligned so strcpy from constants will be faster. */
264 #define CONSTANT_ALIGNMENT(EXP, ALIGN) \
265 ((TREE_CODE (EXP) == STRING_CST \
266 && (ALIGN) < FASTEST_ALIGNMENT) \
267 ? FASTEST_ALIGNMENT : (ALIGN))
268
269 /* Make arrays of chars word-aligned for the same reasons. */
270 #define DATA_ALIGNMENT(TYPE, ALIGN) \
271 (TREE_CODE (TYPE) == ARRAY_TYPE \
272 && TYPE_MODE (TREE_TYPE (TYPE)) == QImode \
273 && (ALIGN) < FASTEST_ALIGNMENT ? FASTEST_ALIGNMENT : (ALIGN))
274
275 /* Set this nonzero if move instructions will actually fail to work
276 when given unaligned data. */
277 #define STRICT_ALIGNMENT 1
278
279 /* Define LAVEL_ALIGN to calculate code length of PNOP at labels. */
280 #define LABEL_ALIGN(insn) 2
281 \f
282 /* Layout of source language data types. */
283
284 #define SHORT_TYPE_SIZE 16
285 #define INT_TYPE_SIZE 32
286 #define LONG_TYPE_SIZE 32
287 #define LONG_LONG_TYPE_SIZE 64
288 #define FLOAT_TYPE_SIZE 32
289 #define DOUBLE_TYPE_SIZE 64
290 #define LONG_DOUBLE_TYPE_SIZE 64
291
292 /* Define this as 1 if `char' should by default be signed; else as 0. */
293 #define DEFAULT_SIGNED_CHAR 1
294
295 #define SIZE_TYPE "long unsigned int"
296 #define PTRDIFF_TYPE "long int"
297 #define WCHAR_TYPE "short unsigned int"
298 #define WCHAR_TYPE_SIZE 16
299 \f
300 /* Standard register usage. */
301
302 /* Number of actual hardware registers.
303 The hardware registers are assigned numbers for the compiler
304 from 0 to just below FIRST_PSEUDO_REGISTER.
305 All registers that the compiler knows about must be given numbers,
306 even those that are not normally considered general registers. */
307
308 #define M32R_NUM_REGISTERS 19
309
310 #ifndef SUBTARGET_NUM_REGISTERS
311 #define SUBTARGET_NUM_REGISTERS 0
312 #endif
313
314 #define FIRST_PSEUDO_REGISTER (M32R_NUM_REGISTERS + SUBTARGET_NUM_REGISTERS)
315
316 /* 1 for registers that have pervasive standard uses
317 and are not available for the register allocator.
318
319 0-3 - arguments/results
320 4-5 - call used [4 is used as a tmp during prologue/epilogue generation]
321 6 - call used, gptmp
322 7 - call used, static chain pointer
323 8-11 - call saved
324 12 - call saved [reserved for global pointer]
325 13 - frame pointer
326 14 - subroutine link register
327 15 - stack pointer
328 16 - arg pointer
329 17 - carry flag
330 18 - accumulator
331 19 - accumulator 1 in the m32r/x
332 By default, the extension registers are not available. */
333
334 #ifndef SUBTARGET_FIXED_REGISTERS
335 #define SUBTARGET_FIXED_REGISTERS
336 #endif
337
338 #define FIXED_REGISTERS \
339 { \
340 0, 0, 0, 0, 0, 0, 0, 0, \
341 0, 0, 0, 0, 0, 0, 0, 1, \
342 1, 1, 1 \
343 SUBTARGET_FIXED_REGISTERS \
344 }
345
346 /* 1 for registers not available across function calls.
347 These must include the FIXED_REGISTERS and also any
348 registers that can be used without being saved.
349 The latter must include the registers where values are returned
350 and the register where structure-value addresses are passed.
351 Aside from that, you can include as many other registers as you like. */
352
353 #ifndef SUBTARGET_CALL_USED_REGISTERS
354 #define SUBTARGET_CALL_USED_REGISTERS
355 #endif
356
357 #define CALL_USED_REGISTERS \
358 { \
359 1, 1, 1, 1, 1, 1, 1, 1, \
360 0, 0, 0, 0, 0, 0, 1, 1, \
361 1, 1, 1 \
362 SUBTARGET_CALL_USED_REGISTERS \
363 }
364
365 #define CALL_REALLY_USED_REGISTERS CALL_USED_REGISTERS
366
367 /* If defined, an initializer for a vector of integers, containing the
368 numbers of hard registers in the order in which GCC should
369 prefer to use them (from most preferred to least). */
370
371 #ifndef SUBTARGET_REG_ALLOC_ORDER
372 #define SUBTARGET_REG_ALLOC_ORDER
373 #endif
374
375 #if 1 /* Better for int code. */
376 #define REG_ALLOC_ORDER \
377 { \
378 4, 5, 6, 7, 2, 3, 8, 9, 10, \
379 11, 12, 13, 14, 0, 1, 15, 16, 17, 18 \
380 SUBTARGET_REG_ALLOC_ORDER \
381 }
382
383 #else /* Better for fp code at expense of int code. */
384 #define REG_ALLOC_ORDER \
385 { \
386 0, 1, 2, 3, 4, 5, 6, 7, 8, \
387 9, 10, 11, 12, 13, 14, 15, 16, 17, 18 \
388 SUBTARGET_REG_ALLOC_ORDER \
389 }
390 #endif
391
392 /* Return number of consecutive hard regs needed starting at reg REGNO
393 to hold something of mode MODE.
394 This is ordinarily the length in words of a value of mode MODE
395 but can be less for certain modes in special long registers. */
396 #define HARD_REGNO_NREGS(REGNO, MODE) \
397 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
398
399 /* A C expression that is nonzero if it is desirable to choose
400 register allocation so as to avoid move instructions between a
401 value of mode MODE1 and a value of mode MODE2.
402
403 If `TARGET_HARD_REGNO_MODE_OK (R, MODE1)' and
404 `TARGET_HARD_REGNO_MODE_OK (R, MODE2)' are ever different for any R,
405 then `MODES_TIEABLE_P (MODE1, MODE2)' must be zero. */
406
407 /* Tie QI/HI/SI modes together. */
408 #define MODES_TIEABLE_P(MODE1, MODE2) \
409 ( GET_MODE_CLASS (MODE1) == MODE_INT \
410 && GET_MODE_CLASS (MODE2) == MODE_INT \
411 && GET_MODE_SIZE (MODE1) <= UNITS_PER_WORD \
412 && GET_MODE_SIZE (MODE2) <= UNITS_PER_WORD)
413
414 #define HARD_REGNO_RENAME_OK(OLD_REG, NEW_REG) \
415 m32r_hard_regno_rename_ok (OLD_REG, NEW_REG)
416 \f
417 /* Register classes and constants. */
418
419 /* Define the classes of registers for register constraints in the
420 machine description. Also define ranges of constants.
421
422 One of the classes must always be named ALL_REGS and include all hard regs.
423 If there is more than one class, another class must be named NO_REGS
424 and contain no registers.
425
426 The name GENERAL_REGS must be the name of a class (or an alias for
427 another name such as ALL_REGS). This is the class of registers
428 that is allowed by "g" or "r" in a register constraint.
429 Also, registers outside this class are allocated only when
430 instructions express preferences for them.
431
432 The classes must be numbered in nondecreasing order; that is,
433 a larger-numbered class must never be contained completely
434 in a smaller-numbered class.
435
436 For any two classes, it is very desirable that there be another
437 class that represents their union.
438
439 It is important that any condition codes have class NO_REGS.
440 See `register_operand'. */
441
442 enum reg_class
443 {
444 NO_REGS, CARRY_REG, ACCUM_REGS, GENERAL_REGS, ALL_REGS, LIM_REG_CLASSES
445 };
446
447 #define N_REG_CLASSES ((int) LIM_REG_CLASSES)
448
449 /* Give names of register classes as strings for dump file. */
450 #define REG_CLASS_NAMES \
451 { "NO_REGS", "CARRY_REG", "ACCUM_REGS", "GENERAL_REGS", "ALL_REGS" }
452
453 /* Define which registers fit in which classes.
454 This is an initializer for a vector of HARD_REG_SET
455 of length N_REG_CLASSES. */
456
457 #ifndef SUBTARGET_REG_CLASS_CARRY
458 #define SUBTARGET_REG_CLASS_CARRY 0
459 #endif
460
461 #ifndef SUBTARGET_REG_CLASS_ACCUM
462 #define SUBTARGET_REG_CLASS_ACCUM 0
463 #endif
464
465 #ifndef SUBTARGET_REG_CLASS_GENERAL
466 #define SUBTARGET_REG_CLASS_GENERAL 0
467 #endif
468
469 #ifndef SUBTARGET_REG_CLASS_ALL
470 #define SUBTARGET_REG_CLASS_ALL 0
471 #endif
472
473 #define REG_CLASS_CONTENTS \
474 { \
475 { 0x00000 }, \
476 { 0x20000 | SUBTARGET_REG_CLASS_CARRY }, \
477 { 0x40000 | SUBTARGET_REG_CLASS_ACCUM }, \
478 { 0x1ffff | SUBTARGET_REG_CLASS_GENERAL }, \
479 { 0x7ffff | SUBTARGET_REG_CLASS_ALL }, \
480 }
481
482 /* The same information, inverted:
483 Return the class number of the smallest class containing
484 reg number REGNO. This could be a conditional expression
485 or could index an array. */
486 extern enum reg_class m32r_regno_reg_class[FIRST_PSEUDO_REGISTER];
487 #define REGNO_REG_CLASS(REGNO) (m32r_regno_reg_class[REGNO])
488
489 /* The class value for index registers, and the one for base regs. */
490 #define INDEX_REG_CLASS GENERAL_REGS
491 #define BASE_REG_CLASS GENERAL_REGS
492
493 /* These assume that REGNO is a hard or pseudo reg number.
494 They give nonzero only if REGNO is a hard reg of the suitable class
495 or a pseudo reg currently allocated to a suitable hard reg.
496 Since they use reg_renumber, they are safe only once reg_renumber
497 has been allocated, which happens in reginfo.c during register
498 allocation. */
499 #define REGNO_OK_FOR_BASE_P(REGNO) \
500 ((REGNO) < FIRST_PSEUDO_REGISTER \
501 ? GPR_P (REGNO) || (REGNO) == ARG_POINTER_REGNUM \
502 : GPR_P (reg_renumber[REGNO]))
503
504 #define REGNO_OK_FOR_INDEX_P(REGNO) REGNO_OK_FOR_BASE_P(REGNO)
505
506 /* Return true if a value is inside a range. */
507 #define IN_RANGE_P(VALUE, LOW, HIGH) \
508 (((unsigned HOST_WIDE_INT)((VALUE) - (LOW))) \
509 <= ((unsigned HOST_WIDE_INT)((HIGH) - (LOW))))
510
511 /* Some range macros. */
512 #define INT16_P(X) ((X) >= - 0x8000 && (X) <= 0x7fff)
513 #define CMP_INT16_P(X) ((X) >= - 0x7fff && (X) <= 0x8000)
514 #define UINT16_P(X) (((unsigned HOST_WIDE_INT) (X)) <= 0x0000ffff)
515 #define UINT24_P(X) (((unsigned HOST_WIDE_INT) (X)) <= 0x00ffffff)
516 \f
517 /* Stack layout and stack pointer usage. */
518
519 /* Define this macro if pushing a word onto the stack moves the stack
520 pointer to a smaller address. */
521 #define STACK_GROWS_DOWNWARD 1
522
523 /* Offset from frame pointer to start allocating local variables at.
524 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
525 first local allocated. Otherwise, it is the offset to the BEGINNING
526 of the first local allocated. */
527 /* The frame pointer points at the same place as the stack pointer, except if
528 alloca has been called. */
529 #define STARTING_FRAME_OFFSET \
530 M32R_STACK_ALIGN (crtl->outgoing_args_size)
531
532 /* Offset from the stack pointer register to the first location at which
533 outgoing arguments are placed. */
534 #define STACK_POINTER_OFFSET 0
535
536 /* Offset of first parameter from the argument pointer register value. */
537 #define FIRST_PARM_OFFSET(FNDECL) 0
538
539 /* Register to use for pushing function arguments. */
540 #define STACK_POINTER_REGNUM 15
541
542 /* Base register for access to local variables of the function. */
543 #define FRAME_POINTER_REGNUM 13
544
545 /* Base register for access to arguments of the function. */
546 #define ARG_POINTER_REGNUM 16
547
548 /* Register in which static-chain is passed to a function.
549 This must not be a register used by the prologue. */
550 #define STATIC_CHAIN_REGNUM 7
551
552 /* These aren't official macros. */
553 #define PROLOGUE_TMP_REGNUM 4
554 #define RETURN_ADDR_REGNUM 14
555 /* #define GP_REGNUM 12 */
556 #define CARRY_REGNUM 17
557 #define ACCUM_REGNUM 18
558 #define M32R_MAX_INT_REGS 16
559
560 #ifndef SUBTARGET_GPR_P
561 #define SUBTARGET_GPR_P(REGNO) 0
562 #endif
563
564 #ifndef SUBTARGET_ACCUM_P
565 #define SUBTARGET_ACCUM_P(REGNO) 0
566 #endif
567
568 #ifndef SUBTARGET_CARRY_P
569 #define SUBTARGET_CARRY_P(REGNO) 0
570 #endif
571
572 #define GPR_P(REGNO) (IN_RANGE_P ((REGNO), 0, 15) || SUBTARGET_GPR_P (REGNO))
573 #define ACCUM_P(REGNO) ((REGNO) == ACCUM_REGNUM || SUBTARGET_ACCUM_P (REGNO))
574 #define CARRY_P(REGNO) ((REGNO) == CARRY_REGNUM || SUBTARGET_CARRY_P (REGNO))
575 \f
576 /* Eliminating the frame and arg pointers. */
577
578 /* If defined, this macro specifies a table of register pairs used to
579 eliminate unneeded registers that point into the stack frame. If
580 it is not defined, the only elimination attempted by the compiler
581 is to replace references to the frame pointer with references to
582 the stack pointer.
583
584 Note that the elimination of the argument pointer with the stack
585 pointer is specified first since that is the preferred elimination. */
586
587 #define ELIMINABLE_REGS \
588 {{ FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
589 { ARG_POINTER_REGNUM, STACK_POINTER_REGNUM }, \
590 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM }}
591
592 /* This macro returns the initial difference between the specified pair
593 of registers. */
594
595 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
596 do \
597 { \
598 int size = m32r_compute_frame_size (get_frame_size ()); \
599 \
600 if ((FROM) == FRAME_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
601 (OFFSET) = 0; \
602 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == FRAME_POINTER_REGNUM) \
603 (OFFSET) = size - crtl->args.pretend_args_size; \
604 else if ((FROM) == ARG_POINTER_REGNUM && (TO) == STACK_POINTER_REGNUM) \
605 (OFFSET) = size - crtl->args.pretend_args_size; \
606 else \
607 gcc_unreachable (); \
608 } \
609 while (0)
610 \f
611 /* Function argument passing. */
612
613 /* If defined, the maximum amount of space required for outgoing
614 arguments will be computed and placed into the variable
615 `crtl->outgoing_args_size'. No space will be pushed
616 onto the stack for each call; instead, the function prologue should
617 increase the stack frame size by this amount. */
618 #define ACCUMULATE_OUTGOING_ARGS 1
619
620 /* Define a data type for recording info about an argument list
621 during the scan of that argument list. This data type should
622 hold all necessary information about the function itself
623 and about the args processed so far, enough to enable macros
624 such as FUNCTION_ARG to determine where the next arg should go. */
625 #define CUMULATIVE_ARGS int
626
627 /* Initialize a variable CUM of type CUMULATIVE_ARGS
628 for a call to a function whose data type is FNTYPE.
629 For a library call, FNTYPE is 0. */
630 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
631 ((CUM) = 0)
632
633 /* The number of registers used for parameter passing. Local to this file. */
634 #define M32R_MAX_PARM_REGS 4
635
636 /* 1 if N is a possible register number for function argument passing. */
637 #define FUNCTION_ARG_REGNO_P(N) \
638 ((unsigned) (N) < M32R_MAX_PARM_REGS)
639
640 \f
641 /* Function results. */
642
643 /* Tell GCC to use TARGET_RETURN_IN_MEMORY. */
644 #define DEFAULT_PCC_STRUCT_RETURN 0
645 \f
646 /* Function entry and exit. */
647
648 /* Initialize data used by insn expanders. This is called from
649 init_emit, once for each function, before code is generated. */
650 #define INIT_EXPANDERS m32r_init_expanders ()
651
652 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
653 the stack pointer does not matter. The value is tested only in
654 functions that have frame pointers.
655 No definition is equivalent to always zero. */
656 #define EXIT_IGNORE_STACK 1
657
658 /* Output assembler code to FILE to increment profiler label # LABELNO
659 for profiling a function entry. */
660 #undef FUNCTION_PROFILER
661 #define FUNCTION_PROFILER(FILE, LABELNO) \
662 do \
663 { \
664 if (flag_pic) \
665 { \
666 fprintf (FILE, "\tld24 r14,#mcount\n"); \
667 fprintf (FILE, "\tadd r14,r12\n"); \
668 fprintf (FILE, "\tld r14,@r14\n"); \
669 fprintf (FILE, "\tjl r14\n"); \
670 } \
671 else \
672 { \
673 if (TARGET_ADDR24) \
674 fprintf (FILE, "\tbl mcount\n"); \
675 else \
676 { \
677 fprintf (FILE, "\tseth r14,#high(mcount)\n"); \
678 fprintf (FILE, "\tor3 r14,r14,#low(mcount)\n"); \
679 fprintf (FILE, "\tjl r14\n"); \
680 } \
681 } \
682 fprintf (FILE, "\taddi sp,#4\n"); \
683 } \
684 while (0)
685 \f
686 /* Trampolines. */
687
688 /* On the M32R, the trampoline is:
689
690 mv r7, lr -> bl L1 ; 178e 7e01
691 L1: add3 r6, lr, #L2-L1 ; 86ae 000c (L2 - L1 = 12)
692 mv lr, r7 -> ld r7,@r6+ ; 1e87 27e6
693 ld r6, @r6 -> jmp r6 ; 26c6 1fc6
694 L2: .word STATIC
695 .word FUNCTION */
696
697 #ifndef CACHE_FLUSH_FUNC
698 #define CACHE_FLUSH_FUNC "_flush_cache"
699 #endif
700 #ifndef CACHE_FLUSH_TRAP
701 #define CACHE_FLUSH_TRAP 12
702 #endif
703
704 /* Length in bytes of the trampoline for entering a nested function. */
705 #define TRAMPOLINE_SIZE 24
706
707 \f
708 #define RETURN_ADDR_RTX(COUNT, FRAME) m32r_return_addr (COUNT)
709
710 #define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, RETURN_ADDR_REGNUM)
711
712 /* Addressing modes, and classification of registers for them. */
713
714 /* Maximum number of registers that can appear in a valid memory address. */
715 #define MAX_REGS_PER_ADDRESS 1
716
717 /* We have post-inc load and pre-dec,pre-inc store,
718 but only for 4 byte vals. */
719 #define HAVE_PRE_DECREMENT 1
720 #define HAVE_PRE_INCREMENT 1
721 #define HAVE_POST_INCREMENT 1
722
723 /* Recognize any constant value that is a valid address. */
724 #define CONSTANT_ADDRESS_P(X) \
725 ( GET_CODE (X) == LABEL_REF \
726 || GET_CODE (X) == SYMBOL_REF \
727 || CONST_INT_P (X) \
728 || (GET_CODE (X) == CONST \
729 && ! (flag_pic && ! m32r_legitimate_pic_operand_p (X))))
730 \f
731 /* Condition code usage. */
732
733 /* Return nonzero if SELECT_CC_MODE will never return MODE for a
734 floating point inequality comparison. */
735 #define REVERSIBLE_CC_MODE(MODE) 1 /*???*/
736 \f
737 /* Costs. */
738
739 /* The cost of a branch insn. */
740 /* A value of 2 here causes GCC to avoid using branches in comparisons like
741 while (a < N && a). Branches aren't that expensive on the M32R so
742 we define this as 1. Defining it as 2 had a heavy hit in fp-bit.c. */
743 #define BRANCH_COST(speed_p, predictable_p) ((TARGET_BRANCH_COST) ? 2 : 1)
744
745 /* Nonzero if access to memory by bytes is slow and undesirable.
746 For RISC chips, it means that access to memory by bytes is no
747 better than access by words when possible, so grab a whole word
748 and maybe make use of that. */
749 #define SLOW_BYTE_ACCESS 1
750
751 /* Define this macro if it is as good or better to call a constant
752 function address than to call an address kept in a register. */
753 #define NO_FUNCTION_CSE 1
754 \f
755 /* Section selection. */
756
757 #define TEXT_SECTION_ASM_OP "\t.section .text"
758 #define DATA_SECTION_ASM_OP "\t.section .data"
759 #define BSS_SECTION_ASM_OP "\t.section .bss"
760
761 /* Define this macro if jump tables (for tablejump insns) should be
762 output in the text section, along with the assembler instructions.
763 Otherwise, the readonly data section is used.
764 This macro is irrelevant if there is no separate readonly data section. */
765 #define JUMP_TABLES_IN_TEXT_SECTION (flag_pic)
766 \f
767 /* Position Independent Code. */
768
769 /* The register number of the register used to address a table of static
770 data addresses in memory. In some cases this register is defined by a
771 processor's ``application binary interface'' (ABI). When this macro
772 is defined, RTL is generated for this register once, as with the stack
773 pointer and frame pointer registers. If this macro is not defined, it
774 is up to the machine-dependent files to allocate such a register (if
775 necessary). */
776 #define PIC_OFFSET_TABLE_REGNUM 12
777
778 /* Define this macro if the register defined by PIC_OFFSET_TABLE_REGNUM is
779 clobbered by calls. Do not define this macro if PIC_OFFSET_TABLE_REGNUM
780 is not defined. */
781 /* This register is call-saved on the M32R. */
782 /*#define PIC_OFFSET_TABLE_REG_CALL_CLOBBERED*/
783
784 /* A C expression that is nonzero if X is a legitimate immediate
785 operand on the target machine when generating position independent code.
786 You can assume that X satisfies CONSTANT_P, so you need not
787 check this. You can also assume `flag_pic' is true, so you need not
788 check it either. You need not define this macro if all constants
789 (including SYMBOL_REF) can be immediate operands when generating
790 position independent code. */
791 #define LEGITIMATE_PIC_OPERAND_P(X) m32r_legitimate_pic_operand_p (X)
792 \f
793 /* Control the assembler format that we output. */
794
795 /* A C string constant describing how to begin a comment in the target
796 assembler language. The compiler assumes that the comment will
797 end at the end of the line. */
798 #define ASM_COMMENT_START ";"
799
800 /* Output to assembler file text saying following lines
801 may contain character constants, extra white space, comments, etc. */
802 #define ASM_APP_ON ""
803
804 /* Output to assembler file text saying following lines
805 no longer contain unusual constructs. */
806 #define ASM_APP_OFF ""
807
808 /* Globalizing directive for a label. */
809 #define GLOBAL_ASM_OP "\t.global\t"
810
811 /* We do not use DBX_LINES_FUNCTION_RELATIVE or
812 dbxout_stab_value_internal_label_diff here because
813 we need to use .debugsym for the line label. */
814
815 #define DBX_OUTPUT_SOURCE_LINE(file, line, counter) \
816 do \
817 { \
818 const char * begin_label = \
819 XSTR (XEXP (DECL_RTL (current_function_decl), 0), 0); \
820 char label[64]; \
821 ASM_GENERATE_INTERNAL_LABEL (label, "LM", counter); \
822 \
823 dbxout_begin_stabn_sline (line); \
824 assemble_name (file, label); \
825 putc ('-', file); \
826 assemble_name (file, begin_label); \
827 fputs ("\n\t.debugsym ", file); \
828 assemble_name (file, label); \
829 putc ('\n', file); \
830 counter += 1; \
831 } \
832 while (0)
833
834 /* How to refer to registers in assembler output.
835 This sequence is indexed by compiler's hard-register-number (see above). */
836 #ifndef SUBTARGET_REGISTER_NAMES
837 #define SUBTARGET_REGISTER_NAMES
838 #endif
839
840 #define REGISTER_NAMES \
841 { \
842 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", \
843 "r8", "r9", "r10", "r11", "r12", "fp", "lr", "sp", \
844 "ap", "cbit", "a0" \
845 SUBTARGET_REGISTER_NAMES \
846 }
847
848 /* If defined, a C initializer for an array of structures containing
849 a name and a register number. This macro defines additional names
850 for hard registers, thus allowing the `asm' option in declarations
851 to refer to registers using alternate names. */
852 #ifndef SUBTARGET_ADDITIONAL_REGISTER_NAMES
853 #define SUBTARGET_ADDITIONAL_REGISTER_NAMES
854 #endif
855
856 #define ADDITIONAL_REGISTER_NAMES \
857 { \
858 /*{ "gp", GP_REGNUM },*/ \
859 { "r13", FRAME_POINTER_REGNUM }, \
860 { "r14", RETURN_ADDR_REGNUM }, \
861 { "r15", STACK_POINTER_REGNUM }, \
862 SUBTARGET_ADDITIONAL_REGISTER_NAMES \
863 }
864
865 /* If defined, C string expressions to be used for the `%R', `%L',
866 `%U', and `%I' options of `asm_fprintf' (see `final.c'). These
867 are useful when a single `md' file must support multiple assembler
868 formats. In that case, the various `tm.h' files can define these
869 macros differently. */
870 #define REGISTER_PREFIX ""
871 #define LOCAL_LABEL_PREFIX ".L"
872 #define USER_LABEL_PREFIX ""
873 #define IMMEDIATE_PREFIX "#"
874
875 /* This is how to output an element of a case-vector that is absolute. */
876 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
877 do \
878 { \
879 char label[30]; \
880 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
881 fprintf (FILE, "\t.word\t"); \
882 assemble_name (FILE, label); \
883 fprintf (FILE, "\n"); \
884 } \
885 while (0)
886
887 /* This is how to output an element of a case-vector that is relative. */
888 #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, BODY, VALUE, REL)\
889 do \
890 { \
891 char label[30]; \
892 ASM_GENERATE_INTERNAL_LABEL (label, "L", VALUE); \
893 fprintf (FILE, "\t.word\t"); \
894 assemble_name (FILE, label); \
895 fprintf (FILE, "-"); \
896 ASM_GENERATE_INTERNAL_LABEL (label, "L", REL); \
897 assemble_name (FILE, label); \
898 fprintf (FILE, "\n"); \
899 } \
900 while (0)
901
902 /* The desired alignment for the location counter at the beginning
903 of a loop. */
904 /* On the M32R, align loops to 32 byte boundaries (cache line size)
905 if -malign-loops. */
906 #define LOOP_ALIGN(LABEL) (TARGET_ALIGN_LOOPS ? 5 : 0)
907
908 /* Define this to be the maximum number of insns to move around when moving
909 a loop test from the top of a loop to the bottom
910 and seeing whether to duplicate it. The default is thirty.
911
912 Loop unrolling currently doesn't like this optimization, so
913 disable doing if we are unrolling loops and saving space. */
914 #define LOOP_TEST_THRESHOLD (optimize_size \
915 && !flag_unroll_loops \
916 && !flag_unroll_all_loops ? 2 : 30)
917
918 /* This is how to output an assembler line
919 that says to advance the location counter
920 to a multiple of 2**LOG bytes. */
921 /* .balign is used to avoid confusion. */
922 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
923 do \
924 { \
925 if ((LOG) != 0) \
926 fprintf (FILE, "\t.balign %d\n", 1 << (LOG)); \
927 } \
928 while (0)
929
930 /* Like `ASM_OUTPUT_COMMON' except takes the required alignment as a
931 separate, explicit argument. If you define this macro, it is used in
932 place of `ASM_OUTPUT_COMMON', and gives you more flexibility in
933 handling the required alignment of the variable. The alignment is
934 specified as the number of bits. */
935
936 #define SCOMMON_ASM_OP "\t.scomm\t"
937
938 #undef ASM_OUTPUT_ALIGNED_COMMON
939 #define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGN) \
940 do \
941 { \
942 if (! TARGET_SDATA_NONE \
943 && (SIZE) > 0 \
944 && (SIZE) <= (unsigned HOST_WIDE_INT) g_switch_value) \
945 fprintf ((FILE), "%s", SCOMMON_ASM_OP); \
946 else \
947 fprintf ((FILE), "%s", COMMON_ASM_OP); \
948 assemble_name ((FILE), (NAME)); \
949 fprintf ((FILE), ",%u,%u\n", (int)(SIZE), (ALIGN) / BITS_PER_UNIT);\
950 } \
951 while (0)
952
953 #define ASM_OUTPUT_ALIGNED_BSS(FILE, DECL, NAME, SIZE, ALIGN) \
954 do \
955 { \
956 if (! TARGET_SDATA_NONE \
957 && (SIZE) > 0 \
958 && (SIZE) <= (unsigned HOST_WIDE_INT) g_switch_value) \
959 switch_to_section (get_named_section (NULL, ".sbss", 0)); \
960 else \
961 switch_to_section (bss_section); \
962 ASM_OUTPUT_ALIGN (FILE, floor_log2 (ALIGN / BITS_PER_UNIT)); \
963 last_assemble_variable_decl = DECL; \
964 ASM_DECLARE_OBJECT_NAME (FILE, NAME, DECL); \
965 ASM_OUTPUT_SKIP (FILE, SIZE ? SIZE : 1); \
966 } \
967 while (0)
968 \f
969 /* Debugging information. */
970
971 /* Generate DBX and DWARF debugging information. */
972 #define DBX_DEBUGGING_INFO 1
973 #define DWARF2_DEBUGGING_INFO 1
974
975 /* Use DWARF2 debugging info by default. */
976 #undef PREFERRED_DEBUGGING_TYPE
977 #define PREFERRED_DEBUGGING_TYPE DWARF2_DEBUG
978
979 /* Turn off splitting of long stabs. */
980 #define DBX_CONTIN_LENGTH 0
981 \f
982 /* Miscellaneous. */
983
984 /* Specify the machine mode that this machine uses
985 for the index in the tablejump instruction. */
986 #define CASE_VECTOR_MODE (flag_pic ? SImode : Pmode)
987
988 /* Define if operations between registers always perform the operation
989 on the full register even if a narrower mode is specified. */
990 #define WORD_REGISTER_OPERATIONS 1
991
992 /* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
993 will either zero-extend or sign-extend. The value of this macro should
994 be the code that says which one of the two operations is implicitly
995 done, UNKNOWN if none. */
996 #define LOAD_EXTEND_OP(MODE) ZERO_EXTEND
997
998 /* Max number of bytes we can move from memory
999 to memory in one reasonably fast instruction. */
1000 #define MOVE_MAX 4
1001
1002 /* Define this to be nonzero if shift instructions ignore all but the low-order
1003 few bits. */
1004 #define SHIFT_COUNT_TRUNCATED 1
1005
1006 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
1007 is done just by pretending it is already truncated. */
1008 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
1009
1010 /* Specify the machine mode that pointers have.
1011 After generation of rtl, the compiler makes no further distinction
1012 between pointers and any other objects of this machine mode. */
1013 /* ??? The M32R doesn't have full 32-bit pointers, but making this PSImode has
1014 its own problems (you have to add extendpsisi2 and truncsipsi2).
1015 Try to avoid it. */
1016 #define Pmode SImode
1017
1018 /* A function address in a call instruction. */
1019 #define FUNCTION_MODE SImode
1020 \f
1021 /* M32R function types. */
1022 enum m32r_function_type
1023 {
1024 M32R_FUNCTION_UNKNOWN, M32R_FUNCTION_NORMAL, M32R_FUNCTION_INTERRUPT
1025 };
1026
1027 #define M32R_INTERRUPT_P(TYPE) ((TYPE) == M32R_FUNCTION_INTERRUPT)
1028
1029 /* The maximum number of bytes to copy using pairs of load/store instructions.
1030 If a block is larger than this then a loop will be generated to copy
1031 MAX_MOVE_BYTES chunks at a time. The value of 32 is a semi-arbitrary choice.
1032 A customer uses Dhrystome as their benchmark, and Dhrystone has a 31 byte
1033 string copy in it. */
1034 #define MAX_MOVE_BYTES 32