]> git.ipfire.org Git - thirdparty/gcc.git/blob - gcc/config/pdp11/pdp11.h
Fix several build errors for pdp11 target.
[thirdparty/gcc.git] / gcc / config / pdp11 / pdp11.h
1 /* Definitions of target machine for GNU compiler, for the pdp-11
2 Copyright (C) 1994, 1995, 1996, 1998, 1999, 2000, 2001, 2002, 2004, 2005,
3 2006, 2007, 2008, 2010 Free Software Foundation, Inc.
4 Contributed by Michael K. Gschwind (mike@vlsivie.tuwien.ac.at).
5
6 This file is part of GCC.
7
8 GCC is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
11 any later version.
12
13 GCC is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with GCC; see the file COPYING3. If not see
20 <http://www.gnu.org/licenses/>. */
21
22 #define CONSTANT_POOL_BEFORE_FUNCTION 0
23
24 /* check whether load_fpu_reg or not */
25 #define LOAD_FPU_REG_P(x) ((x)>=8 && (x)<=11)
26 #define NO_LOAD_FPU_REG_P(x) ((x)==12 || (x)==13)
27 #define FPU_REG_P(x) (LOAD_FPU_REG_P(x) || NO_LOAD_FPU_REG_P(x))
28 #define CPU_REG_P(x) ((x)<8)
29
30 /* Names to predefine in the preprocessor for this target machine. */
31
32 #define TARGET_CPU_CPP_BUILTINS() \
33 do \
34 { \
35 builtin_define_std ("pdp11"); \
36 } \
37 while (0)
38
39 /* Print subsidiary information on the compiler version in use. */
40 #define TARGET_VERSION fprintf (stderr, " (pdp11)");
41
42
43 /* Generate DBX debugging information. */
44
45 /* #define DBX_DEBUGGING_INFO */
46
47 #define TARGET_40_PLUS (TARGET_40 || TARGET_45)
48 #define TARGET_10 (! TARGET_40_PLUS)
49
50 #define TARGET_UNIX_ASM_DEFAULT 0
51
52 #define ASSEMBLER_DIALECT (TARGET_UNIX_ASM ? 1 : 0)
53
54 \f
55
56 /* TYPE SIZES */
57 #define SHORT_TYPE_SIZE 16
58 #define INT_TYPE_SIZE (TARGET_INT16 ? 16 : 32)
59 #define LONG_TYPE_SIZE 32
60 #define LONG_LONG_TYPE_SIZE 64
61
62 /* if we set FLOAT_TYPE_SIZE to 32, we could have the benefit
63 of saving core for huge arrays - the definitions are
64 already in md - but floats can never reside in
65 an FPU register - we keep the FPU in double float mode
66 all the time !! */
67 #define FLOAT_TYPE_SIZE (TARGET_FLOAT32 ? 32 : 64)
68 #define DOUBLE_TYPE_SIZE 64
69 #define LONG_DOUBLE_TYPE_SIZE 64
70
71 /* machine types from ansi */
72 #define SIZE_TYPE "unsigned int" /* definition of size_t */
73 #define WCHAR_TYPE "int" /* or long int???? */
74 #define WCHAR_TYPE_SIZE 16
75
76 #define PTRDIFF_TYPE "int"
77
78 /* target machine storage layout */
79
80 /* Define this if most significant bit is lowest numbered
81 in instructions that operate on numbered bit-fields. */
82 #define BITS_BIG_ENDIAN 0
83
84 /* Define this if most significant byte of a word is the lowest numbered. */
85 #define BYTES_BIG_ENDIAN 0
86
87 /* Define this if most significant word of a multiword number is first. */
88 #define WORDS_BIG_ENDIAN 1
89
90 /* Define that floats are in VAX order, not high word first as for ints. */
91 #define FLOAT_WORDS_BIG_ENDIAN 0
92
93 /* Width of a word, in units (bytes).
94
95 UNITS OR BYTES - seems like units */
96 #define UNITS_PER_WORD 2
97
98 /* This machine doesn't use IEEE floats. */
99 /* Because the pdp11 (at least Unix) convention for 32-bit ints is
100 big endian, opposite for what you need for float, the vax float
101 conversion routines aren't actually used directly. But the underlying
102 format is indeed the vax/pdp11 float format. */
103 extern const struct real_format pdp11_f_format;
104 extern const struct real_format pdp11_d_format;
105
106 /* Maximum sized of reasonable data type
107 DImode or Dfmode ...*/
108 #define MAX_FIXED_MODE_SIZE 64
109
110 /* Allocation boundary (in *bits*) for storing pointers in memory. */
111 #define POINTER_BOUNDARY 16
112
113 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
114 #define PARM_BOUNDARY 16
115
116 /* Boundary (in *bits*) on which stack pointer should be aligned. */
117 #define STACK_BOUNDARY 16
118
119 /* Allocation boundary (in *bits*) for the code of a function. */
120 #define FUNCTION_BOUNDARY 16
121
122 /* Alignment of field after `int : 0' in a structure. */
123 #define EMPTY_FIELD_BOUNDARY 16
124
125 /* No data type wants to be aligned rounder than this. */
126 #define BIGGEST_ALIGNMENT 16
127
128 /* Define this if move instructions will actually fail to work
129 when given unaligned data. */
130 #define STRICT_ALIGNMENT 1
131 \f
132 /* Standard register usage. */
133
134 /* Number of actual hardware registers.
135 The hardware registers are assigned numbers for the compiler
136 from 0 to just below FIRST_PSEUDO_REGISTER.
137 All registers that the compiler knows about must be given numbers,
138 even those that are not normally considered general registers.
139
140 we have 8 integer registers, plus 6 float
141 (don't use scratch float !) */
142
143 #define FIRST_PSEUDO_REGISTER 14
144
145 /* 1 for registers that have pervasive standard uses
146 and are not available for the register allocator.
147
148 On the pdp, these are:
149 Reg 7 = pc;
150 reg 6 = sp;
151 reg 5 = fp; not necessarily!
152 */
153
154 /* don't let them touch fp regs for the time being !*/
155
156 #define FIXED_REGISTERS \
157 {0, 0, 0, 0, 0, 0, 1, 1, \
158 0, 0, 0, 0, 0, 0 }
159
160
161
162 /* 1 for registers not available across function calls.
163 These must include the FIXED_REGISTERS and also any
164 registers that can be used without being saved.
165 The latter must include the registers where values are returned
166 and the register where structure-value addresses are passed.
167 Aside from that, you can include as many other registers as you like. */
168
169 /* don't know about fp */
170 #define CALL_USED_REGISTERS \
171 {1, 1, 0, 0, 0, 0, 1, 1, \
172 0, 0, 0, 0, 0, 0 }
173
174
175 /* Make sure everything's fine if we *don't* have an FPU.
176 This assumes that putting a register in fixed_regs will keep the
177 compiler's mitts completely off it. We don't bother to zero it out
178 of register classes. Also fix incompatible register naming with
179 the UNIX assembler.
180 */
181 #define CONDITIONAL_REGISTER_USAGE \
182 { \
183 int i; \
184 HARD_REG_SET x; \
185 if (!TARGET_FPU) \
186 { \
187 COPY_HARD_REG_SET (x, reg_class_contents[(int)FPU_REGS]); \
188 for (i = 0; i < FIRST_PSEUDO_REGISTER; i++ ) \
189 if (TEST_HARD_REG_BIT (x, i)) \
190 fixed_regs[i] = call_used_regs[i] = 1; \
191 } \
192 \
193 if (TARGET_AC0) \
194 call_used_regs[8] = 1; \
195 if (TARGET_UNIX_ASM) \
196 { \
197 /* Change names of FPU registers for the UNIX assembler. */ \
198 reg_names[8] = "fr0"; \
199 reg_names[9] = "fr1"; \
200 reg_names[10] = "fr2"; \
201 reg_names[11] = "fr3"; \
202 reg_names[12] = "fr4"; \
203 reg_names[13] = "fr5"; \
204 } \
205 }
206
207 /* Return number of consecutive hard regs needed starting at reg REGNO
208 to hold something of mode MODE.
209 This is ordinarily the length in words of a value of mode MODE
210 but can be less for certain modes in special long registers.
211 */
212
213 #define HARD_REGNO_NREGS(REGNO, MODE) \
214 ((REGNO < 8)? \
215 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD) \
216 :1)
217
218
219 /* Value is 1 if hard register REGNO can hold a value of machine-mode MODE.
220 On the pdp, the cpu registers can hold any mode - check alignment
221
222 FPU can only hold DF - simplifies life!
223 */
224 #define HARD_REGNO_MODE_OK(REGNO, MODE) \
225 (((REGNO) < 8)? \
226 ((GET_MODE_BITSIZE(MODE) <= 16) \
227 || (GET_MODE_BITSIZE(MODE) >= 32 && !((REGNO) & 1))) \
228 :(MODE) == DFmode)
229
230
231 /* Value is 1 if it is a good idea to tie two pseudo registers
232 when one has mode MODE1 and one has mode MODE2.
233 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
234 for any hard reg, then this must be 0 for correct output. */
235 #define MODES_TIEABLE_P(MODE1, MODE2) 0
236
237 /* Specify the registers used for certain standard purposes.
238 The values of these macros are register numbers. */
239
240 /* the pdp11 pc overloaded on a register that the compiler knows about. */
241 #define PC_REGNUM 7
242
243 /* Register to use for pushing function arguments. */
244 #define STACK_POINTER_REGNUM 6
245
246 /* Base register for access to local variables of the function. */
247 #define FRAME_POINTER_REGNUM 5
248
249 /* Base register for access to arguments of the function. */
250 #define ARG_POINTER_REGNUM 5
251
252 /* Register in which static-chain is passed to a function. */
253 /* ??? - i don't want to give up a reg for this! */
254 #define STATIC_CHAIN_REGNUM 4
255 \f
256 /* Define the classes of registers for register constraints in the
257 machine description. Also define ranges of constants.
258
259 One of the classes must always be named ALL_REGS and include all hard regs.
260 If there is more than one class, another class must be named NO_REGS
261 and contain no registers.
262
263 The name GENERAL_REGS must be the name of a class (or an alias for
264 another name such as ALL_REGS). This is the class of registers
265 that is allowed by "g" or "r" in a register constraint.
266 Also, registers outside this class are allocated only when
267 instructions express preferences for them.
268
269 The classes must be numbered in nondecreasing order; that is,
270 a larger-numbered class must never be contained completely
271 in a smaller-numbered class.
272
273 For any two classes, it is very desirable that there be another
274 class that represents their union. */
275
276 /* The pdp has a couple of classes:
277
278 MUL_REGS are used for odd numbered regs, to use in 16-bit multiplication
279 (even numbered do 32-bit multiply)
280 LMUL_REGS long multiply registers (even numbered regs )
281 (don't need them, all 32-bit regs are even numbered!)
282 GENERAL_REGS is all cpu
283 LOAD_FPU_REGS is the first four cpu regs, they are easier to load
284 NO_LOAD_FPU_REGS is ac4 and ac5, currently - difficult to load them
285 FPU_REGS is all fpu regs
286 */
287
288 enum reg_class { NO_REGS, MUL_REGS, GENERAL_REGS, LOAD_FPU_REGS, NO_LOAD_FPU_REGS, FPU_REGS, ALL_REGS, LIM_REG_CLASSES };
289
290 #define N_REG_CLASSES (int) LIM_REG_CLASSES
291
292 /* have to allow this till cmpsi/tstsi are fixed in a better way !! */
293 #define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P hook_bool_mode_true
294
295 /* Since GENERAL_REGS is the same class as ALL_REGS,
296 don't give it a different class number; just make it an alias. */
297
298 /* #define GENERAL_REGS ALL_REGS */
299
300 /* Give names of register classes as strings for dump file. */
301
302 #define REG_CLASS_NAMES {"NO_REGS", "MUL_REGS", "GENERAL_REGS", "LOAD_FPU_REGS", "NO_LOAD_FPU_REGS", "FPU_REGS", "ALL_REGS" }
303
304 /* Define which registers fit in which classes.
305 This is an initializer for a vector of HARD_REG_SET
306 of length N_REG_CLASSES. */
307
308 #define REG_CLASS_CONTENTS {{0}, {0x00aa}, {0x00ff}, {0x0f00}, {0x3000}, {0x3f00}, {0x3fff}}
309
310 /* The same information, inverted:
311 Return the class number of the smallest class containing
312 reg number REGNO. This could be a conditional expression
313 or could index an array. */
314
315 #define REGNO_REG_CLASS(REGNO) \
316 ((REGNO)>=8?((REGNO)<=11?LOAD_FPU_REGS:NO_LOAD_FPU_REGS):(((REGNO)&1)?MUL_REGS:GENERAL_REGS))
317
318
319 /* The class value for index registers, and the one for base regs. */
320 #define INDEX_REG_CLASS GENERAL_REGS
321 #define BASE_REG_CLASS GENERAL_REGS
322
323 /* Get reg_class from a letter such as appears in the machine description. */
324
325 #define REG_CLASS_FROM_LETTER(C) \
326 ((C) == 'f' ? FPU_REGS : \
327 ((C) == 'd' ? MUL_REGS : \
328 ((C) == 'a' ? LOAD_FPU_REGS : NO_REGS)))
329
330
331 /* The letters I, J, K, L and M in a register constraint string
332 can be used to stand for particular ranges of immediate operands.
333 This macro defines what the ranges are.
334 C is the letter, and VALUE is a constant value.
335 Return 1 if VALUE is in the range specified by C.
336
337 I bits 31-16 0000
338 J bits 15-00 0000
339 K completely random 32 bit
340 L,M,N -1,1,0 respectively
341 O where doing shifts in sequence is faster than
342 one big shift
343 */
344
345 #define CONST_OK_FOR_LETTER_P(VALUE, C) \
346 ((C) == 'I' ? ((VALUE) & 0xffff0000) == 0 \
347 : (C) == 'J' ? ((VALUE) & 0x0000ffff) == 0 \
348 : (C) == 'K' ? (((VALUE) & 0xffff0000) != 0 \
349 && ((VALUE) & 0x0000ffff) != 0) \
350 : (C) == 'L' ? ((VALUE) == 1) \
351 : (C) == 'M' ? ((VALUE) == -1) \
352 : (C) == 'N' ? ((VALUE) == 0) \
353 : (C) == 'O' ? (abs(VALUE) >1 && abs(VALUE) <= 4) \
354 : 0)
355
356 /* Similar, but for floating constants, and defining letters G and H.
357 Here VALUE is the CONST_DOUBLE rtx itself. */
358
359 #define CONST_DOUBLE_OK_FOR_LETTER_P(VALUE, C) \
360 ((C) == 'G' && XINT (VALUE, 0) == 0 && XINT (VALUE, 1) == 0)
361
362
363 /* Letters in the range `Q' through `U' may be defined in a
364 machine-dependent fashion to stand for arbitrary operand types.
365 The machine description macro `EXTRA_CONSTRAINT' is passed the
366 operand as its first argument and the constraint letter as its
367 second operand.
368
369 `Q' is for memory references that require an extra word after the opcode.
370 `R' is for memory references which are encoded within the opcode. */
371
372 #define EXTRA_CONSTRAINT(OP,CODE) \
373 ((GET_CODE (OP) != MEM) ? 0 \
374 : !memory_address_p (GET_MODE (OP), XEXP (OP, 0)) ? 0 \
375 : ((CODE) == 'Q') ? !simple_memory_operand (OP, GET_MODE (OP)) \
376 : ((CODE) == 'R') ? simple_memory_operand (OP, GET_MODE (OP)) \
377 : 0)
378
379 /* Given an rtx X being reloaded into a reg required to be
380 in class CLASS, return the class of reg to actually use.
381 In general this is just CLASS; but on some machines
382 in some cases it is preferable to use a more restrictive class.
383
384 loading is easier into LOAD_FPU_REGS than FPU_REGS! */
385
386 #define PREFERRED_RELOAD_CLASS(X,CLASS) \
387 (((CLASS) != FPU_REGS)?(CLASS):LOAD_FPU_REGS)
388
389 #define SECONDARY_RELOAD_CLASS(CLASS,MODE,x) \
390 (((CLASS) == NO_LOAD_FPU_REGS && !(REG_P(x) && LOAD_FPU_REG_P(REGNO(x))))?LOAD_FPU_REGS:NO_REGS)
391
392 /* Return the maximum number of consecutive registers
393 needed to represent mode MODE in a register of class CLASS. */
394 #define CLASS_MAX_NREGS(CLASS, MODE) \
395 ((CLASS == GENERAL_REGS || CLASS == MUL_REGS)? \
396 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD): \
397 1 \
398 )
399
400 \f
401 /* Stack layout; function entry, exit and calling. */
402
403 /* Define this if pushing a word on the stack
404 makes the stack pointer a smaller address. */
405 #define STACK_GROWS_DOWNWARD
406
407 /* Define this to nonzero if the nominal address of the stack frame
408 is at the high-address end of the local variables;
409 that is, each additional local variable allocated
410 goes at a more negative offset in the frame.
411 */
412 #define FRAME_GROWS_DOWNWARD 1
413
414 /* Offset within stack frame to start allocating local variables at.
415 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
416 first local allocated. Otherwise, it is the offset to the BEGINNING
417 of the first local allocated. */
418 #define STARTING_FRAME_OFFSET 0
419
420 /* If we generate an insn to push BYTES bytes,
421 this says how many the stack pointer really advances by.
422 On the pdp11, the stack is on an even boundary */
423 #define PUSH_ROUNDING(BYTES) ((BYTES + 1) & ~1)
424
425 /* current_first_parm_offset stores the # of registers pushed on the
426 stack */
427 extern int current_first_parm_offset;
428
429 /* Offset of first parameter from the argument pointer register value.
430 For the pdp11, this is nonzero to account for the return address.
431 1 - return address
432 2 - frame pointer (always saved, even when not used!!!!)
433 -- change some day !!!:q!
434
435 */
436 #define FIRST_PARM_OFFSET(FNDECL) 4
437
438 /* Define how to find the value returned by a function.
439 VALTYPE is the data type of the value (as a tree).
440 If the precise function being called is known, FUNC is its FUNCTION_DECL;
441 otherwise, FUNC is 0. */
442 #define BASE_RETURN_VALUE_REG(MODE) \
443 ((MODE) == DFmode ? 8 : 0)
444
445 /* 1 if N is a possible register number for function argument passing.
446 - not used on pdp */
447
448 #define FUNCTION_ARG_REGNO_P(N) 0
449 \f
450 /* Define a data type for recording info about an argument list
451 during the scan of that argument list. This data type should
452 hold all necessary information about the function itself
453 and about the args processed so far, enough to enable macros
454 such as FUNCTION_ARG to determine where the next arg should go.
455
456 */
457
458 #define CUMULATIVE_ARGS int
459
460 /* Initialize a variable CUM of type CUMULATIVE_ARGS
461 for a call to a function whose data type is FNTYPE.
462 For a library call, FNTYPE is 0.
463
464 ...., the offset normally starts at 0, but starts at 1 word
465 when the function gets a structure-value-address as an
466 invisible first argument. */
467
468 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
469 ((CUM) = 0)
470
471 /* Output assembler code to FILE to increment profiler label # LABELNO
472 for profiling a function entry. */
473
474 #define FUNCTION_PROFILER(FILE, LABELNO) \
475 gcc_unreachable ();
476
477 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
478 the stack pointer does not matter. The value is tested only in
479 functions that have frame pointers.
480 No definition is equivalent to always zero. */
481
482 extern int may_call_alloca;
483
484 #define EXIT_IGNORE_STACK 1
485
486 #define INITIAL_FRAME_POINTER_OFFSET(DEPTH_VAR) \
487 { \
488 int offset, regno; \
489 offset = get_frame_size(); \
490 for (regno = 0; regno < 8; regno++) \
491 if (df_regs_ever_live_p (regno) && ! call_used_regs[regno]) \
492 offset += 2; \
493 for (regno = 8; regno < 14; regno++) \
494 if (df_regs_ever_live_p (regno) && ! call_used_regs[regno]) \
495 offset += 8; \
496 /* offset -= 2; no fp on stack frame */ \
497 (DEPTH_VAR) = offset; \
498 }
499
500 \f
501 /* Addressing modes, and classification of registers for them. */
502
503 #define HAVE_POST_INCREMENT 1
504
505 #define HAVE_PRE_DECREMENT 1
506
507 /* Macros to check register numbers against specific register classes. */
508
509 /* These assume that REGNO is a hard or pseudo reg number.
510 They give nonzero only if REGNO is a hard reg of the suitable class
511 or a pseudo reg currently allocated to a suitable hard reg.
512 Since they use reg_renumber, they are safe only once reg_renumber
513 has been allocated, which happens in local-alloc.c. */
514
515 #define REGNO_OK_FOR_INDEX_P(REGNO) \
516 ((REGNO) < 8 || (unsigned) reg_renumber[REGNO] < 8)
517 #define REGNO_OK_FOR_BASE_P(REGNO) \
518 ((REGNO) < 8 || (unsigned) reg_renumber[REGNO] < 8)
519
520 /* Now macros that check whether X is a register and also,
521 strictly, whether it is in a specified class.
522 */
523
524
525 \f
526 /* Maximum number of registers that can appear in a valid memory address. */
527
528 #define MAX_REGS_PER_ADDRESS 1
529
530 /* Nonzero if the constant value X is a legitimate general operand.
531 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE. */
532
533 #define LEGITIMATE_CONSTANT_P(X) \
534 (GET_CODE (X) != CONST_DOUBLE || legitimate_const_double_p (X))
535
536 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
537 and check its validity for a certain class.
538 We have two alternate definitions for each of them.
539 The usual definition accepts all pseudo regs; the other rejects
540 them unless they have been allocated suitable hard regs.
541 The symbol REG_OK_STRICT causes the latter definition to be used.
542
543 Most source files want to accept pseudo regs in the hope that
544 they will get allocated to the class that the insn wants them to be in.
545 Source files for reload pass need to be strict.
546 After reload, it makes no difference, since pseudo regs have
547 been eliminated by then. */
548
549 #ifndef REG_OK_STRICT
550
551 /* Nonzero if X is a hard reg that can be used as an index
552 or if it is a pseudo reg. */
553 #define REG_OK_FOR_INDEX_P(X) (1)
554 /* Nonzero if X is a hard reg that can be used as a base reg
555 or if it is a pseudo reg. */
556 #define REG_OK_FOR_BASE_P(X) (1)
557
558 #else
559
560 /* Nonzero if X is a hard reg that can be used as an index. */
561 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
562 /* Nonzero if X is a hard reg that can be used as a base reg. */
563 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
564
565 #endif
566 \f
567 /* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
568 that is a valid memory address for an instruction.
569 The MODE argument is the machine mode for the MEM expression
570 that wants to use this address.
571
572 */
573
574 #define GO_IF_LEGITIMATE_ADDRESS(mode, operand, ADDR) \
575 { \
576 rtx xfoob; \
577 \
578 /* accept (R0) */ \
579 if (GET_CODE (operand) == REG \
580 && REG_OK_FOR_BASE_P(operand)) \
581 goto ADDR; \
582 \
583 /* accept @#address */ \
584 if (CONSTANT_ADDRESS_P (operand)) \
585 goto ADDR; \
586 \
587 /* accept X(R0) */ \
588 if (GET_CODE (operand) == PLUS \
589 && GET_CODE (XEXP (operand, 0)) == REG \
590 && REG_OK_FOR_BASE_P (XEXP (operand, 0)) \
591 && CONSTANT_ADDRESS_P (XEXP (operand, 1))) \
592 goto ADDR; \
593 \
594 /* accept -(R0) */ \
595 if (GET_CODE (operand) == PRE_DEC \
596 && GET_CODE (XEXP (operand, 0)) == REG \
597 && REG_OK_FOR_BASE_P (XEXP (operand, 0))) \
598 goto ADDR; \
599 \
600 /* accept (R0)+ */ \
601 if (GET_CODE (operand) == POST_INC \
602 && GET_CODE (XEXP (operand, 0)) == REG \
603 && REG_OK_FOR_BASE_P (XEXP (operand, 0))) \
604 goto ADDR; \
605 \
606 /* accept -(SP) -- which uses PRE_MODIFY for byte mode */ \
607 if (GET_CODE (operand) == PRE_MODIFY \
608 && GET_CODE (XEXP (operand, 0)) == REG \
609 && REGNO (XEXP (operand, 0)) == 6 \
610 && GET_CODE ((xfoob = XEXP (operand, 1))) == PLUS \
611 && GET_CODE (XEXP (xfoob, 0)) == REG \
612 && REGNO (XEXP (xfoob, 0)) == 6 \
613 && CONSTANT_P (XEXP (xfoob, 1)) \
614 && INTVAL (XEXP (xfoob,1)) == -2) \
615 goto ADDR; \
616 \
617 /* accept (SP)+ -- which uses POST_MODIFY for byte mode */ \
618 if (GET_CODE (operand) == POST_MODIFY \
619 && GET_CODE (XEXP (operand, 0)) == REG \
620 && REGNO (XEXP (operand, 0)) == 6 \
621 && GET_CODE ((xfoob = XEXP (operand, 1))) == PLUS \
622 && GET_CODE (XEXP (xfoob, 0)) == REG \
623 && REGNO (XEXP (xfoob, 0)) == 6 \
624 && CONSTANT_P (XEXP (xfoob, 1)) \
625 && INTVAL (XEXP (xfoob,1)) == 2) \
626 goto ADDR; \
627 \
628 \
629 /* handle another level of indirection ! */ \
630 if (GET_CODE(operand) != MEM) \
631 goto fail; \
632 \
633 xfoob = XEXP (operand, 0); \
634 \
635 /* (MEM:xx (MEM:xx ())) is not valid for SI, DI and currently */ \
636 /* also forbidden for float, because we have to handle this */ \
637 /* in output_move_double and/or output_move_quad() - we could */ \
638 /* do it, but currently it's not worth it!!! */ \
639 /* now that DFmode cannot go into CPU register file, */ \
640 /* maybe I should allow float ... */ \
641 /* but then I have to handle memory-to-memory moves in movdf ?? */ \
642 \
643 if (GET_MODE_BITSIZE(mode) > 16) \
644 goto fail; \
645 \
646 /* accept @(R0) - which is @0(R0) */ \
647 if (GET_CODE (xfoob) == REG \
648 && REG_OK_FOR_BASE_P(xfoob)) \
649 goto ADDR; \
650 \
651 /* accept @address */ \
652 if (CONSTANT_ADDRESS_P (xfoob)) \
653 goto ADDR; \
654 \
655 /* accept @X(R0) */ \
656 if (GET_CODE (xfoob) == PLUS \
657 && GET_CODE (XEXP (xfoob, 0)) == REG \
658 && REG_OK_FOR_BASE_P (XEXP (xfoob, 0)) \
659 && CONSTANT_ADDRESS_P (XEXP (xfoob, 1))) \
660 goto ADDR; \
661 \
662 /* accept @-(R0) */ \
663 if (GET_CODE (xfoob) == PRE_DEC \
664 && GET_CODE (XEXP (xfoob, 0)) == REG \
665 && REG_OK_FOR_BASE_P (XEXP (xfoob, 0))) \
666 goto ADDR; \
667 \
668 /* accept @(R0)+ */ \
669 if (GET_CODE (xfoob) == POST_INC \
670 && GET_CODE (XEXP (xfoob, 0)) == REG \
671 && REG_OK_FOR_BASE_P (XEXP (xfoob, 0))) \
672 goto ADDR; \
673 \
674 /* anything else is invalid */ \
675 fail: ; \
676 }
677
678 \f
679 /* Specify the machine mode that this machine uses
680 for the index in the tablejump instruction. */
681 #define CASE_VECTOR_MODE HImode
682
683 /* Define this if a raw index is all that is needed for a
684 `tablejump' insn. */
685 #define CASE_TAKES_INDEX_RAW
686
687 /* Define this as 1 if `char' should by default be signed; else as 0. */
688 #define DEFAULT_SIGNED_CHAR 1
689
690 /* Max number of bytes we can move from memory to memory
691 in one reasonably fast instruction.
692 */
693
694 #define MOVE_MAX 2
695
696 /* Nonzero if access to memory by byte is slow and undesirable. -
697 */
698 #define SLOW_BYTE_ACCESS 0
699
700 /* Do not break .stabs pseudos into continuations. */
701 #define DBX_CONTIN_LENGTH 0
702
703 /* Value is 1 if truncating an integer of INPREC bits to OUTPREC bits
704 is done just by pretending it is already truncated. */
705 #define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
706
707 /* Give a comparison code (EQ, NE etc) and the first operand of a COMPARE,
708 return the mode to be used for the comparison. For floating-point, CCFPmode
709 should be used. */
710
711 #define SELECT_CC_MODE(OP,X,Y) \
712 (GET_MODE_CLASS(GET_MODE(X)) == MODE_FLOAT? CCFPmode : CCmode)
713
714 /* Specify the machine mode that pointers have.
715 After generation of rtl, the compiler makes no further distinction
716 between pointers and any other objects of this machine mode. */
717 #define Pmode HImode
718
719 /* A function address in a call instruction
720 is a word address (for indexing purposes)
721 so give the MEM rtx a word's mode. */
722 #define FUNCTION_MODE HImode
723
724 /* Define this if addresses of constant functions
725 shouldn't be put through pseudo regs where they can be cse'd.
726 Desirable on machines where ordinary constants are expensive
727 but a CALL with constant address is cheap. */
728 /* #define NO_FUNCTION_CSE */
729
730 \f
731 /* cost of moving one register class to another */
732 #define REGISTER_MOVE_COST(MODE, CLASS1, CLASS2) \
733 pdp11_register_move_cost (CLASS1, CLASS2)
734
735 /* Tell emit-rtl.c how to initialize special values on a per-function base. */
736 extern struct rtx_def *cc0_reg_rtx;
737
738 #define CC_STATUS_MDEP rtx
739
740 #define CC_STATUS_MDEP_INIT (cc_status.mdep = 0)
741 \f
742 /* Tell final.c how to eliminate redundant test instructions. */
743
744 /* Here we define machine-dependent flags and fields in cc_status
745 (see `conditions.h'). */
746
747 #define CC_IN_FPU 04000
748
749 /* Do UPDATE_CC if EXP is a set, used in
750 NOTICE_UPDATE_CC
751
752 floats only do compare correctly, else nullify ...
753
754 get cc0 out soon ...
755 */
756
757 /* Store in cc_status the expressions
758 that the condition codes will describe
759 after execution of an instruction whose pattern is EXP.
760 Do not alter them if the instruction would not alter the cc's. */
761
762 #define NOTICE_UPDATE_CC(EXP, INSN) \
763 { if (GET_CODE (EXP) == SET) \
764 { \
765 notice_update_cc_on_set(EXP, INSN); \
766 } \
767 else if (GET_CODE (EXP) == PARALLEL \
768 && GET_CODE (XVECEXP (EXP, 0, 0)) == SET) \
769 { \
770 notice_update_cc_on_set(XVECEXP (EXP, 0, 0), INSN); \
771 } \
772 else if (GET_CODE (EXP) == CALL) \
773 { /* all bets are off */ CC_STATUS_INIT; } \
774 if (cc_status.value1 && GET_CODE (cc_status.value1) == REG \
775 && cc_status.value2 \
776 && reg_overlap_mentioned_p (cc_status.value1, cc_status.value2)) \
777 { \
778 printf ("here!\n"); \
779 cc_status.value2 = 0; \
780 } \
781 }
782 \f
783 /* Control the assembler format that we output. */
784
785 /* Output to assembler file text saying following lines
786 may contain character constants, extra white space, comments, etc. */
787
788 #define ASM_APP_ON ""
789
790 /* Output to assembler file text saying following lines
791 no longer contain unusual constructs. */
792
793 #define ASM_APP_OFF ""
794
795 /* Output before read-only data. */
796
797 #define TEXT_SECTION_ASM_OP "\t.text\n"
798
799 /* Output before writable data. */
800
801 #define DATA_SECTION_ASM_OP "\t.data\n"
802
803 /* How to refer to registers in assembler output.
804 This sequence is indexed by compiler's hard-register-number (see above). */
805
806 #define REGISTER_NAMES \
807 {"r0", "r1", "r2", "r3", "r4", "r5", "sp", "pc", \
808 "ac0", "ac1", "ac2", "ac3", "ac4", "ac5" }
809
810 /* Globalizing directive for a label. */
811 #define GLOBAL_ASM_OP "\t.globl "
812
813 /* The prefix to add to user-visible assembler symbols. */
814
815 #define USER_LABEL_PREFIX "_"
816
817 /* This is how to store into the string LABEL
818 the symbol_ref name of an internal numbered label where
819 PREFIX is the class of label and NUM is the number within the class.
820 This is suitable for output with `assemble_name'. */
821
822 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
823 sprintf (LABEL, "*%s_%lu", PREFIX, (unsigned long)(NUM))
824
825 #define ASM_OUTPUT_ASCII(FILE, P, SIZE) \
826 output_ascii (FILE, P, SIZE)
827
828 /* This is how to output an element of a case-vector that is absolute. */
829
830 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
831 fprintf (FILE, "\t%sL_%d\n", TARGET_UNIX_ASM ? "" : ".word ", VALUE)
832
833 /* This is how to output an element of a case-vector that is relative.
834 Don't define this if it is not supported. */
835
836 /* #define ASM_OUTPUT_ADDR_DIFF_ELT(FILE, VALUE, REL) */
837
838 /* This is how to output an assembler line
839 that says to advance the location counter
840 to a multiple of 2**LOG bytes.
841
842 who needs this????
843 */
844
845 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
846 switch (LOG) \
847 { \
848 case 0: \
849 break; \
850 case 1: \
851 fprintf (FILE, "\t.even\n"); \
852 break; \
853 default: \
854 gcc_unreachable (); \
855 }
856
857 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
858 fprintf (FILE, "\t.=.+ %#ho\n", (unsigned short)(SIZE))
859
860 /* This says how to output an assembler line
861 to define a global common symbol. */
862
863 #define ASM_OUTPUT_COMMON(FILE, NAME, SIZE, ROUNDED) \
864 ( fprintf ((FILE), ".globl "), \
865 assemble_name ((FILE), (NAME)), \
866 fprintf ((FILE), "\n"), \
867 assemble_name ((FILE), (NAME)), \
868 fprintf ((FILE), ": .=.+ %#ho\n", (unsigned short)(ROUNDED)) \
869 )
870
871 /* This says how to output an assembler line
872 to define a local common symbol. */
873
874 #define ASM_OUTPUT_LOCAL(FILE, NAME, SIZE, ROUNDED) \
875 ( assemble_name ((FILE), (NAME)), \
876 fprintf ((FILE), ":\t.=.+ %#ho\n", (unsigned short)(ROUNDED)))
877
878 /* Print operand X (an rtx) in assembler syntax to file FILE.
879 CODE is a letter or dot (`z' in `%z0') or 0 if no letter was specified.
880 For `%' followed by punctuation, CODE is the punctuation and X is null.
881
882 */
883
884
885 #define PRINT_OPERAND(FILE, X, CODE) \
886 { if (CODE == '#') fprintf (FILE, "#"); \
887 else if (GET_CODE (X) == REG) \
888 fprintf (FILE, "%s", reg_names[REGNO (X)]); \
889 else if (GET_CODE (X) == MEM) \
890 output_address (XEXP (X, 0)); \
891 else if (GET_CODE (X) == CONST_DOUBLE && GET_MODE (X) != SImode) \
892 { REAL_VALUE_TYPE r; \
893 long sval[2]; \
894 REAL_VALUE_FROM_CONST_DOUBLE (r, X); \
895 REAL_VALUE_TO_TARGET_DOUBLE (r, sval); \
896 fprintf (FILE, "$%#lo", sval[0] >> 16); } \
897 else { putc ('$', FILE); output_addr_const_pdp11 (FILE, X); }}
898 \f
899 /* Print a memory address as an operand to reference that memory location. */
900
901 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
902 print_operand_address (FILE, ADDR)
903
904 #define ASM_OUTPUT_REG_PUSH(FILE,REGNO) \
905 ( \
906 fprintf (FILE, "\tmov %s, -(sp)\n", reg_names[REGNO]) \
907 )
908
909 #define ASM_OUTPUT_REG_POP(FILE,REGNO) \
910 ( \
911 fprintf (FILE, "\tmov (sp)+, %s\n", reg_names[REGNO]) \
912 )
913
914 #define TRAMPOLINE_SIZE 8
915 #define TRAMPOLINE_ALIGNMENT 16
916
917 /* there is no point in avoiding branches on a pdp,
918 since branches are really cheap - I just want to find out
919 how much difference the BRANCH_COST macro makes in code */
920 #define BRANCH_COST(speed_p, predictable_p) (TARGET_BRANCH_CHEAP ? 0 : 1)
921
922
923 #define COMPARE_FLAG_MODE HImode