]> git.ipfire.org Git - thirdparty/gcc.git/blob - gcc/config/pdp11/pdp11.h
Fix ICE on block move when using LRA.
[thirdparty/gcc.git] / gcc / config / pdp11 / pdp11.h
1 /* Definitions of target machine for GNU compiler, for the pdp-11
2 Copyright (C) 1994-2018 Free Software Foundation, Inc.
3 Contributed by Michael K. Gschwind (mike@vlsivie.tuwien.ac.at).
4
5 This file is part of GCC.
6
7 GCC is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
10 any later version.
11
12 GCC is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with GCC; see the file COPYING3. If not see
19 <http://www.gnu.org/licenses/>. */
20
21 #define CONSTANT_POOL_BEFORE_FUNCTION 0
22
23 /* check whether load_fpu_reg or not */
24 #define LOAD_FPU_REG_P(x) ((x) >= AC0_REGNUM && (x) <= AC3_REGNUM)
25 #define NO_LOAD_FPU_REG_P(x) ((x) == AC4_REGNUM || (x) == AC5_REGNUM)
26 #define FPU_REG_P(x) (LOAD_FPU_REG_P(x) || NO_LOAD_FPU_REG_P(x))
27 #define CPU_REG_P(x) ((x) <= PC_REGNUM)
28
29 /* Names to predefine in the preprocessor for this target machine. */
30
31 #define TARGET_CPU_CPP_BUILTINS() \
32 do \
33 { \
34 builtin_define_std ("pdp11"); \
35 } \
36 while (0)
37
38
39 /* Generate DBX debugging information. */
40
41 #define DBX_DEBUGGING_INFO
42
43 #define TARGET_40_PLUS (TARGET_40 || TARGET_45)
44 #define TARGET_10 (! TARGET_40_PLUS)
45
46 #define TARGET_UNIX_ASM_DEFAULT 0
47
48 /* "Dialect" just distinguishes between standard DEC mnemonics, which
49 are also used by the GNU assembler, vs. Unix mnemonics and float
50 register names. So it is tied to the -munit-asm option, and treats
51 -mgnu-asm and -mdec-asm as equivalent (both are dialect zero). */
52 #define ASSEMBLER_DIALECT (TARGET_UNIX_ASM ? 1 : 0)
53
54 \f
55
56 /* TYPE SIZES */
57 #define SHORT_TYPE_SIZE 16
58 #define INT_TYPE_SIZE (TARGET_INT16 ? 16 : 32)
59 #define LONG_TYPE_SIZE 32
60 #define LONG_LONG_TYPE_SIZE 64
61
62 /* In earlier versions, FLOAT_TYPE_SIZE was selectable as 32 or 64,
63 but that conflicts with Fortran language rules. Since there is no
64 obvious reason why we should have that feature -- other targets
65 generally don't have float and double the same size -- I've removed
66 it. Note that it continues to be true (for now) that arithmetic is
67 always done with 64-bit values, i.e., the FPU is always in "double"
68 mode. */
69 #define FLOAT_TYPE_SIZE 32
70 #define DOUBLE_TYPE_SIZE 64
71 #define LONG_DOUBLE_TYPE_SIZE 64
72
73 /* machine types from ansi */
74 #define SIZE_TYPE "short unsigned int" /* definition of size_t */
75 #define WCHAR_TYPE "short int" /* or long int???? */
76 #define WCHAR_TYPE_SIZE 16
77
78 #define PTRDIFF_TYPE "short int"
79
80 /* target machine storage layout */
81
82 /* Define this if most significant bit is lowest numbered
83 in instructions that operate on numbered bit-fields. */
84 #define BITS_BIG_ENDIAN 0
85
86 /* Define this if most significant byte of a word is the lowest numbered. */
87 #define BYTES_BIG_ENDIAN 0
88
89 /* Define this if most significant word of a multiword number is first. */
90 #define WORDS_BIG_ENDIAN 1
91
92 /* Define that floats are in VAX order, not high word first as for ints. */
93 #define FLOAT_WORDS_BIG_ENDIAN 0
94
95 /* Width of a word, in units (bytes).
96
97 UNITS OR BYTES - seems like units */
98 #define UNITS_PER_WORD 2
99
100 /* This machine doesn't use IEEE floats. */
101 /* Because the pdp11 (at least Unix) convention for 32-bit ints is
102 big endian, opposite for what you need for float, the vax float
103 conversion routines aren't actually used directly. But the underlying
104 format is indeed the vax/pdp11 float format. */
105 extern const struct real_format pdp11_f_format;
106 extern const struct real_format pdp11_d_format;
107
108 /* Maximum sized of reasonable data type -- DImode ...*/
109 #define MAX_FIXED_MODE_SIZE 64
110
111 /* Allocation boundary (in *bits*) for storing pointers in memory. */
112 #define POINTER_BOUNDARY 16
113
114 /* Allocation boundary (in *bits*) for storing arguments in argument list. */
115 #define PARM_BOUNDARY 16
116
117 /* Boundary (in *bits*) on which stack pointer should be aligned. */
118 #define STACK_BOUNDARY 16
119
120 /* Allocation boundary (in *bits*) for the code of a function. */
121 #define FUNCTION_BOUNDARY 16
122
123 /* Alignment of field after `int : 0' in a structure. */
124 #define EMPTY_FIELD_BOUNDARY 16
125
126 /* No data type wants to be aligned rounder than this. */
127 #define BIGGEST_ALIGNMENT 16
128
129 /* Define this if move instructions will actually fail to work
130 when given unaligned data. */
131 #define STRICT_ALIGNMENT 1
132 \f
133 /* Standard register usage. */
134
135 /* Number of actual hardware registers.
136 The hardware registers are assigned numbers for the compiler
137 from 0 to just below FIRST_PSEUDO_REGISTER.
138 All registers that the compiler knows about must be given numbers,
139 even those that are not normally considered general registers.
140
141 we have 8 integer registers, plus 6 float
142 (don't use scratch float !) */
143
144 /* 1 for registers that have pervasive standard uses
145 and are not available for the register allocator.
146
147 On the pdp, these are:
148 Reg 7 = pc;
149 reg 6 = sp;
150 reg 5 = fp; not necessarily!
151 */
152
153 #define FIXED_REGISTERS \
154 {0, 0, 0, 0, 0, 0, 1, 1, \
155 0, 0, 0, 0, 0, 0, 1, 1, \
156 1, 1 }
157
158
159
160 /* 1 for registers not available across function calls.
161 These must include the FIXED_REGISTERS and also any
162 registers that can be used without being saved.
163 The latter must include the registers where values are returned
164 and the register where structure-value addresses are passed.
165 Aside from that, you can include as many other registers as you like. */
166
167 /* don't know about fp */
168 #define CALL_USED_REGISTERS \
169 {1, 1, 0, 0, 0, 0, 1, 1, \
170 0, 0, 0, 0, 0, 0, 1, 1, \
171 1, 1 }
172
173
174 /* Specify the registers used for certain standard purposes.
175 The values of these macros are register numbers. */
176
177 /* Register in which static-chain is passed to a function. */
178 /* ??? - i don't want to give up a reg for this! */
179 #define STATIC_CHAIN_REGNUM 4
180 \f
181 /* Define the classes of registers for register constraints in the
182 machine description. Also define ranges of constants.
183
184 One of the classes must always be named ALL_REGS and include all hard regs.
185 If there is more than one class, another class must be named NO_REGS
186 and contain no registers.
187
188 The name GENERAL_REGS must be the name of a class (or an alias for
189 another name such as ALL_REGS). This is the class of registers
190 that is allowed by "g" or "r" in a register constraint.
191 Also, registers outside this class are allocated only when
192 instructions express preferences for them.
193
194 The classes must be numbered in nondecreasing order; that is,
195 a larger-numbered class must never be contained completely
196 in a smaller-numbered class.
197
198 For any two classes, it is very desirable that there be another
199 class that represents their union. */
200
201 /* The pdp has a couple of classes:
202
203 MUL_REGS are used for odd numbered regs, to use in 16-bit multiplication
204 (even numbered do 32-bit multiply)
205 GENERAL_REGS is all cpu
206 LOAD_FPU_REGS is the first four cpu regs, they are easier to load
207 NO_LOAD_FPU_REGS is ac4 and ac5, currently - difficult to load them
208 FPU_REGS is all fpu regs
209 CC_REGS is the condition codes (CPU and FPU)
210 */
211
212 enum reg_class
213 { NO_REGS,
214 MUL_REGS,
215 GENERAL_REGS,
216 LOAD_FPU_REGS,
217 NO_LOAD_FPU_REGS,
218 FPU_REGS,
219 CC_REGS,
220 ALL_REGS,
221 LIM_REG_CLASSES };
222
223 #define N_REG_CLASSES ((int) LIM_REG_CLASSES)
224
225 /* have to allow this till cmpsi/tstsi are fixed in a better way !! */
226 #define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P hook_bool_mode_true
227
228 /* Give names of register classes as strings for dump file. */
229
230 #define REG_CLASS_NAMES \
231 { "NO_REGS", \
232 "MUL_REGS", \
233 "GENERAL_REGS", \
234 "LOAD_FPU_REGS", \
235 "NO_LOAD_FPU_REGS", \
236 "FPU_REGS", \
237 "CC_REGS", \
238 "ALL_REGS" }
239
240 /* Define which registers fit in which classes.
241 This is an initializer for a vector of HARD_REG_SET
242 of length N_REG_CLASSES. */
243
244 #define REG_CLASS_CONTENTS \
245 { {0x00000}, /* NO_REGS */ \
246 {0x000aa}, /* MUL_REGS */ \
247 {0x0c0ff}, /* GENERAL_REGS */ \
248 {0x00f00}, /* LOAD_FPU_REGS */ \
249 {0x03000}, /* NO_LOAD_FPU_REGS */ \
250 {0x03f00}, /* FPU_REGS */ \
251 {0x30000}, /* CC_REGS */ \
252 {0x3ffff}} /* ALL_REGS */
253
254 /* The same information, inverted:
255 Return the class number of the smallest class containing
256 reg number REGNO. This could be a conditional expression
257 or could index an array. */
258
259 #define REGNO_REG_CLASS(REGNO) pdp11_regno_reg_class (REGNO)
260
261 /* The class value for index registers, and the one for base regs. */
262 #define INDEX_REG_CLASS GENERAL_REGS
263 #define BASE_REG_CLASS GENERAL_REGS
264
265 /* Return the maximum number of consecutive registers
266 needed to represent mode MODE in a register of class CLASS. */
267 #define CLASS_MAX_NREGS(CLASS, MODE) \
268 ((CLASS == GENERAL_REGS || CLASS == MUL_REGS)? \
269 ((GET_MODE_SIZE (MODE) + UNITS_PER_WORD - 1) / UNITS_PER_WORD): \
270 1 \
271 )
272 \f
273 /* Stack layout; function entry, exit and calling. */
274
275 /* Define this if pushing a word on the stack
276 makes the stack pointer a smaller address. */
277 #define STACK_GROWS_DOWNWARD 1
278
279 /* Define this to nonzero if the nominal address of the stack frame
280 is at the high-address end of the local variables;
281 that is, each additional local variable allocated
282 goes at a more negative offset in the frame.
283 */
284 #define FRAME_GROWS_DOWNWARD 1
285
286 #define PUSH_ROUNDING(BYTES) pdp11_push_rounding (BYTES)
287
288 /* current_first_parm_offset stores the # of registers pushed on the
289 stack */
290 extern int current_first_parm_offset;
291
292 /* Offset of first parameter from the argument pointer register value. */
293 #define FIRST_PARM_OFFSET(FNDECL) 0
294
295 /* Define how to find the value returned by a function.
296 VALTYPE is the data type of the value (as a tree).
297 If the precise function being called is known, FUNC is its FUNCTION_DECL;
298 otherwise, FUNC is 0. */
299 #define BASE_RETURN_VALUE_REG(MODE) \
300 (FLOAT_MODE_P (MODE) ? AC0_REGNUM : RETVAL_REGNUM)
301
302 /* 1 if N is a possible register number for function argument passing.
303 - not used on pdp */
304
305 #define FUNCTION_ARG_REGNO_P(N) 0
306 \f
307 /* Define a data type for recording info about an argument list
308 during the scan of that argument list. This data type should
309 hold all necessary information about the function itself
310 and about the args processed so far, enough to enable macros
311 such as FUNCTION_ARG to determine where the next arg should go.
312
313 */
314
315 #define CUMULATIVE_ARGS int
316
317 /* Initialize a variable CUM of type CUMULATIVE_ARGS
318 for a call to a function whose data type is FNTYPE.
319 For a library call, FNTYPE is 0.
320
321 ...., the offset normally starts at 0, but starts at 1 word
322 when the function gets a structure-value-address as an
323 invisible first argument. */
324
325 #define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT, N_NAMED_ARGS) \
326 ((CUM) = 0)
327
328 /* Output assembler code to FILE to increment profiler label # LABELNO
329 for profiling a function entry. */
330
331 #define FUNCTION_PROFILER(FILE, LABELNO) \
332 gcc_unreachable ();
333
334 /* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
335 the stack pointer does not matter. The value is tested only in
336 functions that have frame pointers.
337 No definition is equivalent to always zero. */
338
339 extern int may_call_alloca;
340
341 #define EXIT_IGNORE_STACK 1
342
343 /* Definitions for register eliminations.
344
345 This is an array of structures. Each structure initializes one pair
346 of eliminable registers. The "from" register number is given first,
347 followed by "to". Eliminations of the same "from" register are listed
348 in order of preference.
349
350 There are two registers that can always be eliminated on the pdp11.
351 The frame pointer and the arg pointer can be replaced by either the
352 hard frame pointer or to the stack pointer, depending upon the
353 circumstances. The hard frame pointer is not used before reload and
354 so it is not eligible for elimination. */
355
356 #define ELIMINABLE_REGS \
357 {{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
358 { ARG_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}, \
359 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM}, \
360 { FRAME_POINTER_REGNUM, HARD_FRAME_POINTER_REGNUM}}
361
362 #define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
363 ((OFFSET) = pdp11_initial_elimination_offset ((FROM), (TO)))
364
365 \f
366 /* Addressing modes, and classification of registers for them. */
367
368 #define HAVE_POST_INCREMENT 1
369
370 #define HAVE_PRE_DECREMENT 1
371
372 /* Macros to check register numbers against specific register classes. */
373
374 /* These assume that REGNO is a hard or pseudo reg number.
375 They give nonzero only if REGNO is a hard reg of the suitable class
376 or a pseudo reg currently allocated to a suitable hard reg.
377 Since they use reg_renumber, they are safe only once reg_renumber
378 has been allocated, which happens in reginfo.c during register
379 allocation. */
380
381 #define REGNO_OK_FOR_BASE_P(REGNO) \
382 ((REGNO) <= PC_REGNUM || (unsigned) reg_renumber[REGNO] <= PC_REGNUM || \
383 (REGNO) == ARG_POINTER_REGNUM || (REGNO) == FRAME_POINTER_REGNUM)
384
385 #define REGNO_OK_FOR_INDEX_P(REGNO) REGNO_OK_FOR_BASE_P (REGNO)
386
387 /* Now macros that check whether X is a register and also,
388 strictly, whether it is in a specified class.
389 */
390
391
392 \f
393 /* Maximum number of registers that can appear in a valid memory address. */
394
395 #define MAX_REGS_PER_ADDRESS 1
396
397 /* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
398 and check its validity for a certain class.
399 We have two alternate definitions for each of them.
400 The usual definition accepts all pseudo regs; the other rejects
401 them unless they have been allocated suitable hard regs.
402 The symbol REG_OK_STRICT causes the latter definition to be used.
403
404 Most source files want to accept pseudo regs in the hope that
405 they will get allocated to the class that the insn wants them to be in.
406 Source files for reload pass need to be strict.
407 After reload, it makes no difference, since pseudo regs have
408 been eliminated by then. */
409
410 #ifndef REG_OK_STRICT
411
412 /* Nonzero if X is a hard reg that can be used as an index
413 or if it is a pseudo reg. */
414 #define REG_OK_FOR_INDEX_P(X) (1)
415 /* Nonzero if X is a hard reg that can be used as a base reg
416 or if it is a pseudo reg. */
417 #define REG_OK_FOR_BASE_P(X) (1)
418
419 #else
420
421 /* Nonzero if X is a hard reg that can be used as an index. */
422 #define REG_OK_FOR_INDEX_P(X) REGNO_OK_FOR_INDEX_P (REGNO (X))
423 /* Nonzero if X is a hard reg that can be used as a base reg. */
424 #define REG_OK_FOR_BASE_P(X) REGNO_OK_FOR_BASE_P (REGNO (X))
425
426 #endif
427 \f
428 /* Specify the machine mode that this machine uses
429 for the index in the tablejump instruction. */
430 #define CASE_VECTOR_MODE HImode
431
432 /* Define this if a raw index is all that is needed for a
433 `tablejump' insn. */
434 #define CASE_TAKES_INDEX_RAW
435
436 /* Define this as 1 if `char' should by default be signed; else as 0. */
437 #define DEFAULT_SIGNED_CHAR 1
438
439 /* Max number of bytes we can move from memory to memory
440 in one reasonably fast instruction.
441 */
442 #define MOVE_MAX 2
443
444 /* Max number of insns to use for inline move rather than library
445 call. */
446 #define MOVE_RATIO(speed) 6
447
448 /* Nonzero if access to memory by byte is no faster than by word. */
449 #define SLOW_BYTE_ACCESS 1
450
451 /* Do not break .stabs pseudos into continuations. */
452 #define DBX_CONTIN_LENGTH 0
453
454 /* Give a comparison code (EQ, NE etc) and the first operand of a COMPARE,
455 return the mode to be used for the comparison. */
456
457 #define SELECT_CC_MODE(OP,X,Y) pdp11_cc_mode (OP, X, Y)
458
459 /* Enable compare elimination pass. */
460 #undef TARGET_FLAGS_REGNUM
461 #define TARGET_FLAGS_REGNUM CC_REGNUM
462
463 /* Specify the CC registers. TODO: is this for "type 1" CC handling only? */
464 #undef TARGET_FIXED_CONDITION_CODE_REGS
465 #define TARGET_FIXED_CONDITION_CODE_REGS pdp11_fixed_cc_regs
466
467 /* Specify the machine mode that pointers have.
468 After generation of rtl, the compiler makes no further distinction
469 between pointers and any other objects of this machine mode. */
470 #define Pmode HImode
471
472 /* A function address in a call instruction
473 is a word address (for indexing purposes)
474 so give the MEM rtx a word's mode. */
475 #define FUNCTION_MODE HImode
476
477 /* Define this if addresses of constant functions
478 shouldn't be put through pseudo regs where they can be cse'd.
479 Desirable on machines where ordinary constants are expensive
480 but a CALL with constant address is cheap. */
481 /* #define NO_FUNCTION_CSE */
482
483 \f
484 /* Control the assembler format that we output. */
485
486 /* Output to assembler file text saying following lines
487 may contain character constants, extra white space, comments, etc. */
488
489 #define ASM_APP_ON ""
490
491 /* Output to assembler file text saying following lines
492 no longer contain unusual constructs. */
493
494 #define ASM_APP_OFF ""
495
496 /* Output before read-only data. */
497
498 #define TEXT_SECTION_ASM_OP \
499 ((TARGET_DEC_ASM) ? "\t.psect\tcode,i,ro,con" : "\t.text")
500
501 /* Output before writable data. */
502
503 #define DATA_SECTION_ASM_OP \
504 ((TARGET_DEC_ASM) ? "\t.psect\tdata,d,rw,con" : "\t.data")
505
506 /* Output before read-only data. Same as read-write data for non-DEC
507 assemblers because they don't know about .rodata. */
508
509 #define READONLY_DATA_SECTION_ASM_OP \
510 ((TARGET_DEC_ASM) ? "\t.psect\trodata,d,ro,con" : "\t.data")
511
512 /* How to refer to registers in assembler output.
513 This sequence is indexed by compiler's hard-register-number (see above). */
514
515 #define REGISTER_NAMES \
516 {"r0", "r1", "r2", "r3", "r4", "r5", "sp", "pc", \
517 "ac0", "ac1", "ac2", "ac3", "ac4", "ac5", "fp", "ap", \
518 "cc", "fcc" }
519
520 /* Globalizing directive for a label. */
521 #define GLOBAL_ASM_OP "\t.globl\t"
522
523 /* The prefix to add to user-visible assembler symbols. For the DEC
524 assembler case, this is not used. */
525
526 #define USER_LABEL_PREFIX "_"
527
528 /* Line separators. */
529
530 #define IS_ASM_LOGICAL_LINE_SEPARATOR(C, STR) \
531 ((C) == '\n' || (!TARGET_DEC_ASM && (C) == ';'))
532
533 /* This is how to store into the string LABEL
534 the symbol_ref name of an internal numbered label where
535 PREFIX is the class of label and NUM is the number within the class.
536 This is suitable for output with `assemble_name'. */
537
538 #define ASM_GENERATE_INTERNAL_LABEL(LABEL,PREFIX,NUM) \
539 pdp11_gen_int_label ((LABEL), (PREFIX), (NUM))
540
541 /* Emit a string. */
542
543 #define ASM_OUTPUT_ASCII(FILE, P, SIZE) \
544 output_ascii (FILE, P, SIZE)
545
546 /* Print a label reference, with _ prefix if not DEC. */
547
548 #define ASM_OUTPUT_LABELREF(STREAM, NAME) \
549 pdp11_output_labelref ((STREAM), (NAME))
550
551 /* Equate a symbol to an expression. */
552
553 #define ASM_OUTPUT_DEF(STREAM, NAME, VALUE) \
554 pdp11_output_def (STREAM, NAME, VALUE)
555
556 /* Mark a reference to an external symbol. Needed for DEC assembler. */
557
558 #define ASM_OUTPUT_EXTERNAL(STREAM, DECL, NAME) \
559 if (TARGET_DEC_ASM) \
560 fprintf ((STREAM), "\t.globl\t%s\n", (NAME))
561
562 #define ASM_OUTPUT_SOURCE_FILENAME(STREAM, NAME) \
563 if (TARGET_DEC_ASM) \
564 fprintf ((STREAM), ".title\t%s\n", (NAME))
565
566 /* This is how to output an element of a case-vector that is absolute. */
567
568 #define ASM_OUTPUT_ADDR_VEC_ELT(FILE, VALUE) \
569 pdp11_output_addr_vec_elt (FILE, VALUE)
570
571 /* This is how to output an assembler line
572 that says to advance the location counter
573 to a multiple of 2**LOG bytes.
574 */
575
576 #define ASM_OUTPUT_ALIGN(FILE,LOG) \
577 switch (LOG) \
578 { \
579 case 0: \
580 break; \
581 case 1: \
582 fprintf (FILE, "\t.even\n"); \
583 break; \
584 default: \
585 gcc_unreachable (); \
586 }
587
588 #define ASM_OUTPUT_SKIP(FILE,SIZE) \
589 if (TARGET_DEC_ASM) \
590 fprintf (FILE, "\t.blkb\t%ho\n", (SIZE) & 0xffff); \
591 else \
592 fprintf (FILE, "\t.=.+ %#ho\n", (SIZE) & 0xffff);
593
594 /* This says how to output an assembler line
595 to define a global common symbol. */
596
597 #define ASM_OUTPUT_ALIGNED_COMMON(FILE, NAME, SIZE, ALIGN) \
598 pdp11_asm_output_var (FILE, NAME, SIZE, ALIGN, true)
599
600
601 /* This says how to output an assembler line
602 to define a local common symbol. */
603
604 #define ASM_OUTPUT_ALIGNED_LOCAL(FILE, NAME, SIZE, ALIGN) \
605 pdp11_asm_output_var (FILE, NAME, SIZE, ALIGN, false)
606
607 /* Print a memory address as an operand to reference that memory location. */
608
609 #define PRINT_OPERAND_ADDRESS(FILE, ADDR) \
610 print_operand_address (FILE, ADDR)
611
612 #define ASM_OUTPUT_REG_PUSH(FILE,REGNO) \
613 fprintf (FILE, "\tmov\t%s,-(sp)\n", reg_names[REGNO])
614
615 #define ASM_OUTPUT_REG_POP(FILE,REGNO) \
616 fprintf (FILE, "\tmov\t(sp)+,%s\n", reg_names[REGNO])
617
618 #define TRAMPOLINE_SIZE 8
619 #define TRAMPOLINE_ALIGNMENT 16
620
621 #define BRANCH_COST(speed_p, predictable_p) 1
622
623 #define COMPARE_FLAG_MODE HImode
624
625 /* May be overridden by command option processing. */
626 #define TARGET_HAVE_NAMED_SECTIONS false
627
628 /* pdp11-unknown-aout target has no support of C99 runtime */
629 #undef TARGET_LIBC_HAS_FUNCTION
630 #define TARGET_LIBC_HAS_FUNCTION no_c99_libc_has_function