]> git.ipfire.org Git - people/ms/linux.git/blame - include/linux/mlx4/device.h
mlx4: Expose correct max_sge_rd limit
[people/ms/linux.git] / include / linux / mlx4 / device.h
CommitLineData
225c7b1f
RD
1/*
2 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33#ifndef MLX4_DEVICE_H
34#define MLX4_DEVICE_H
35
574e2af7 36#include <linux/if_ether.h>
225c7b1f
RD
37#include <linux/pci.h>
38#include <linux/completion.h>
39#include <linux/radix-tree.h>
d9236c3f 40#include <linux/cpu_rmap.h>
48ea526a 41#include <linux/crash_dump.h>
225c7b1f 42
60063497 43#include <linux/atomic.h>
225c7b1f 44
74d23cc7 45#include <linux/timecounter.h>
ec693d47 46
0b7ca5a9
YP
47#define MAX_MSIX_P_PORT 17
48#define MAX_MSIX 64
0b7ca5a9 49#define MIN_MSIX_P_PORT 5
c66fa19c
MB
50#define MLX4_IS_LEGACY_EQ_MODE(dev_cap) ((dev_cap).num_comp_vectors < \
51 (dev_cap).num_ports * MIN_MSIX_P_PORT)
0b7ca5a9 52
523ece88
EE
53#define MLX4_MAX_100M_UNITS_VAL 255 /*
54 * work around: can't set values
55 * greater then this value when
56 * using 100 Mbps units.
57 */
58#define MLX4_RATELIMIT_100M_UNITS 3 /* 100 Mbps */
59#define MLX4_RATELIMIT_1G_UNITS 4 /* 1 Gbps */
60#define MLX4_RATELIMIT_DEFAULT 0x00ff
61
6ee51a4e 62#define MLX4_ROCE_MAX_GIDS 128
b6ffaeff 63#define MLX4_ROCE_PF_GIDS 16
6ee51a4e 64
225c7b1f
RD
65enum {
66 MLX4_FLAG_MSI_X = 1 << 0,
5ae2a7a8 67 MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
623ed84b
JM
68 MLX4_FLAG_MASTER = 1 << 2,
69 MLX4_FLAG_SLAVE = 1 << 3,
70 MLX4_FLAG_SRIOV = 1 << 4,
acddd5dd 71 MLX4_FLAG_OLD_REG_MAC = 1 << 6,
53f33ae2 72 MLX4_FLAG_BONDED = 1 << 7
225c7b1f
RD
73};
74
efcd235d
JM
75enum {
76 MLX4_PORT_CAP_IS_SM = 1 << 1,
77 MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
78};
79
225c7b1f 80enum {
fc06573d 81 MLX4_MAX_PORTS = 2,
e26be1bf
MS
82 MLX4_MAX_PORT_PKEYS = 128,
83 MLX4_MAX_PORT_GIDS = 128
225c7b1f
RD
84};
85
396f2feb
JM
86/* base qkey for use in sriov tunnel-qp/proxy-qp communication.
87 * These qkeys must not be allowed for general use. This is a 64k range,
88 * and to test for violation, we use the mask (protect against future chg).
89 */
90#define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
91#define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
92
cd9281d8
JM
93enum {
94 MLX4_BOARD_ID_LEN = 64
95};
96
623ed84b
JM
97enum {
98 MLX4_MAX_NUM_PF = 16,
de966c59 99 MLX4_MAX_NUM_VF = 126,
1ab95d37 100 MLX4_MAX_NUM_VF_P_PORT = 64,
5a2e87b1 101 MLX4_MFUNC_MAX = 128,
3fc929e2 102 MLX4_MAX_EQ_NUM = 1024,
623ed84b
JM
103 MLX4_MFUNC_EQ_NUM = 4,
104 MLX4_MFUNC_MAX_EQES = 8,
105 MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
106};
107
0ff1fb65
HHZ
108/* Driver supports 3 diffrent device methods to manage traffic steering:
109 * -device managed - High level API for ib and eth flow steering. FW is
110 * managing flow steering tables.
c96d97f4
HHZ
111 * - B0 steering mode - Common low level API for ib and (if supported) eth.
112 * - A0 steering mode - Limited low level API for eth. In case of IB,
113 * B0 mode is in use.
114 */
115enum {
116 MLX4_STEERING_MODE_A0,
0ff1fb65
HHZ
117 MLX4_STEERING_MODE_B0,
118 MLX4_STEERING_MODE_DEVICE_MANAGED
c96d97f4
HHZ
119};
120
7d077cd3
MB
121enum {
122 MLX4_STEERING_DMFS_A0_DEFAULT,
123 MLX4_STEERING_DMFS_A0_DYNAMIC,
124 MLX4_STEERING_DMFS_A0_STATIC,
125 MLX4_STEERING_DMFS_A0_DISABLE,
126 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED
127};
128
c96d97f4
HHZ
129static inline const char *mlx4_steering_mode_str(int steering_mode)
130{
131 switch (steering_mode) {
132 case MLX4_STEERING_MODE_A0:
133 return "A0 steering";
134
135 case MLX4_STEERING_MODE_B0:
136 return "B0 steering";
0ff1fb65
HHZ
137
138 case MLX4_STEERING_MODE_DEVICE_MANAGED:
139 return "Device managed flow steering";
140
c96d97f4
HHZ
141 default:
142 return "Unrecognize steering mode";
143 }
144}
145
7ffdf726
OG
146enum {
147 MLX4_TUNNEL_OFFLOAD_MODE_NONE,
148 MLX4_TUNNEL_OFFLOAD_MODE_VXLAN
149};
150
225c7b1f 151enum {
52eafc68
OG
152 MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
153 MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
154 MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
012a8ff5 155 MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
52eafc68
OG
156 MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
157 MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
158 MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
159 MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
160 MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
161 MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
162 MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
163 MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
164 MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
165 MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
166 MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
167 MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
ccf86321
OG
168 MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
169 MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
f3a9d1f2 170 MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
559a9f1d
OD
171 MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
172 MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
ccf86321
OG
173 MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
174 MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
f2a3f6a3 175 MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
58a60168 176 MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
802f42a8 177 MLX4_DEV_CAP_FLAG_RSS_IP_FRAG = 1LL << 52,
540b3a39 178 MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
00f5ce99
JM
179 MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
180 MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
08ff3235
OG
181 MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
182 MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
225c7b1f
RD
183};
184
b3416f44
SP
185enum {
186 MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
187 MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
0ff1fb65 188 MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
955154fa 189 MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
5930e8d0 190 MLX4_DEV_CAP_FLAG2_REASSIGN_MAC_EN = 1LL << 4,
3f7fb021 191 MLX4_DEV_CAP_FLAG2_TS = 1LL << 5,
e6b6a231 192 MLX4_DEV_CAP_FLAG2_VLAN_CONTROL = 1LL << 6,
b01978ca 193 MLX4_DEV_CAP_FLAG2_FSM = 1LL << 7,
4de65803 194 MLX4_DEV_CAP_FLAG2_UPDATE_QP = 1LL << 8,
4ba9920e
LT
195 MLX4_DEV_CAP_FLAG2_DMFS_IPOIB = 1LL << 9,
196 MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS = 1LL << 10,
114840c3 197 MLX4_DEV_CAP_FLAG2_MAD_DEMUX = 1LL << 11,
77507aa2 198 MLX4_DEV_CAP_FLAG2_CQE_STRIDE = 1LL << 12,
adbc7ac5 199 MLX4_DEV_CAP_FLAG2_EQE_STRIDE = 1LL << 13,
a53e3e8c 200 MLX4_DEV_CAP_FLAG2_ETH_PROT_CTRL = 1LL << 14,
d475c95b 201 MLX4_DEV_CAP_FLAG2_ETH_BACKPL_AN_REP = 1LL << 15,
7ae0e400 202 MLX4_DEV_CAP_FLAG2_CONFIG_DEV = 1LL << 16,
de966c59 203 MLX4_DEV_CAP_FLAG2_SYS_EQS = 1LL << 17,
7d077cd3 204 MLX4_DEV_CAP_FLAG2_80_VFS = 1LL << 18,
be6a6b43 205 MLX4_DEV_CAP_FLAG2_FS_A0 = 1LL << 19,
59e14e32 206 MLX4_DEV_CAP_FLAG2_RECOVERABLE_ERROR_EVENT = 1LL << 20,
d237baa1
SM
207 MLX4_DEV_CAP_FLAG2_PORT_REMAP = 1LL << 21,
208 MLX4_DEV_CAP_FLAG2_QCN = 1LL << 22,
0b131561 209 MLX4_DEV_CAP_FLAG2_QP_RATE_LIMIT = 1LL << 23,
d019fcb2
IS
210 MLX4_DEV_CAP_FLAG2_FLOWSTATS_EN = 1LL << 24,
211 MLX4_DEV_CAP_FLAG2_QOS_VPP = 1LL << 25,
3742cc65 212 MLX4_DEV_CAP_FLAG2_ETS_CFG = 1LL << 26,
51af33cf 213 MLX4_DEV_CAP_FLAG2_PORT_BEACON = 1LL << 27,
78500b8c 214 MLX4_DEV_CAP_FLAG2_IGNORE_FCS = 1LL << 28,
77fc29c4
HHZ
215 MLX4_DEV_CAP_FLAG2_PHV_EN = 1LL << 29,
216 MLX4_DEV_CAP_FLAG2_SKIP_OUTER_VLAN = 1LL << 30,
9a892835
MG
217 MLX4_DEV_CAP_FLAG2_UPDATE_QP_SRC_CHECK_LB = 1ULL << 31,
218 MLX4_DEV_CAP_FLAG2_LB_SRC_CHK = 1ULL << 32,
b3416f44
SP
219};
220
ddae0349 221enum {
d57febe1
MB
222 MLX4_QUERY_FUNC_FLAGS_BF_RES_QP = 1LL << 0,
223 MLX4_QUERY_FUNC_FLAGS_A0_RES_QP = 1LL << 1
ddae0349
EE
224};
225
55ad3592
YH
226enum {
227 MLX4_VF_CAP_FLAG_RESET = 1 << 0
228};
229
ddae0349
EE
230/* bit enums for an 8-bit flags field indicating special use
231 * QPs which require special handling in qp_reserve_range.
232 * Currently, this only includes QPs used by the ETH interface,
233 * where we expect to use blueflame. These QPs must not have
234 * bits 6 and 7 set in their qp number.
235 *
236 * This enum may use only bits 0..7.
237 */
238enum {
d57febe1 239 MLX4_RESERVE_A0_QP = 1 << 6,
ddae0349
EE
240 MLX4_RESERVE_ETH_BF_QP = 1 << 7,
241};
242
08ff3235
OG
243enum {
244 MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
77507aa2
IS
245 MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1,
246 MLX4_DEV_CAP_CQE_STRIDE_ENABLED = 1LL << 2,
247 MLX4_DEV_CAP_EQE_STRIDE_ENABLED = 1LL << 3
08ff3235
OG
248};
249
250enum {
77507aa2 251 MLX4_USER_DEV_CAP_LARGE_CQE = 1L << 0
08ff3235
OG
252};
253
254enum {
77507aa2 255 MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0,
7d077cd3
MB
256 MLX4_FUNC_CAP_EQE_CQE_STRIDE = 1L << 1,
257 MLX4_FUNC_CAP_DMFS_A0_STATIC = 1L << 2
08ff3235
OG
258};
259
260
97285b78
MA
261#define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
262
95d04f07 263enum {
804d6a89 264 MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
95d04f07
RD
265 MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
266 MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
267 MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
268 MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
269 MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
59e14e32 270 MLX4_BMME_FLAG_PORT_REMAP = 1 << 24,
09e05c3f 271 MLX4_BMME_FLAG_VSD_INIT2RTR = 1 << 28,
95d04f07
RD
272};
273
59e14e32
MS
274enum {
275 MLX4_FLAG_PORT_REMAP = MLX4_BMME_FLAG_PORT_REMAP
276};
277
225c7b1f
RD
278enum mlx4_event {
279 MLX4_EVENT_TYPE_COMP = 0x00,
280 MLX4_EVENT_TYPE_PATH_MIG = 0x01,
281 MLX4_EVENT_TYPE_COMM_EST = 0x02,
282 MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
283 MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
284 MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
285 MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
286 MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
287 MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
288 MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
289 MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
290 MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
291 MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
292 MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
293 MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
294 MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
295 MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
623ed84b
JM
296 MLX4_EVENT_TYPE_CMD = 0x0a,
297 MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
298 MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
fe6f700d 299 MLX4_EVENT_TYPE_OP_REQUIRED = 0x1a,
5984be90 300 MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
623ed84b 301 MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
00f5ce99 302 MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
be6a6b43 303 MLX4_EVENT_TYPE_RECOVERABLE_ERROR_EVENT = 0x3e,
623ed84b 304 MLX4_EVENT_TYPE_NONE = 0xff,
225c7b1f
RD
305};
306
307enum {
308 MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
309 MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
310};
311
be6a6b43
JM
312enum {
313 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_BAD_CABLE = 1,
314 MLX4_RECOVERABLE_ERROR_EVENT_SUBTYPE_UNSUPPORTED_CABLE = 2,
315};
316
5984be90
JM
317enum {
318 MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
319};
320
993c401e
JM
321enum slave_port_state {
322 SLAVE_PORT_DOWN = 0,
323 SLAVE_PENDING_UP,
324 SLAVE_PORT_UP,
325};
326
327enum slave_port_gen_event {
328 SLAVE_PORT_GEN_EVENT_DOWN = 0,
329 SLAVE_PORT_GEN_EVENT_UP,
330 SLAVE_PORT_GEN_EVENT_NONE,
331};
332
333enum slave_port_state_event {
334 MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
335 MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
336 MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
337 MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
338};
339
225c7b1f
RD
340enum {
341 MLX4_PERM_LOCAL_READ = 1 << 10,
342 MLX4_PERM_LOCAL_WRITE = 1 << 11,
343 MLX4_PERM_REMOTE_READ = 1 << 12,
344 MLX4_PERM_REMOTE_WRITE = 1 << 13,
804d6a89
SM
345 MLX4_PERM_ATOMIC = 1 << 14,
346 MLX4_PERM_BIND_MW = 1 << 15,
e630664c 347 MLX4_PERM_MASK = 0xFC00
225c7b1f
RD
348};
349
350enum {
351 MLX4_OPCODE_NOP = 0x00,
352 MLX4_OPCODE_SEND_INVAL = 0x01,
353 MLX4_OPCODE_RDMA_WRITE = 0x08,
354 MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
355 MLX4_OPCODE_SEND = 0x0a,
356 MLX4_OPCODE_SEND_IMM = 0x0b,
357 MLX4_OPCODE_LSO = 0x0e,
358 MLX4_OPCODE_RDMA_READ = 0x10,
359 MLX4_OPCODE_ATOMIC_CS = 0x11,
360 MLX4_OPCODE_ATOMIC_FA = 0x12,
6fa8f719
VS
361 MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
362 MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
225c7b1f
RD
363 MLX4_OPCODE_BIND_MW = 0x18,
364 MLX4_OPCODE_FMR = 0x19,
365 MLX4_OPCODE_LOCAL_INVAL = 0x1b,
366 MLX4_OPCODE_CONFIG_CMD = 0x1f,
367
368 MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
369 MLX4_RECV_OPCODE_SEND = 0x01,
370 MLX4_RECV_OPCODE_SEND_IMM = 0x02,
371 MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
372
373 MLX4_CQE_OPCODE_ERROR = 0x1e,
374 MLX4_CQE_OPCODE_RESIZE = 0x16,
375};
376
377enum {
378 MLX4_STAT_RATE_OFFSET = 5
379};
380
da995a8a 381enum mlx4_protocol {
0345584e
YP
382 MLX4_PROT_IB_IPV6 = 0,
383 MLX4_PROT_ETH,
384 MLX4_PROT_IB_IPV4,
385 MLX4_PROT_FCOE
da995a8a
AS
386};
387
29bdc883
VS
388enum {
389 MLX4_MTT_FLAG_PRESENT = 1
390};
391
93fc9e1b
YP
392enum mlx4_qp_region {
393 MLX4_QP_REGION_FW = 0,
d57febe1
MB
394 MLX4_QP_REGION_RSS_RAW_ETH,
395 MLX4_QP_REGION_BOTTOM = MLX4_QP_REGION_RSS_RAW_ETH,
93fc9e1b
YP
396 MLX4_QP_REGION_ETH_ADDR,
397 MLX4_QP_REGION_FC_ADDR,
398 MLX4_QP_REGION_FC_EXCH,
399 MLX4_NUM_QP_REGION
400};
401
7ff93f8b 402enum mlx4_port_type {
623ed84b 403 MLX4_PORT_TYPE_NONE = 0,
27bf91d6
YP
404 MLX4_PORT_TYPE_IB = 1,
405 MLX4_PORT_TYPE_ETH = 2,
406 MLX4_PORT_TYPE_AUTO = 3
7ff93f8b
YP
407};
408
2a2336f8
YP
409enum mlx4_special_vlan_idx {
410 MLX4_NO_VLAN_IDX = 0,
411 MLX4_VLAN_MISS_IDX,
412 MLX4_VLAN_REGULAR
413};
414
0345584e
YP
415enum mlx4_steer_type {
416 MLX4_MC_STEER = 0,
417 MLX4_UC_STEER,
418 MLX4_NUM_STEERS
419};
420
93fc9e1b
YP
421enum {
422 MLX4_NUM_FEXCH = 64 * 1024,
423};
424
5a0fd094
EC
425enum {
426 MLX4_MAX_FAST_REG_PAGES = 511,
427};
428
a5e14ba3
SG
429enum {
430 /*
431 * Max wqe size for rdma read is 512 bytes, so this
432 * limits our max_sge_rd as the wqe needs to fit:
433 * - ctrl segment (16 bytes)
434 * - rdma segment (16 bytes)
435 * - scatter elements (16 bytes each)
436 */
437 MLX4_MAX_SGE_RD = (512 - 16 - 16) / 16
438};
439
00f5ce99
JM
440enum {
441 MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
442 MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
443 MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
444};
445
446/* Port mgmt change event handling */
447enum {
448 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
449 MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
450 MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
451 MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
452 MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
453};
454
f6bc11e4
YH
455enum {
456 MLX4_DEVICE_STATE_UP = 1 << 0,
457 MLX4_DEVICE_STATE_INTERNAL_ERROR = 1 << 1,
458};
459
c69453e2
YH
460enum {
461 MLX4_INTERFACE_STATE_UP = 1 << 0,
462 MLX4_INTERFACE_STATE_DELETION = 1 << 1,
463};
464
00f5ce99
JM
465#define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
466 MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
467
32a173c7
SM
468enum mlx4_module_id {
469 MLX4_MODULE_ID_SFP = 0x3,
470 MLX4_MODULE_ID_QSFP = 0xC,
471 MLX4_MODULE_ID_QSFP_PLUS = 0xD,
472 MLX4_MODULE_ID_QSFP28 = 0x11,
473};
474
fc31e256
OG
475enum { /* rl */
476 MLX4_QP_RATE_LIMIT_NONE = 0,
477 MLX4_QP_RATE_LIMIT_KBS = 1,
478 MLX4_QP_RATE_LIMIT_MBS = 2,
479 MLX4_QP_RATE_LIMIT_GBS = 3
480};
481
482struct mlx4_rate_limit_caps {
483 u16 num_rates; /* Number of different rates */
484 u8 min_unit;
485 u16 min_val;
486 u8 max_unit;
487 u16 max_val;
488};
489
ea54b10c
JM
490static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
491{
492 return (major << 32) | (minor << 16) | subminor;
493}
494
3fc929e2 495struct mlx4_phys_caps {
6634961c
JM
496 u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
497 u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
3fc929e2 498 u32 num_phys_eqs;
47605df9
JM
499 u32 base_sqpn;
500 u32 base_proxy_sqpn;
501 u32 base_tunnel_sqpn;
3fc929e2
MA
502};
503
225c7b1f
RD
504struct mlx4_caps {
505 u64 fw_ver;
623ed84b 506 u32 function;
225c7b1f 507 int num_ports;
5ae2a7a8 508 int vl_cap[MLX4_MAX_PORTS + 1];
b79acb49 509 int ib_mtu_cap[MLX4_MAX_PORTS + 1];
9a5aa622 510 __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
b79acb49
YP
511 u64 def_mac[MLX4_MAX_PORTS + 1];
512 int eth_mtu_cap[MLX4_MAX_PORTS + 1];
5ae2a7a8
RD
513 int gid_table_len[MLX4_MAX_PORTS + 1];
514 int pkey_table_len[MLX4_MAX_PORTS + 1];
7699517d
YP
515 int trans_type[MLX4_MAX_PORTS + 1];
516 int vendor_oui[MLX4_MAX_PORTS + 1];
517 int wavelength[MLX4_MAX_PORTS + 1];
518 u64 trans_code[MLX4_MAX_PORTS + 1];
225c7b1f
RD
519 int local_ca_ack_delay;
520 int num_uars;
f5311ac1 521 u32 uar_page_size;
225c7b1f
RD
522 int bf_reg_size;
523 int bf_regs_per_page;
524 int max_sq_sg;
525 int max_rq_sg;
526 int num_qps;
527 int max_wqes;
528 int max_sq_desc_sz;
529 int max_rq_desc_sz;
530 int max_qp_init_rdma;
531 int max_qp_dest_rdma;
99ec41d0 532 u32 *qp0_qkey;
47605df9
JM
533 u32 *qp0_proxy;
534 u32 *qp1_proxy;
535 u32 *qp0_tunnel;
536 u32 *qp1_tunnel;
225c7b1f
RD
537 int num_srqs;
538 int max_srq_wqes;
539 int max_srq_sge;
540 int reserved_srqs;
541 int num_cqs;
542 int max_cqes;
543 int reserved_cqs;
7ae0e400 544 int num_sys_eqs;
225c7b1f
RD
545 int num_eqs;
546 int reserved_eqs;
b8dd786f 547 int num_comp_vectors;
225c7b1f 548 int num_mpts;
a5bbe892 549 int max_fmr_maps;
2b8fb286 550 int num_mtts;
225c7b1f
RD
551 int fmr_reserved_mtts;
552 int reserved_mtts;
553 int reserved_mrws;
554 int reserved_uars;
555 int num_mgms;
556 int num_amgms;
557 int reserved_mcgs;
558 int num_qp_per_mgm;
c96d97f4 559 int steering_mode;
7d077cd3 560 int dmfs_high_steer_mode;
0ff1fb65 561 int fs_log_max_ucast_qp_range_size;
225c7b1f
RD
562 int num_pds;
563 int reserved_pds;
012a8ff5
SH
564 int max_xrcds;
565 int reserved_xrcds;
225c7b1f 566 int mtt_entry_sz;
149983af 567 u32 max_msg_sz;
225c7b1f 568 u32 page_size_cap;
52eafc68 569 u64 flags;
b3416f44 570 u64 flags2;
95d04f07
RD
571 u32 bmme_flags;
572 u32 reserved_lkey;
225c7b1f 573 u16 stat_rate_support;
5ae2a7a8 574 u8 port_width_cap[MLX4_MAX_PORTS + 1];
b832be1e 575 int max_gso_sz;
b3416f44 576 int max_rss_tbl_sz;
93fc9e1b
YP
577 int reserved_qps_cnt[MLX4_NUM_QP_REGION];
578 int reserved_qps;
579 int reserved_qps_base[MLX4_NUM_QP_REGION];
580 int log_num_macs;
581 int log_num_vlans;
7ff93f8b
YP
582 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
583 u8 supported_type[MLX4_MAX_PORTS + 1];
8d0fc7b6
YP
584 u8 suggested_type[MLX4_MAX_PORTS + 1];
585 u8 default_sense[MLX4_MAX_PORTS + 1];
65dab25d 586 u32 port_mask[MLX4_MAX_PORTS + 1];
27bf91d6 587 enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
f2a3f6a3 588 u32 max_counters;
096335b3 589 u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
1ffeb2eb 590 u16 sqp_demux;
08ff3235
OG
591 u32 eqe_size;
592 u32 cqe_size;
593 u8 eqe_factor;
594 u32 userspace_caps; /* userspace must be aware of these */
595 u32 function_caps; /* VFs must be aware of these */
ddd8a6c1 596 u16 hca_core_clock;
8e1a28e8 597 u64 phys_port_id[MLX4_MAX_PORTS + 1];
7ffdf726 598 int tunnel_offload_mode;
f8c6455b 599 u8 rx_checksum_flags_port[MLX4_MAX_PORTS + 1];
77fc29c4 600 u8 phv_bit[MLX4_MAX_PORTS + 1];
ddae0349 601 u8 alloc_res_qp_mask;
7d077cd3
MB
602 u32 dmfs_high_rate_qpn_base;
603 u32 dmfs_high_rate_qpn_range;
55ad3592 604 u32 vf_caps;
fc31e256 605 struct mlx4_rate_limit_caps rl_caps;
225c7b1f
RD
606};
607
608struct mlx4_buf_list {
609 void *buf;
610 dma_addr_t map;
611};
612
613struct mlx4_buf {
b57aacfa
RD
614 struct mlx4_buf_list direct;
615 struct mlx4_buf_list *page_list;
225c7b1f
RD
616 int nbufs;
617 int npages;
618 int page_shift;
619};
620
621struct mlx4_mtt {
2b8fb286 622 u32 offset;
225c7b1f
RD
623 int order;
624 int page_shift;
625};
626
6296883c
YP
627enum {
628 MLX4_DB_PER_PAGE = PAGE_SIZE / 4
629};
630
631struct mlx4_db_pgdir {
632 struct list_head list;
633 DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
634 DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
635 unsigned long *bits[2];
636 __be32 *db_page;
637 dma_addr_t db_dma;
638};
639
640struct mlx4_ib_user_db_page;
641
642struct mlx4_db {
643 __be32 *db;
644 union {
645 struct mlx4_db_pgdir *pgdir;
646 struct mlx4_ib_user_db_page *user_page;
647 } u;
648 dma_addr_t dma;
649 int index;
650 int order;
651};
652
38ae6a53
YP
653struct mlx4_hwq_resources {
654 struct mlx4_db db;
655 struct mlx4_mtt mtt;
656 struct mlx4_buf buf;
657};
658
225c7b1f
RD
659struct mlx4_mr {
660 struct mlx4_mtt mtt;
661 u64 iova;
662 u64 size;
663 u32 key;
664 u32 pd;
665 u32 access;
666 int enabled;
667};
668
804d6a89
SM
669enum mlx4_mw_type {
670 MLX4_MW_TYPE_1 = 1,
671 MLX4_MW_TYPE_2 = 2,
672};
673
674struct mlx4_mw {
675 u32 key;
676 u32 pd;
677 enum mlx4_mw_type type;
678 int enabled;
679};
680
8ad11fb6
JM
681struct mlx4_fmr {
682 struct mlx4_mr mr;
683 struct mlx4_mpt_entry *mpt;
684 __be64 *mtts;
685 dma_addr_t dma_handle;
686 int max_pages;
687 int max_maps;
688 int maps;
689 u8 page_shift;
690};
691
225c7b1f
RD
692struct mlx4_uar {
693 unsigned long pfn;
694 int index;
c1b43dca
EC
695 struct list_head bf_list;
696 unsigned free_bf_bmap;
697 void __iomem *map;
698 void __iomem *bf_map;
699};
700
701struct mlx4_bf {
7dfa4b41 702 unsigned int offset;
c1b43dca
EC
703 int buf_size;
704 struct mlx4_uar *uar;
705 void __iomem *reg;
225c7b1f
RD
706};
707
708struct mlx4_cq {
709 void (*comp) (struct mlx4_cq *);
710 void (*event) (struct mlx4_cq *, enum mlx4_event);
711
712 struct mlx4_uar *uar;
713
714 u32 cons_index;
715
2eacc23c 716 u16 irq;
225c7b1f
RD
717 __be32 *set_ci_db;
718 __be32 *arm_db;
719 int arm_sn;
720
721 int cqn;
b8dd786f 722 unsigned vector;
225c7b1f
RD
723
724 atomic_t refcount;
725 struct completion free;
3dca0f42
MB
726 struct {
727 struct list_head list;
728 void (*comp)(struct mlx4_cq *);
729 void *priv;
730 } tasklet_ctx;
35f05dab
YH
731 int reset_notify_added;
732 struct list_head reset_notify;
225c7b1f
RD
733};
734
735struct mlx4_qp {
736 void (*event) (struct mlx4_qp *, enum mlx4_event);
737
738 int qpn;
739
740 atomic_t refcount;
741 struct completion free;
742};
743
744struct mlx4_srq {
745 void (*event) (struct mlx4_srq *, enum mlx4_event);
746
747 int srqn;
748 int max;
749 int max_gs;
750 int wqe_shift;
751
752 atomic_t refcount;
753 struct completion free;
754};
755
756struct mlx4_av {
757 __be32 port_pd;
758 u8 reserved1;
759 u8 g_slid;
760 __be16 dlid;
761 u8 reserved2;
762 u8 gid_index;
763 u8 stat_rate;
764 u8 hop_limit;
765 __be32 sl_tclass_flowlabel;
766 u8 dgid[16];
767};
768
fa417f7b
EC
769struct mlx4_eth_av {
770 __be32 port_pd;
771 u8 reserved1;
772 u8 smac_idx;
773 u16 reserved2;
774 u8 reserved3;
775 u8 gid_index;
776 u8 stat_rate;
777 u8 hop_limit;
778 __be32 sl_tclass_flowlabel;
779 u8 dgid[16];
5ea8bbfc
JM
780 u8 s_mac[6];
781 u8 reserved4[2];
fa417f7b 782 __be16 vlan;
574e2af7 783 u8 mac[ETH_ALEN];
fa417f7b
EC
784};
785
786union mlx4_ext_av {
787 struct mlx4_av ib;
788 struct mlx4_eth_av eth;
789};
790
9616982f
EBE
791/* Counters should be saturate once they reach their maximum value */
792#define ASSIGN_32BIT_COUNTER(counter, value) do { \
793 if ((value) > U32_MAX) \
794 counter = cpu_to_be32(U32_MAX); \
795 else \
796 counter = cpu_to_be32(value); \
797} while (0)
798
f2a3f6a3
OG
799struct mlx4_counter {
800 u8 reserved1[3];
801 u8 counter_mode;
802 __be32 num_ifc;
803 u32 reserved2[2];
804 __be64 rx_frames;
805 __be64 rx_bytes;
806 __be64 tx_frames;
807 __be64 tx_bytes;
808};
809
5a0d0a61
JM
810struct mlx4_quotas {
811 int qp;
812 int cq;
813 int srq;
814 int mpt;
815 int mtt;
816 int counter;
817 int xrcd;
818};
819
1ab95d37
MB
820struct mlx4_vf_dev {
821 u8 min_port;
822 u8 n_ports;
823};
824
872bf2fb 825struct mlx4_dev_persistent {
225c7b1f 826 struct pci_dev *pdev;
872bf2fb
YH
827 struct mlx4_dev *dev;
828 int nvfs[MLX4_MAX_PORTS + 1];
829 int num_vfs;
dd0eefe3
YH
830 enum mlx4_port_type curr_port_type[MLX4_MAX_PORTS + 1];
831 enum mlx4_port_type curr_port_poss_type[MLX4_MAX_PORTS + 1];
ad9a0bf0
YH
832 struct work_struct catas_work;
833 struct workqueue_struct *catas_wq;
f6bc11e4
YH
834 struct mutex device_state_mutex; /* protect HW state */
835 u8 state;
c69453e2
YH
836 struct mutex interface_state_mutex; /* protect SW state */
837 u8 interface_state;
872bf2fb
YH
838};
839
840struct mlx4_dev {
841 struct mlx4_dev_persistent *persist;
225c7b1f 842 unsigned long flags;
623ed84b 843 unsigned long num_slaves;
225c7b1f 844 struct mlx4_caps caps;
3fc929e2 845 struct mlx4_phys_caps phys_caps;
5a0d0a61 846 struct mlx4_quotas quotas;
225c7b1f 847 struct radix_tree_root qp_table_tree;
725c8999 848 u8 rev_id;
2b3ddf27 849 u8 port_random_macs;
cd9281d8 850 char board_id[MLX4_BOARD_ID_LEN];
6e7136ed 851 int numa_node;
3c439b55 852 int oper_log_mgm_entry_size;
592e49dd
HHZ
853 u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
854 u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
1ab95d37 855 struct mlx4_vf_dev *dev_vfs;
225c7b1f
RD
856};
857
52033cfb
MB
858struct mlx4_clock_params {
859 u64 offset;
860 u8 bar;
861 u8 size;
862};
863
00f5ce99
JM
864struct mlx4_eqe {
865 u8 reserved1;
866 u8 type;
867 u8 reserved2;
868 u8 subtype;
869 union {
870 u32 raw[6];
871 struct {
872 __be32 cqn;
873 } __packed comp;
874 struct {
875 u16 reserved1;
876 __be16 token;
877 u32 reserved2;
878 u8 reserved3[3];
879 u8 status;
880 __be64 out_param;
881 } __packed cmd;
882 struct {
883 __be32 qpn;
884 } __packed qp;
885 struct {
886 __be32 srqn;
887 } __packed srq;
888 struct {
889 __be32 cqn;
890 u32 reserved1;
891 u8 reserved2[3];
892 u8 syndrome;
893 } __packed cq_err;
894 struct {
895 u32 reserved1[2];
896 __be32 port;
897 } __packed port_change;
898 struct {
899 #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
900 u32 reserved;
901 u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
902 } __packed comm_channel_arm;
903 struct {
904 u8 port;
905 u8 reserved[3];
906 __be64 mac;
907 } __packed mac_update;
908 struct {
909 __be32 slave_id;
910 } __packed flr_event;
911 struct {
912 __be16 current_temperature;
913 __be16 warning_threshold;
914 } __packed warming;
915 struct {
916 u8 reserved[3];
917 u8 port;
918 union {
919 struct {
920 __be16 mstr_sm_lid;
921 __be16 port_lid;
922 __be32 changed_attr;
923 u8 reserved[3];
924 u8 mstr_sm_sl;
925 __be64 gid_prefix;
926 } __packed port_info;
927 struct {
928 __be32 block_ptr;
929 __be32 tbl_entries_mask;
930 } __packed tbl_change_info;
931 } params;
932 } __packed port_mgmt_change;
be6a6b43
JM
933 struct {
934 u8 reserved[3];
935 u8 port;
936 u32 reserved1[5];
937 } __packed bad_cable;
00f5ce99
JM
938 } event;
939 u8 slave_id;
940 u8 reserved3[2];
941 u8 owner;
942} __packed;
943
225c7b1f
RD
944struct mlx4_init_port_param {
945 int set_guid0;
946 int set_node_guid;
947 int set_si_guid;
948 u16 mtu;
949 int port_width_cap;
950 u16 vl_cap;
951 u16 max_gid;
952 u16 max_pkey;
953 u64 guid0;
954 u64 node_guid;
955 u64 si_guid;
956};
957
32a173c7
SM
958#define MAD_IFC_DATA_SZ 192
959/* MAD IFC Mailbox */
960struct mlx4_mad_ifc {
961 u8 base_version;
962 u8 mgmt_class;
963 u8 class_version;
964 u8 method;
965 __be16 status;
966 __be16 class_specific;
967 __be64 tid;
968 __be16 attr_id;
969 __be16 resv;
970 __be32 attr_mod;
971 __be64 mkey;
972 __be16 dr_slid;
973 __be16 dr_dlid;
974 u8 reserved[28];
975 u8 data[MAD_IFC_DATA_SZ];
976} __packed;
977
7ff93f8b
YP
978#define mlx4_foreach_port(port, dev, type) \
979 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
65dab25d 980 if ((type) == (dev)->caps.port_mask[(port)])
7ff93f8b 981
026149cb
JM
982#define mlx4_foreach_non_ib_transport_port(port, dev) \
983 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
984 if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
985
65dab25d
JM
986#define mlx4_foreach_ib_transport_port(port, dev) \
987 for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
988 if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
989 ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
623ed84b 990
752a50ca 991#define MLX4_INVALID_SLAVE_ID 0xFF
47d8417f 992#define MLX4_SINK_COUNTER_INDEX(dev) (dev->caps.max_counters - 1)
752a50ca 993
00f5ce99
JM
994void handle_port_mgmt_change_event(struct work_struct *work);
995
2aca1172
JM
996static inline int mlx4_master_func_num(struct mlx4_dev *dev)
997{
998 return dev->caps.function;
999}
1000
623ed84b
JM
1001static inline int mlx4_is_master(struct mlx4_dev *dev)
1002{
1003 return dev->flags & MLX4_FLAG_MASTER;
1004}
1005
5a0d0a61
JM
1006static inline int mlx4_num_reserved_sqps(struct mlx4_dev *dev)
1007{
1008 return dev->phys_caps.base_sqpn + 8 +
1009 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev);
1010}
1011
623ed84b
JM
1012static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
1013{
47605df9 1014 return (qpn < dev->phys_caps.base_sqpn + 8 +
d57febe1
MB
1015 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev) &&
1016 qpn >= dev->phys_caps.base_sqpn) ||
1017 (qpn < dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW]);
e2c76824
JM
1018}
1019
1020static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
1021{
47605df9 1022 int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
e2c76824 1023
47605df9 1024 if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
e2c76824
JM
1025 return 1;
1026
1027 return 0;
623ed84b 1028}
fa417f7b 1029
623ed84b
JM
1030static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
1031{
1032 return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
1033}
1034
1035static inline int mlx4_is_slave(struct mlx4_dev *dev)
1036{
1037 return dev->flags & MLX4_FLAG_SLAVE;
1038}
fa417f7b 1039
fccea643
IS
1040static inline int mlx4_is_eth(struct mlx4_dev *dev, int port)
1041{
1042 return dev->caps.port_type[port] == MLX4_PORT_TYPE_IB ? 0 : 1;
1043}
1044
225c7b1f 1045int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
40f2287b 1046 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1047void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
1c69fc2a
RD
1048static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
1049{
313abe55 1050 if (BITS_PER_LONG == 64 || buf->nbufs == 1)
b57aacfa 1051 return buf->direct.buf + offset;
1c69fc2a 1052 else
b57aacfa 1053 return buf->page_list[offset >> PAGE_SHIFT].buf +
1c69fc2a
RD
1054 (offset & (PAGE_SIZE - 1));
1055}
225c7b1f
RD
1056
1057int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
1058void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
012a8ff5
SH
1059int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
1060void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
225c7b1f
RD
1061
1062int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
1063void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
163561a4 1064int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf, int node);
c1b43dca 1065void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
225c7b1f
RD
1066
1067int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
1068 struct mlx4_mtt *mtt);
1069void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1070u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
1071
1072int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
1073 int npages, int page_shift, struct mlx4_mr *mr);
61083720 1074int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
225c7b1f 1075int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
804d6a89
SM
1076int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
1077 struct mlx4_mw *mw);
1078void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
1079int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
225c7b1f
RD
1080int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
1081 int start_index, int npages, u64 *page_list);
1082int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
40f2287b 1083 struct mlx4_buf *buf, gfp_t gfp);
225c7b1f 1084
40f2287b
JK
1085int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order,
1086 gfp_t gfp);
6296883c
YP
1087void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
1088
38ae6a53
YP
1089int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
1090 int size, int max_direct);
1091void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
1092 int size);
1093
225c7b1f 1094int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
e463c7b1 1095 struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
ec693d47 1096 unsigned vector, int collapsed, int timestamp_en);
225c7b1f 1097void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
ddae0349
EE
1098int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align,
1099 int *base, u8 flags);
a3cdcbfa
YP
1100void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
1101
40f2287b
JK
1102int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp,
1103 gfp_t gfp);
225c7b1f
RD
1104void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
1105
18abd5ea
SH
1106int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
1107 struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
225c7b1f
RD
1108void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
1109int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
65541cb7 1110int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
225c7b1f 1111
5ae2a7a8 1112int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
225c7b1f
RD
1113int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
1114
ffe455ad
EE
1115int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1116 int block_mcast_loopback, enum mlx4_protocol prot);
1117int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
1118 enum mlx4_protocol prot);
521e575b 1119int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1120 u8 port, int block_mcast_loopback,
1121 enum mlx4_protocol protocol, u64 *reg_id);
da995a8a 1122int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
0ff1fb65
HHZ
1123 enum mlx4_protocol protocol, u64 reg_id);
1124
1125enum {
1126 MLX4_DOMAIN_UVERBS = 0x1000,
1127 MLX4_DOMAIN_ETHTOOL = 0x2000,
1128 MLX4_DOMAIN_RFS = 0x3000,
1129 MLX4_DOMAIN_NIC = 0x5000,
1130};
1131
1132enum mlx4_net_trans_rule_id {
1133 MLX4_NET_TRANS_RULE_ID_ETH = 0,
1134 MLX4_NET_TRANS_RULE_ID_IB,
1135 MLX4_NET_TRANS_RULE_ID_IPV6,
1136 MLX4_NET_TRANS_RULE_ID_IPV4,
1137 MLX4_NET_TRANS_RULE_ID_TCP,
1138 MLX4_NET_TRANS_RULE_ID_UDP,
7ffdf726 1139 MLX4_NET_TRANS_RULE_ID_VXLAN,
0ff1fb65
HHZ
1140 MLX4_NET_TRANS_RULE_NUM, /* should be last */
1141};
1142
a8edc3bf
HHZ
1143extern const u16 __sw_id_hw[];
1144
7fb40f87
HHZ
1145static inline int map_hw_to_sw_id(u16 header_id)
1146{
1147
1148 int i;
1149 for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
1150 if (header_id == __sw_id_hw[i])
1151 return i;
1152 }
1153 return -EINVAL;
1154}
1155
0ff1fb65 1156enum mlx4_net_trans_promisc_mode {
f9162539
HHZ
1157 MLX4_FS_REGULAR = 1,
1158 MLX4_FS_ALL_DEFAULT,
1159 MLX4_FS_MC_DEFAULT,
1160 MLX4_FS_UC_SNIFFER,
1161 MLX4_FS_MC_SNIFFER,
c2c19dc3 1162 MLX4_FS_MODE_NUM, /* should be last */
0ff1fb65
HHZ
1163};
1164
1165struct mlx4_spec_eth {
574e2af7
JP
1166 u8 dst_mac[ETH_ALEN];
1167 u8 dst_mac_msk[ETH_ALEN];
1168 u8 src_mac[ETH_ALEN];
1169 u8 src_mac_msk[ETH_ALEN];
0ff1fb65
HHZ
1170 u8 ether_type_enable;
1171 __be16 ether_type;
1172 __be16 vlan_id_msk;
1173 __be16 vlan_id;
1174};
1175
1176struct mlx4_spec_tcp_udp {
1177 __be16 dst_port;
1178 __be16 dst_port_msk;
1179 __be16 src_port;
1180 __be16 src_port_msk;
1181};
1182
1183struct mlx4_spec_ipv4 {
1184 __be32 dst_ip;
1185 __be32 dst_ip_msk;
1186 __be32 src_ip;
1187 __be32 src_ip_msk;
1188};
1189
1190struct mlx4_spec_ib {
ba60a356 1191 __be32 l3_qpn;
0ff1fb65
HHZ
1192 __be32 qpn_msk;
1193 u8 dst_gid[16];
1194 u8 dst_gid_msk[16];
1195};
1196
7ffdf726
OG
1197struct mlx4_spec_vxlan {
1198 __be32 vni;
1199 __be32 vni_mask;
1200
1201};
1202
0ff1fb65
HHZ
1203struct mlx4_spec_list {
1204 struct list_head list;
1205 enum mlx4_net_trans_rule_id id;
1206 union {
1207 struct mlx4_spec_eth eth;
1208 struct mlx4_spec_ib ib;
1209 struct mlx4_spec_ipv4 ipv4;
1210 struct mlx4_spec_tcp_udp tcp_udp;
7ffdf726 1211 struct mlx4_spec_vxlan vxlan;
0ff1fb65
HHZ
1212 };
1213};
1214
1215enum mlx4_net_trans_hw_rule_queue {
1216 MLX4_NET_TRANS_Q_FIFO,
1217 MLX4_NET_TRANS_Q_LIFO,
1218};
1219
1220struct mlx4_net_trans_rule {
1221 struct list_head list;
1222 enum mlx4_net_trans_hw_rule_queue queue_mode;
1223 bool exclusive;
1224 bool allow_loopback;
1225 enum mlx4_net_trans_promisc_mode promisc_mode;
1226 u8 port;
1227 u16 priority;
1228 u32 qpn;
1229};
1230
3cd0e178 1231struct mlx4_net_trans_rule_hw_ctrl {
bcf37297
HHZ
1232 __be16 prio;
1233 u8 type;
1234 u8 flags;
3cd0e178
HHZ
1235 u8 rsvd1;
1236 u8 funcid;
1237 u8 vep;
1238 u8 port;
1239 __be32 qpn;
1240 __be32 rsvd2;
1241};
1242
1243struct mlx4_net_trans_rule_hw_ib {
1244 u8 size;
1245 u8 rsvd1;
1246 __be16 id;
1247 u32 rsvd2;
ba60a356 1248 __be32 l3_qpn;
3cd0e178
HHZ
1249 __be32 qpn_mask;
1250 u8 dst_gid[16];
1251 u8 dst_gid_msk[16];
1252} __packed;
1253
1254struct mlx4_net_trans_rule_hw_eth {
1255 u8 size;
1256 u8 rsvd;
1257 __be16 id;
1258 u8 rsvd1[6];
1259 u8 dst_mac[6];
1260 u16 rsvd2;
1261 u8 dst_mac_msk[6];
1262 u16 rsvd3;
1263 u8 src_mac[6];
1264 u16 rsvd4;
1265 u8 src_mac_msk[6];
1266 u8 rsvd5;
1267 u8 ether_type_enable;
1268 __be16 ether_type;
ba60a356
HHZ
1269 __be16 vlan_tag_msk;
1270 __be16 vlan_tag;
3cd0e178
HHZ
1271} __packed;
1272
1273struct mlx4_net_trans_rule_hw_tcp_udp {
1274 u8 size;
1275 u8 rsvd;
1276 __be16 id;
1277 __be16 rsvd1[3];
1278 __be16 dst_port;
1279 __be16 rsvd2;
1280 __be16 dst_port_msk;
1281 __be16 rsvd3;
1282 __be16 src_port;
1283 __be16 rsvd4;
1284 __be16 src_port_msk;
1285} __packed;
1286
1287struct mlx4_net_trans_rule_hw_ipv4 {
1288 u8 size;
1289 u8 rsvd;
1290 __be16 id;
1291 __be32 rsvd1;
1292 __be32 dst_ip;
1293 __be32 dst_ip_msk;
1294 __be32 src_ip;
1295 __be32 src_ip_msk;
1296} __packed;
1297
7ffdf726
OG
1298struct mlx4_net_trans_rule_hw_vxlan {
1299 u8 size;
1300 u8 rsvd;
1301 __be16 id;
1302 __be32 rsvd1;
1303 __be32 vni;
1304 __be32 vni_mask;
1305} __packed;
1306
3cd0e178
HHZ
1307struct _rule_hw {
1308 union {
1309 struct {
1310 u8 size;
1311 u8 rsvd;
1312 __be16 id;
1313 };
1314 struct mlx4_net_trans_rule_hw_eth eth;
1315 struct mlx4_net_trans_rule_hw_ib ib;
1316 struct mlx4_net_trans_rule_hw_ipv4 ipv4;
1317 struct mlx4_net_trans_rule_hw_tcp_udp tcp_udp;
7ffdf726 1318 struct mlx4_net_trans_rule_hw_vxlan vxlan;
3cd0e178
HHZ
1319 };
1320};
1321
7ffdf726
OG
1322enum {
1323 VXLAN_STEER_BY_OUTER_MAC = 1 << 0,
1324 VXLAN_STEER_BY_OUTER_VLAN = 1 << 1,
1325 VXLAN_STEER_BY_VSID_VNI = 1 << 2,
1326 VXLAN_STEER_BY_INNER_MAC = 1 << 3,
1327 VXLAN_STEER_BY_INNER_VLAN = 1 << 4,
1328};
1329
1330
592e49dd
HHZ
1331int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
1332 enum mlx4_net_trans_promisc_mode mode);
1333int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
1334 enum mlx4_net_trans_promisc_mode mode);
1679200f
YP
1335int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1336int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1337int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
1338int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
1339int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
1340
ffe455ad
EE
1341int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
1342void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
16a10ffd
YB
1343int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
1344int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
9a9a232a
YP
1345int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
1346 u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
1347int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
1348 u8 promisc);
51af33cf 1349int mlx4_SET_PORT_BEACON(struct mlx4_dev *dev, u8 port, u16 time);
78500b8c
MM
1350int mlx4_SET_PORT_fcs_check(struct mlx4_dev *dev, u8 port,
1351 u8 ignore_fcs_value);
1b136de1 1352int mlx4_SET_PORT_VXLAN(struct mlx4_dev *dev, u8 port, u8 steering, int enable);
77fc29c4
HHZ
1353int set_phv_bit(struct mlx4_dev *dev, u8 port, int new_val);
1354int get_phv_bit(struct mlx4_dev *dev, u8 port, int *phv);
dd5f03be 1355int mlx4_find_cached_mac(struct mlx4_dev *dev, u8 port, u64 mac, int *idx);
4c3eb3ca 1356int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
2a2336f8 1357int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
2009d005 1358void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, u16 vlan);
2a2336f8 1359
8ad11fb6
JM
1360int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
1361 int npages, u64 iova, u32 *lkey, u32 *rkey);
1362int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
1363 int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
1364int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1365void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
1366 u32 *lkey, u32 *rkey);
1367int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
1368int mlx4_SYNC_TPT(struct mlx4_dev *dev);
e7c1c2c4 1369int mlx4_test_interrupts(struct mlx4_dev *dev);
c66fa19c
MB
1370u32 mlx4_get_eqs_per_port(struct mlx4_dev *dev, u8 port);
1371bool mlx4_is_eq_vector_valid(struct mlx4_dev *dev, u8 port, int vector);
1372struct cpu_rmap *mlx4_get_cpu_rmap(struct mlx4_dev *dev, int port);
1373int mlx4_assign_eq(struct mlx4_dev *dev, u8 port, int *vector);
0b7ca5a9 1374void mlx4_release_eq(struct mlx4_dev *dev, int vec);
8ad11fb6 1375
c66fa19c 1376int mlx4_is_eq_shared(struct mlx4_dev *dev, int vector);
35f6f453
AV
1377int mlx4_eq_get_irq(struct mlx4_dev *dev, int vec);
1378
8e1a28e8 1379int mlx4_get_phys_port_id(struct mlx4_dev *dev);
14c07b13
YP
1380int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
1381int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
1382
f2a3f6a3
OG
1383int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
1384void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
6de5f7f6 1385int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port);
f2a3f6a3 1386
773af94e
YH
1387void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry,
1388 int port);
1389__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port);
fb517a4f 1390void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port);
0ff1fb65
HHZ
1391int mlx4_flow_attach(struct mlx4_dev *dev,
1392 struct mlx4_net_trans_rule *rule, u64 *reg_id);
1393int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
c2c19dc3
HHZ
1394int mlx4_map_sw_to_hw_steering_mode(struct mlx4_dev *dev,
1395 enum mlx4_net_trans_promisc_mode flow_type);
1396int mlx4_map_sw_to_hw_steering_id(struct mlx4_dev *dev,
1397 enum mlx4_net_trans_rule_id id);
1398int mlx4_hw_rule_sz(struct mlx4_dev *dev, enum mlx4_net_trans_rule_id id);
0ff1fb65 1399
b95089d0
OG
1400int mlx4_tunnel_steer_add(struct mlx4_dev *dev, unsigned char *addr,
1401 int port, int qpn, u16 prio, u64 *reg_id);
1402
54679e14
JM
1403void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
1404 int i, int val);
1405
396f2feb
JM
1406int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
1407
993c401e
JM
1408int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
1409int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
1410int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
1411int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
1412int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
1413enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
1414int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
1415
afa8fd1d
JM
1416void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
1417__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
9cd59352
JM
1418
1419int mlx4_get_slave_from_roce_gid(struct mlx4_dev *dev, int port, u8 *gid,
1420 int *slave_id);
1421int mlx4_get_roce_gid_from_slave(struct mlx4_dev *dev, int port, int slave_id,
1422 u8 *gid);
993c401e 1423
4de65803
MB
1424int mlx4_FLOW_STEERING_IB_UC_QP_RANGE(struct mlx4_dev *dev, u32 min_range_qpn,
1425 u32 max_range_qpn);
1426
ec693d47
AV
1427cycle_t mlx4_read_clock(struct mlx4_dev *dev);
1428
f74462ac
MB
1429struct mlx4_active_ports {
1430 DECLARE_BITMAP(ports, MLX4_MAX_PORTS);
1431};
1432/* Returns a bitmap of the physical ports which are assigned to slave */
1433struct mlx4_active_ports mlx4_get_active_ports(struct mlx4_dev *dev, int slave);
1434
1435/* Returns the physical port that represents the virtual port of the slave, */
1436/* or a value < 0 in case of an error. If a slave has 2 ports, the identity */
1437/* mapping is returned. */
1438int mlx4_slave_convert_port(struct mlx4_dev *dev, int slave, int port);
1439
1440struct mlx4_slaves_pport {
1441 DECLARE_BITMAP(slaves, MLX4_MFUNC_MAX);
1442};
1443/* Returns a bitmap of all slaves that are assigned to port. */
1444struct mlx4_slaves_pport mlx4_phys_to_slaves_pport(struct mlx4_dev *dev,
1445 int port);
1446
1447/* Returns a bitmap of all slaves that are assigned exactly to all the */
1448/* the ports that are set in crit_ports. */
1449struct mlx4_slaves_pport mlx4_phys_to_slaves_pport_actv(
1450 struct mlx4_dev *dev,
1451 const struct mlx4_active_ports *crit_ports);
1452
1453/* Returns the slave's virtual port that represents the physical port. */
1454int mlx4_phys_to_slave_port(struct mlx4_dev *dev, int slave, int port);
1455
449fc488 1456int mlx4_get_base_gid_ix(struct mlx4_dev *dev, int slave, int port);
d18f141a
OG
1457
1458int mlx4_config_vxlan_port(struct mlx4_dev *dev, __be16 udp_port);
59e14e32
MS
1459int mlx4_disable_rx_port_check(struct mlx4_dev *dev, bool dis);
1460int mlx4_virt2phy_port_map(struct mlx4_dev *dev, u32 port1, u32 port2);
97982f5a 1461int mlx4_vf_smi_enabled(struct mlx4_dev *dev, int slave, int port);
65fed8a8
JM
1462int mlx4_vf_get_enable_smi_admin(struct mlx4_dev *dev, int slave, int port);
1463int mlx4_vf_set_enable_smi_admin(struct mlx4_dev *dev, int slave, int port,
1464 int enable);
e630664c
MB
1465int mlx4_mr_hw_get_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1466 struct mlx4_mpt_entry ***mpt_entry);
1467int mlx4_mr_hw_write_mpt(struct mlx4_dev *dev, struct mlx4_mr *mmr,
1468 struct mlx4_mpt_entry **mpt_entry);
1469int mlx4_mr_hw_change_pd(struct mlx4_dev *dev, struct mlx4_mpt_entry *mpt_entry,
1470 u32 pdn);
1471int mlx4_mr_hw_change_access(struct mlx4_dev *dev,
1472 struct mlx4_mpt_entry *mpt_entry,
1473 u32 access);
1474void mlx4_mr_hw_put_mpt(struct mlx4_dev *dev,
1475 struct mlx4_mpt_entry **mpt_entry);
1476void mlx4_mr_rereg_mem_cleanup(struct mlx4_dev *dev, struct mlx4_mr *mr);
1477int mlx4_mr_rereg_mem_write(struct mlx4_dev *dev, struct mlx4_mr *mr,
1478 u64 iova, u64 size, int npages,
1479 int page_shift, struct mlx4_mpt_entry *mpt_entry);
2599d858 1480
32a173c7
SM
1481int mlx4_get_module_info(struct mlx4_dev *dev, u8 port,
1482 u16 offset, u16 size, u8 *data);
1483
2599d858
AV
1484/* Returns true if running in low memory profile (kdump kernel) */
1485static inline bool mlx4_low_memory_profile(void)
1486{
48ea526a 1487 return is_kdump_kernel();
2599d858
AV
1488}
1489
adbc7ac5
SM
1490/* ACCESS REG commands */
1491enum mlx4_access_reg_method {
1492 MLX4_ACCESS_REG_QUERY = 0x1,
1493 MLX4_ACCESS_REG_WRITE = 0x2,
1494};
1495
1496/* ACCESS PTYS Reg command */
1497enum mlx4_ptys_proto {
1498 MLX4_PTYS_IB = 1<<0,
1499 MLX4_PTYS_EN = 1<<2,
1500};
1501
1502struct mlx4_ptys_reg {
1503 u8 resrvd1;
1504 u8 local_port;
1505 u8 resrvd2;
1506 u8 proto_mask;
1507 __be32 resrvd3[2];
1508 __be32 eth_proto_cap;
1509 __be16 ib_width_cap;
1510 __be16 ib_speed_cap;
1511 __be32 resrvd4;
1512 __be32 eth_proto_admin;
1513 __be16 ib_width_admin;
1514 __be16 ib_speed_admin;
1515 __be32 resrvd5;
1516 __be32 eth_proto_oper;
1517 __be16 ib_width_oper;
1518 __be16 ib_speed_oper;
1519 __be32 resrvd6;
1520 __be32 eth_proto_lp_adv;
1521} __packed;
1522
1523int mlx4_ACCESS_PTYS_REG(struct mlx4_dev *dev,
1524 enum mlx4_access_reg_method method,
1525 struct mlx4_ptys_reg *ptys_reg);
1526
52033cfb
MB
1527int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1528 struct mlx4_clock_params *params);
1529
225c7b1f 1530#endif /* MLX4_DEVICE_H */