]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/CPCI4052.h
74xx/7xx/86xx: Rename flush_data_cache to flush_dcache to match 85xx version
[people/ms/u-boot.git] / include / configs / CPCI4052.h
CommitLineData
c609719b 1/*
a20b27a3 2 * (C) Copyright 2001-2004
c609719b
WD
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
c837dcb1 37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
c609719b 38#define CONFIG_CPCI405 1 /* ...on a CPCI405 board */
c837dcb1 39#define CONFIG_CPCI405_VER2 1 /* ...version 2 */
6f35c531 40#undef CONFIG_CPCI405_6U /* enable this for 6U boards */
c609719b 41
c837dcb1 42#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
c609719b 43
a20b27a3 44#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
c609719b
WD
45
46#define CONFIG_BAUDRATE 9600
47#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
48
c609719b 49#undef CONFIG_BOOTARGS
a20b27a3
SR
50#undef CONFIG_BOOTCOMMAND
51
52#define CONFIG_PREBOOT /* enable preboot variable */
c609719b
WD
53
54#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
55#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
56
57#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 58#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 59#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
6f35c531
MF
60#define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
61
62#define CONFIG_NET_MULTI 1
63#undef CONFIG_HAS_ETH1
c609719b
WD
64
65#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
66
5d2ebe1b
JL
67/*
68 * BOOTP options
69 */
70#define CONFIG_BOOTP_SUBNETMASK
71#define CONFIG_BOOTP_GATEWAY
72#define CONFIG_BOOTP_HOSTNAME
73#define CONFIG_BOOTP_BOOTPATH
74#define CONFIG_BOOTP_DNS
75#define CONFIG_BOOTP_DNS2
76#define CONFIG_BOOTP_SEND_HOSTNAME
77
9919f13c 78
49cf7e8e
JL
79/*
80 * Command line configuration.
81 */
82#include <config_cmd_default.h>
83
84#define CONFIG_CMD_DHCP
85#define CONFIG_CMD_PCI
86#define CONFIG_CMD_IRQ
87#define CONFIG_CMD_IDE
88#define CONFIG_CMD_FAT
89#define CONFIG_CMD_ELF
90#define CONFIG_CMD_DATE
49cf7e8e
JL
91#define CONFIG_CMD_I2C
92#define CONFIG_CMD_MII
93#define CONFIG_CMD_PING
94#define CONFIG_CMD_BSP
95#define CONFIG_CMD_EEPROM
96
c609719b
WD
97#define CONFIG_MAC_PARTITION
98#define CONFIG_DOS_PARTITION
99
a20b27a3
SR
100#define CONFIG_SUPPORT_VFAT
101
c837dcb1 102#undef CONFIG_WATCHDOG /* watchdog disabled */
c609719b 103
c837dcb1 104#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
c609719b
WD
105
106/*
107 * Miscellaneous configurable options
108 */
109#define CFG_LONGHELP /* undef to save memory */
110#define CFG_PROMPT "=> " /* Monitor Command Prompt */
111
112#undef CFG_HUSH_PARSER /* use "hush" command parser */
113#ifdef CFG_HUSH_PARSER
c837dcb1 114#define CFG_PROMPT_HUSH_PS2 "> "
c609719b
WD
115#endif
116
49cf7e8e 117#if defined(CONFIG_CMD_KGDB)
c837dcb1 118#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
c609719b 119#else
c837dcb1 120#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
c609719b
WD
121#endif
122#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
123#define CFG_MAXARGS 16 /* max number of command args */
124#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
125
c837dcb1 126#define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
c609719b 127
c837dcb1 128#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
c609719b 129
a20b27a3
SR
130#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
131
c609719b
WD
132#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
133#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
134
c837dcb1
WD
135#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
136#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
137#define CFG_BASE_BAUD 691200
c609719b
WD
138
139/* The following table includes the supported baudrates */
c837dcb1 140#define CFG_BAUDRATE_TABLE \
8bde7f77
WD
141 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
142 57600, 115200, 230400, 460800, 921600 }
c609719b
WD
143
144#define CFG_LOAD_ADDR 0x100000 /* default load address */
145#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
146
c837dcb1 147#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
c609719b 148
ac53ee83
MF
149#define CONFIG_CMDLINE_EDITING /* add command line history */
150
a20b27a3
SR
151#define CONFIG_LOOPW 1 /* enable loopw command */
152
c609719b
WD
153#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
154
c837dcb1 155#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
9e7d5ebe 156
c837dcb1 157#define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
53cf9435 158
c609719b
WD
159/*-----------------------------------------------------------------------
160 * PCI stuff
161 *-----------------------------------------------------------------------
162 */
a20b27a3
SR
163#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
164#define PCI_HOST_FORCE 1 /* configure as pci host */
165#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
166
167#define CONFIG_PCI /* include pci support */
168#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
169#define CONFIG_PCI_PNP /* do pci plug-and-play */
170 /* resource configuration */
171
172#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
173
174#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
175
176#define CONFIG_PCI_BOOTDELAY 0 /* enable pci bootdelay variable*/
177
178#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
179#define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
180#define CFG_PCI_SUBSYS_DEVICEID2 0x0406 /* PCI Device ID: CPCI-405-A */
181#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
2076d0a1
SR
182#define CFG_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
183#define CFG_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable hard-wired to 1 */
a20b27a3
SR
184#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
185#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
186#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
187#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
c609719b
WD
188
189/*-----------------------------------------------------------------------
190 * IDE/ATA stuff
191 *-----------------------------------------------------------------------
192 */
c837dcb1
WD
193#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
194#undef CONFIG_IDE_LED /* no led for ide supported */
c609719b
WD
195#define CONFIG_IDE_RESET 1 /* reset for ide supported */
196
c837dcb1
WD
197#define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
198#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
c609719b 199
c837dcb1
WD
200#define CFG_ATA_BASE_ADDR 0xF0100000
201#define CFG_ATA_IDE0_OFFSET 0x0000
c609719b
WD
202
203#define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
c837dcb1 204#define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
c609719b
WD
205#define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
206
207/*-----------------------------------------------------------------------
208 * Start addresses for the final memory configuration
209 * (Set up by the startup code)
210 * Please note that CFG_SDRAM_BASE _must_ start at 0
211 */
212#define CFG_SDRAM_BASE 0x00000000
213#define CFG_FLASH_BASE 0xFFFC0000
214#define CFG_MONITOR_BASE CFG_FLASH_BASE
215#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
216#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
217
218/*
219 * For booting Linux, the board info and command line data
220 * have to be in the first 8 MB of memory, since this is
221 * the maximum mapped by the Linux kernel during initialization.
222 */
223#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
ac53ee83
MF
224
225#define CONFIG_OF_LIBFDT
226#define CONFIG_OF_BOARD_SETUP
227
c609719b
WD
228/*-----------------------------------------------------------------------
229 * FLASH organization
230 */
231#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
232#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
233
234#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
235#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
236
c837dcb1
WD
237#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
238#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
239#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
c609719b
WD
240/*
241 * The following defines are added for buggy IOP480 byte interface.
242 * All other boards should use the standard values (CPCI405 etc.)
243 */
c837dcb1
WD
244#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
245#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
246#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
c609719b 247
c837dcb1 248#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
c609719b 249
c609719b
WD
250#if 0 /* Use NVRAM for environment variables */
251/*-----------------------------------------------------------------------
252 * NVRAM organization
253 */
9314cee6 254#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
0e8d1586
JCPV
255#define CONFIG_ENV_SIZE 0x0ff8 /* Size of Environment vars */
256#define CONFIG_ENV_ADDR \
257 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-(CONFIG_ENV_SIZE+8)) /* Env */
c609719b
WD
258
259#else /* Use EEPROM for environment variables */
260
bb1f8b4f 261#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
262#define CONFIG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
263#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars*/
8bde7f77 264 /* total size of a CAT24WC16 is 2048 bytes */
c609719b
WD
265#endif
266
267#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
268#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
a20b27a3 269#define CFG_VXWORKS_MAC_PTR (CFG_NVRAM_BASE_ADDR+0x6900) /* VxWorks eth-addr*/
c609719b
WD
270
271/*-----------------------------------------------------------------------
272 * I2C EEPROM (CAT24WC16) for environment
273 */
274#define CONFIG_HARD_I2C /* I2c with hardware support */
275#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
276#define CFG_I2C_SLAVE 0x7F
277
278#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
c837dcb1
WD
279#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
280/* mask of address bits that overflow into the "EEPROM chip address" */
c609719b
WD
281#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
282#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
283 /* 16 byte page write mode using*/
c837dcb1 284 /* last 4 bits of the address */
c609719b 285#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
c609719b 286
c609719b
WD
287/*
288 * Init Memory Controller:
289 *
290 * BR0/1 and OR0/1 (FLASH)
291 */
292
293#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
294#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
295
296/*-----------------------------------------------------------------------
297 * External Bus Controller (EBC) Setup
298 */
299
c837dcb1
WD
300/* Memory Bank 0 (Flash Bank 0) initialization */
301#define CFG_EBC_PB0AP 0x92015480
302#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
c609719b 303
c837dcb1
WD
304/* Memory Bank 1 (Flash Bank 1) initialization */
305#define CFG_EBC_PB1AP 0x92015480
306#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
c609719b 307
c837dcb1
WD
308/* Memory Bank 2 (CAN0, 1) initialization */
309#define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
310#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
311#define CFG_LED_ADDR 0xF0000380
c609719b 312
c837dcb1
WD
313/* Memory Bank 3 (CompactFlash IDE) initialization */
314#define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
315#define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
c609719b 316
c837dcb1
WD
317/* Memory Bank 4 (NVRAM/RTC) initialization */
318/*#define CFG_EBC_PB4AP 0x01805280 / * TWT=3,WBN=1,WBF=1,TH=1,SOR=1 */
319#define CFG_EBC_PB4AP 0x01805680 /* TWT=3,WBN=1,WBF=1,TH=3,SOR=1 */
320#define CFG_EBC_PB4CR 0xF0218000 /* BAS=0xF02,BS=1MB,BU=R/W,BW=8bit */
c609719b 321
c837dcb1
WD
322/* Memory Bank 5 (optional Quart) initialization */
323#define CFG_EBC_PB5AP 0x04005B80 /* TWT=8,WBN=1,WBF=1,TH=5,RE=1,SOR=1*/
324#define CFG_EBC_PB5CR 0xF0318000 /* BAS=0xF03,BS=1MB,BU=R/W,BW=8bit */
c609719b 325
c837dcb1
WD
326/* Memory Bank 6 (FPGA internal) initialization */
327#define CFG_EBC_PB6AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
328#define CFG_EBC_PB6CR 0xF041A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
329#define CFG_FPGA_BASE_ADDR 0xF0400000
c609719b
WD
330
331/*-----------------------------------------------------------------------
332 * FPGA stuff
333 */
334/* FPGA internal regs */
c837dcb1
WD
335#define CFG_FPGA_MODE 0x00
336#define CFG_FPGA_STATUS 0x02
337#define CFG_FPGA_TS 0x04
338#define CFG_FPGA_TS_LOW 0x06
339#define CFG_FPGA_TS_CAP0 0x10
340#define CFG_FPGA_TS_CAP0_LOW 0x12
341#define CFG_FPGA_TS_CAP1 0x14
342#define CFG_FPGA_TS_CAP1_LOW 0x16
343#define CFG_FPGA_TS_CAP2 0x18
344#define CFG_FPGA_TS_CAP2_LOW 0x1a
345#define CFG_FPGA_TS_CAP3 0x1c
346#define CFG_FPGA_TS_CAP3_LOW 0x1e
c609719b
WD
347
348/* FPGA Mode Reg */
c837dcb1 349#define CFG_FPGA_MODE_CF_RESET 0x0001
6f4474e8
SR
350#define CFG_FPGA_MODE_DUART_RESET 0x0002
351#define CFG_FPGA_MODE_ENABLE_OUTPUT 0x0004 /* only set on CPCI-405 Ver 3 */
c609719b
WD
352#define CFG_FPGA_MODE_TS_IRQ_ENABLE 0x0100
353#define CFG_FPGA_MODE_TS_IRQ_CLEAR 0x1000
c837dcb1 354#define CFG_FPGA_MODE_TS_CLEAR 0x2000
c609719b
WD
355
356/* FPGA Status Reg */
c837dcb1
WD
357#define CFG_FPGA_STATUS_DIP0 0x0001
358#define CFG_FPGA_STATUS_DIP1 0x0002
359#define CFG_FPGA_STATUS_DIP2 0x0004
360#define CFG_FPGA_STATUS_FLASH 0x0008
361#define CFG_FPGA_STATUS_TS_IRQ 0x1000
c609719b 362
c837dcb1
WD
363#define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
364#define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for XC2S15 */
c609719b
WD
365
366/* FPGA program pin configuration */
c837dcb1
WD
367#define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
368#define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
369#define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
370#define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
371#define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
c609719b
WD
372
373/*-----------------------------------------------------------------------
374 * Definitions for initial stack pointer and data area (in data cache)
375 */
c837dcb1 376#define CFG_INIT_DCACHE_CS 7 /* use cs # 7 for data cache memory */
c609719b 377
c837dcb1
WD
378#define CFG_INIT_RAM_ADDR 0x40000000 /* use data cache */
379#define CFG_INIT_RAM_END 0x2000 /* End of used area in RAM */
c609719b
WD
380#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
381#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
c837dcb1 382#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
c609719b
WD
383
384
385/*
386 * Internal Definitions
387 *
388 * Boot Flags
389 */
390#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
391#define BOOTFLAG_WARM 0x02 /* Software reboot */
392
393#endif /* __CONFIG_H */