]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8536DS.h
fdt: remove unaligned access in fdt_fixup_ethernet()
[people/ms/u-boot.git] / include / configs / MPC8536DS.h
CommitLineData
9490a7f1 1/*
3d7506fa 2 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
9490a7f1
KG
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8536ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
c7e1a43d
KG
30#include "../board/freescale/common/ics307_clk.h"
31
d24f2d32 32#ifdef CONFIG_36BIT
337f9fde
KG
33#define CONFIG_PHYS_64BIT 1
34#endif
35
d24f2d32 36#ifdef CONFIG_NAND
9a1a0aed
MH
37#define CONFIG_NAND_U_BOOT 1
38#define CONFIG_RAMBOOT_NAND 1
96196a1f
HW
39#ifdef CONFIG_NAND_SPL
40#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
41#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
42#else
00203c64 43#define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
2ae18241 44#define CONFIG_SYS_TEXT_BASE 0xf8f82000
96196a1f 45#endif /* CONFIG_NAND_SPL */
9a1a0aed
MH
46#endif
47
d24f2d32 48#ifdef CONFIG_SDCARD
e40ac487 49#define CONFIG_RAMBOOT_SDCARD 1
2ae18241 50#define CONFIG_SYS_TEXT_BASE 0xf8f80000
7a577fda 51#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
e40ac487
MH
52#endif
53
d24f2d32 54#ifdef CONFIG_SPIFLASH
e40ac487 55#define CONFIG_RAMBOOT_SPIFLASH 1
2ae18241 56#define CONFIG_SYS_TEXT_BASE 0xf8f80000
7a577fda 57#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
2ae18241
WD
58#endif
59
60#ifndef CONFIG_SYS_TEXT_BASE
61#define CONFIG_SYS_TEXT_BASE 0xeff80000
e40ac487
MH
62#endif
63
7a577fda
KG
64#ifndef CONFIG_RESET_VECTOR_ADDRESS
65#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
66#endif
67
96196a1f
HW
68#ifndef CONFIG_SYS_MONITOR_BASE
69#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
70#endif
71
9490a7f1
KG
72/* High Level Configuration Options */
73#define CONFIG_BOOKE 1 /* BOOKE */
74#define CONFIG_E500 1 /* BOOKE e500 family */
75#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
76#define CONFIG_MPC8536 1
77#define CONFIG_MPC8536DS 1
78
c51fc5d5 79#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
ae2044d8 80#define CONFIG_SPI_FLASH 1 /* Has SPI Flash */
9490a7f1
KG
81#define CONFIG_PCI 1 /* Enable PCI/PCIE */
82#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
83#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
84#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
85#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
86#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
87#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 88#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
9490a7f1
KG
89
90#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
f6155c6f 91#define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
9490a7f1
KG
92
93#define CONFIG_TSEC_ENET /* tsec ethernet support */
94#define CONFIG_ENV_OVERWRITE
95
c7e1a43d
KG
96#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
97#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
9490a7f1 98#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
9490a7f1
KG
99
100/*
101 * These can be toggled for performance analysis, otherwise use default.
102 */
103#define CONFIG_L2_CACHE /* toggle L2 cache */
104#define CONFIG_BTB /* toggle branch predition */
9490a7f1 105
80522dc8
AF
106#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
107
9490a7f1
KG
108#define CONFIG_ENABLE_36BIT_PHYS 1
109
337f9fde
KG
110#ifdef CONFIG_PHYS_64BIT
111#define CONFIG_ADDR_MAP 1
112#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
113#endif
114
07355700
MH
115#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
116#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
9490a7f1
KG
117#define CONFIG_PANIC_HANG /* do not reset board on panic */
118
9a1a0aed
MH
119/*
120 * Config the L2 Cache as L2 SRAM
121 */
122#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
123#ifdef CONFIG_PHYS_64BIT
124#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
125#else
126#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
127#endif
128#define CONFIG_SYS_L2_SIZE (512 << 10)
129#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
130
e46fedfe
TT
131#define CONFIG_SYS_CCSRBAR 0xffe00000
132#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
9490a7f1 133
8d22ddca 134#if defined(CONFIG_NAND_SPL)
e46fedfe 135#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
9a1a0aed
MH
136#endif
137
9490a7f1 138/* DDR Setup */
337f9fde 139#define CONFIG_VERY_BIG_RAM
9490a7f1
KG
140#define CONFIG_FSL_DDR2
141#undef CONFIG_FSL_DDR_INTERACTIVE
142#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
143#define CONFIG_DDR_SPD
9490a7f1 144
9b0ad1b1 145#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
9490a7f1
KG
146#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
147
6d0f6bcf
JCPV
148#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
149#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
9490a7f1
KG
150
151#define CONFIG_NUM_DDR_CONTROLLERS 1
152#define CONFIG_DIMM_SLOTS_PER_CTLR 1
153#define CONFIG_CHIP_SELECTS_PER_CTRL 2
154
155/* I2C addresses of SPD EEPROMs */
156#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
6d0f6bcf 157#define CONFIG_SYS_SPD_BUS_NUM 1
9490a7f1
KG
158
159/* These are used when DDR doesn't use SPD. */
07355700 160#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
6d0f6bcf 161#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
07355700 162#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
6d0f6bcf
JCPV
163#define CONFIG_SYS_DDR_TIMING_3 0x00000000
164#define CONFIG_SYS_DDR_TIMING_0 0x00260802
165#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
166#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
167#define CONFIG_SYS_DDR_MODE_1 0x00480432
168#define CONFIG_SYS_DDR_MODE_2 0x00000000
169#define CONFIG_SYS_DDR_INTERVAL 0x06180100
170#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
171#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
172#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
173#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
07355700 174#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
6d0f6bcf
JCPV
175#define CONFIG_SYS_DDR_CONTROL2 0x04400010
176
177#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
178#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
179#define CONFIG_SYS_DDR_SBE 0x00010000
9490a7f1 180
9490a7f1
KG
181/* Make sure required options are set */
182#ifndef CONFIG_SPD_EEPROM
183#error ("CONFIG_SPD_EEPROM is required")
184#endif
185
186#undef CONFIG_CLOCKS_IN_MHZ
187
188
189/*
190 * Memory map -- xxx -this is wrong, needs updating
191 *
192 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
193 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
194 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
195 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
196 *
197 * Localbus cacheable (TBD)
198 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
199 *
200 * Localbus non-cacheable
c57fc289 201 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
9490a7f1 202 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
c57fc289 203 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
9490a7f1
KG
204 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
205 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
206 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
207 */
208
209/*
210 * Local Bus Definitions
211 */
6d0f6bcf 212#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
337f9fde
KG
213#ifdef CONFIG_PHYS_64BIT
214#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
215#else
c953ddfd 216#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
337f9fde 217#endif
9490a7f1 218
9a1a0aed 219#define CONFIG_FLASH_BR_PRELIM \
7ee41107 220 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
9a1a0aed 221#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
9490a7f1 222
07355700
MH
223#define CONFIG_SYS_BR1_PRELIM \
224 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
225 | BR_PS_16 | BR_V)
c953ddfd 226#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
9490a7f1 227
07355700
MH
228#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
229 CONFIG_SYS_FLASH_BASE_PHYS }
6d0f6bcf 230#define CONFIG_SYS_FLASH_QUIET_TEST
9490a7f1
KG
231#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
232
07355700
MH
233#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
234#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
6d0f6bcf 235#undef CONFIG_SYS_FLASH_CHECKSUM
07355700
MH
236#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
237#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
9490a7f1 238
a55bb834
KG
239#if defined(CONFIG_RAMBOOT_NAND) || defined(CONFIG_RAMBOOT_SDCARD) || \
240 defined(CONFIG_RAMBOOT_SPIFLASH)
9a1a0aed 241#define CONFIG_SYS_RAMBOOT
a55bb834 242#define CONFIG_SYS_EXTRA_ENV_RELOC
9a1a0aed
MH
243#else
244#undef CONFIG_SYS_RAMBOOT
245#endif
246
9490a7f1 247#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
248#define CONFIG_SYS_FLASH_CFI
249#define CONFIG_SYS_FLASH_EMPTY_INFO
250#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
9490a7f1
KG
251
252#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
253
68d4230c 254#define CONFIG_HWCONFIG /* enable hwconfig */
9490a7f1
KG
255#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
256#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
337f9fde
KG
257#ifdef CONFIG_PHYS_64BIT
258#define PIXIS_BASE_PHYS 0xfffdf0000ull
259#else
52b565f5 260#define PIXIS_BASE_PHYS PIXIS_BASE
337f9fde 261#endif
9490a7f1 262
52b565f5 263#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
07355700 264#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
9490a7f1
KG
265
266#define PIXIS_ID 0x0 /* Board ID at offset 0 */
267#define PIXIS_VER 0x1 /* Board version at offset 1 */
268#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
269#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
270#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
271#define PIXIS_PWR 0x5 /* PIXIS Power status register */
272#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
273#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
274#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
275#define PIXIS_VCTL 0x10 /* VELA Control Register */
276#define PIXIS_VSTAT 0x11 /* VELA Status Register */
277#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
278#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
279#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
280#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
281#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
282#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
283#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
284#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
285#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
286#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
287#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
9490a7f1
KG
288#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
289#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
290#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
291#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
292#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
293#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
294#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
295#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
296#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
297#define PIXIS_VWATCH 0x24 /* Watchdog Register */
298#define PIXIS_LED 0x25 /* LED Register */
299
9a1a0aed
MH
300#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
301
9490a7f1
KG
302/* old pixis referenced names */
303#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
304#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
509e19ca 305#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
9490a7f1 306
6d0f6bcf
JCPV
307#define CONFIG_SYS_INIT_RAM_LOCK 1
308#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 309#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
9490a7f1 310
07355700 311#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 312 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 313#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9490a7f1 314
07355700
MH
315#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
316#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
9490a7f1 317
9a1a0aed 318#ifndef CONFIG_NAND_SPL
337f9fde
KG
319#define CONFIG_SYS_NAND_BASE 0xffa00000
320#ifdef CONFIG_PHYS_64BIT
321#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
322#else
323#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
324#endif
9a1a0aed
MH
325#else
326#define CONFIG_SYS_NAND_BASE 0xfff00000
327#ifdef CONFIG_PHYS_64BIT
328#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
329#else
330#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
331#endif
332#endif
c57fc289
JJ
333#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
334 CONFIG_SYS_NAND_BASE + 0x40000, \
335 CONFIG_SYS_NAND_BASE + 0x80000, \
336 CONFIG_SYS_NAND_BASE + 0xC0000}
337#define CONFIG_SYS_MAX_NAND_DEVICE 4
c57fc289
JJ
338#define CONFIG_MTD_NAND_VERIFY_WRITE
339#define CONFIG_CMD_NAND 1
340#define CONFIG_NAND_FSL_ELBC 1
341#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
342
9a1a0aed
MH
343/* NAND boot: 4K NAND loader config */
344#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
345#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
346#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
347#define CONFIG_SYS_NAND_U_BOOT_START \
348 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
349#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
350#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
351#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
352
c57fc289 353/* NAND flash config */
a3055c58 354#define CONFIG_SYS_NAND_BR_PRELIM \
07355700
MH
355 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
356 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
357 | BR_PS_8 /* Port Size = 8 bit */ \
358 | BR_MS_FCM /* MSEL = FCM */ \
359 | BR_V) /* valid */
a3055c58 360#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
07355700
MH
361 | OR_FCM_PGS /* Large Page*/ \
362 | OR_FCM_CSCT \
363 | OR_FCM_CST \
364 | OR_FCM_CHT \
365 | OR_FCM_SCY_1 \
366 | OR_FCM_TRLX \
367 | OR_FCM_EHTR)
368
9a1a0aed 369#ifdef CONFIG_RAMBOOT_NAND
a3055c58
MM
370#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
371#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
9a1a0aed
MH
372#define CONFIG_SYS_BR2_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
373#define CONFIG_SYS_OR2_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
374#else
375#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
376#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
a3055c58
MM
377#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
378#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
9a1a0aed 379#endif
07355700
MH
380
381#define CONFIG_SYS_BR4_PRELIM \
7ee41107 382 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
07355700
MH
383 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
384 | BR_PS_8 /* Port Size = 8 bit */ \
385 | BR_MS_FCM /* MSEL = FCM */ \
386 | BR_V) /* valid */
a3055c58 387#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700 388#define CONFIG_SYS_BR5_PRELIM \
7ee41107 389 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
07355700
MH
390 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
391 | BR_PS_8 /* Port Size = 8 bit */ \
392 | BR_MS_FCM /* MSEL = FCM */ \
393 | BR_V) /* valid */
a3055c58 394#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
07355700
MH
395
396#define CONFIG_SYS_BR6_PRELIM \
7ee41107 397 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
07355700
MH
398 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
399 | BR_PS_8 /* Port Size = 8 bit */ \
400 | BR_MS_FCM /* MSEL = FCM */ \
401 | BR_V) /* valid */
a3055c58 402#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
c57fc289 403
9490a7f1
KG
404/* Serial Port - controlled on board with jumper J8
405 * open - index 2
406 * shorted - index 1
407 */
408#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
409#define CONFIG_SYS_NS16550
410#define CONFIG_SYS_NS16550_SERIAL
411#define CONFIG_SYS_NS16550_REG_SIZE 1
412#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
93341909
KG
413#ifdef CONFIG_NAND_SPL
414#define CONFIG_NS16550_MIN_FUNCTIONS
415#endif
9490a7f1 416
6d0f6bcf 417#define CONFIG_SYS_BAUDRATE_TABLE \
9490a7f1
KG
418 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
419
07355700
MH
420#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
421#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
9490a7f1
KG
422
423/* Use the HUSH parser */
6d0f6bcf 424#define CONFIG_SYS_HUSH_PARSER
9490a7f1
KG
425
426/*
427 * Pass open firmware flat tree
428 */
429#define CONFIG_OF_LIBFDT 1
430#define CONFIG_OF_BOARD_SETUP 1
431#define CONFIG_OF_STDOUT_VIA_ALIAS 1
432
9490a7f1
KG
433/*
434 * I2C
435 */
436#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
437#define CONFIG_HARD_I2C /* I2C with hardware support */
438#undef CONFIG_SOFT_I2C /* I2C bit-banged */
439#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
440#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
441#define CONFIG_SYS_I2C_SLAVE 0x7F
442#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}} /* Don't probe these addrs */
443#define CONFIG_SYS_I2C_OFFSET 0x3000
444#define CONFIG_SYS_I2C2_OFFSET 0x3100
9490a7f1
KG
445
446/*
447 * I2C2 EEPROM
448 */
32628c50
JCPV
449#define CONFIG_ID_EEPROM
450#ifdef CONFIG_ID_EEPROM
6d0f6bcf 451#define CONFIG_SYS_I2C_EEPROM_NXID
9490a7f1 452#endif
6d0f6bcf
JCPV
453#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
454#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
455#define CONFIG_SYS_EEPROM_BUS_NUM 1
9490a7f1 456
ae2044d8
XX
457/*
458 * eSPI - Enhanced SPI
459 */
460#define CONFIG_HARD_SPI
461#define CONFIG_FSL_ESPI
462
463#if defined(CONFIG_SPI_FLASH)
464#define CONFIG_SPI_FLASH_SPANSION
465#define CONFIG_CMD_SF
466#define CONFIG_SF_DEFAULT_SPEED 10000000
467#define CONFIG_SF_DEFAULT_MODE 0
468#endif
469
9490a7f1
KG
470/*
471 * General PCI
472 * Memory space is mapped 1-1, but I/O space must start from 0.
473 */
474
5af0fdd8 475#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
337f9fde
KG
476#ifdef CONFIG_PHYS_64BIT
477#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
478#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
479#else
5af0fdd8
KG
480#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
481#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
337f9fde 482#endif
6d0f6bcf 483#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
337f9fde
KG
484#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
485#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
486#ifdef CONFIG_PHYS_64BIT
487#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
488#else
489#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
490#endif
491#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
492
493/* controller 1, Slot 1, tgtid 1, Base address a000 */
5f7b31b0 494#define CONFIG_SYS_PCIE1_NAME "Slot 1"
5af0fdd8 495#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
337f9fde
KG
496#ifdef CONFIG_PHYS_64BIT
497#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
498#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
499#else
10795f42 500#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
5af0fdd8 501#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
337f9fde 502#endif
6d0f6bcf 503#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
aca5f018 504#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
337f9fde
KG
505#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
506#ifdef CONFIG_PHYS_64BIT
507#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
508#else
6d0f6bcf 509#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
337f9fde 510#endif
6d0f6bcf 511#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
512
513/* controller 2, Slot 2, tgtid 2, Base address 9000 */
5f7b31b0 514#define CONFIG_SYS_PCIE2_NAME "Slot 2"
5af0fdd8 515#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
337f9fde
KG
516#ifdef CONFIG_PHYS_64BIT
517#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
518#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
519#else
10795f42 520#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
5af0fdd8 521#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
337f9fde 522#endif
6d0f6bcf 523#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
aca5f018 524#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
337f9fde
KG
525#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
526#ifdef CONFIG_PHYS_64BIT
527#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
528#else
6d0f6bcf 529#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
337f9fde 530#endif
6d0f6bcf 531#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
532
533/* controller 3, direct to uli, tgtid 3, Base address 8000 */
5f7b31b0 534#define CONFIG_SYS_PCIE3_NAME "Slot 3"
5af0fdd8 535#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
337f9fde
KG
536#ifdef CONFIG_PHYS_64BIT
537#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
538#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
539#else
10795f42 540#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
5af0fdd8 541#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
337f9fde 542#endif
6d0f6bcf 543#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
aca5f018 544#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
337f9fde
KG
545#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
546#ifdef CONFIG_PHYS_64BIT
547#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
548#else
6d0f6bcf 549#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
337f9fde 550#endif
6d0f6bcf 551#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
9490a7f1
KG
552
553#if defined(CONFIG_PCI)
554
9490a7f1
KG
555#define CONFIG_PCI_PNP /* do pci plug-and-play */
556
557/*PCIE video card used*/
aca5f018 558#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
9490a7f1
KG
559
560/*PCI video card used*/
aca5f018 561/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
9490a7f1
KG
562
563/* video */
564#define CONFIG_VIDEO
565
566#if defined(CONFIG_VIDEO)
567#define CONFIG_BIOSEMU
568#define CONFIG_CFB_CONSOLE
569#define CONFIG_VIDEO_SW_CURSOR
570#define CONFIG_VGA_AS_SINGLE_DEVICE
571#define CONFIG_ATI_RADEON_FB
572#define CONFIG_VIDEO_LOGO
573/*#define CONFIG_CONSOLE_CURSOR*/
aca5f018 574#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
9490a7f1
KG
575#endif
576
577#undef CONFIG_EEPRO100
578#undef CONFIG_TULIP
579#undef CONFIG_RTL8139
580
9490a7f1 581#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
582 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
583 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
9490a7f1
KG
584 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
585#endif
586
587#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
588
589#endif /* CONFIG_PCI */
590
591/* SATA */
592#define CONFIG_LIBATA
593#define CONFIG_FSL_SATA
594
6d0f6bcf 595#define CONFIG_SYS_SATA_MAX_DEVICE 2
9490a7f1 596#define CONFIG_SATA1
6d0f6bcf
JCPV
597#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
598#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
9490a7f1 599#define CONFIG_SATA2
6d0f6bcf
JCPV
600#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
601#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
9490a7f1
KG
602
603#ifdef CONFIG_FSL_SATA
604#define CONFIG_LBA48
605#define CONFIG_CMD_SATA
606#define CONFIG_DOS_PARTITION
607#define CONFIG_CMD_EXT2
608#endif
609
610#if defined(CONFIG_TSEC_ENET)
611
9490a7f1
KG
612#define CONFIG_MII 1 /* MII PHY management */
613#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
614#define CONFIG_TSEC1 1
615#define CONFIG_TSEC1_NAME "eTSEC1"
616#define CONFIG_TSEC3 1
617#define CONFIG_TSEC3_NAME "eTSEC3"
618
2e26d837
JJ
619#define CONFIG_FSL_SGMII_RISER 1
620#define SGMII_RISER_PHY_OFFSET 0x1c
621
9490a7f1
KG
622#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
623#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
624
625#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
626#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
627
628#define TSEC1_PHYIDX 0
629#define TSEC3_PHYIDX 0
630
631#define CONFIG_ETHPRIME "eTSEC1"
632
633#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
634
635#endif /* CONFIG_TSEC_ENET */
636
637/*
638 * Environment
639 */
9a1a0aed
MH
640
641#if defined(CONFIG_SYS_RAMBOOT)
642#if defined(CONFIG_RAMBOOT_NAND)
2d4afd49
XX
643#define CONFIG_ENV_IS_IN_NAND 1
644#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
645#define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
646#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
647#elif defined(CONFIG_RAMBOOT_SPIFLASH)
648#define CONFIG_ENV_IS_IN_SPI_FLASH
649#define CONFIG_ENV_SPI_BUS 0
650#define CONFIG_ENV_SPI_CS 0
651#define CONFIG_ENV_SPI_MAX_HZ 10000000
652#define CONFIG_ENV_SPI_MODE 0
653#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
654#define CONFIG_ENV_OFFSET 0xF0000
655#define CONFIG_ENV_SECT_SIZE 0x10000
656#elif defined(CONFIG_RAMBOOT_SDCARD)
657#define CONFIG_ENV_IS_IN_MMC
4394d0c2 658#define CONFIG_FSL_FIXED_MMC_LOCATION
2d4afd49
XX
659#define CONFIG_ENV_SIZE 0x2000
660#define CONFIG_SYS_MMC_ENV_DEV 0
661#else
e40ac487
MH
662 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
663 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
664 #define CONFIG_ENV_SIZE 0x2000
9a1a0aed 665#endif
9490a7f1 666#else
9a1a0aed
MH
667 #define CONFIG_ENV_IS_IN_FLASH 1
668 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
669 #define CONFIG_ENV_ADDR 0xfff80000
670 #else
671 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
672 #endif
673 #define CONFIG_ENV_SIZE 0x2000
674 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
9490a7f1 675#endif
9490a7f1
KG
676
677#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 678#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
9490a7f1
KG
679
680/*
681 * Command line configuration.
682 */
683#include <config_cmd_default.h>
684
685#define CONFIG_CMD_IRQ
686#define CONFIG_CMD_PING
687#define CONFIG_CMD_I2C
688#define CONFIG_CMD_MII
689#define CONFIG_CMD_ELF
1c9aa76b
KG
690#define CONFIG_CMD_IRQ
691#define CONFIG_CMD_SETEXPR
199e262e 692#define CONFIG_CMD_REGINFO
9490a7f1
KG
693
694#if defined(CONFIG_PCI)
695#define CONFIG_CMD_PCI
9490a7f1
KG
696#define CONFIG_CMD_NET
697#endif
698
699#undef CONFIG_WATCHDOG /* watchdog disabled */
700
80522dc8
AF
701#define CONFIG_MMC 1
702
703#ifdef CONFIG_MMC
704#define CONFIG_FSL_ESDHC
705#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
706#define CONFIG_CMD_MMC
707#define CONFIG_GENERIC_MMC
1116ebb9
F
708#endif
709
710/*
711 * USB
712 */
3d7506fa 713#define CONFIG_HAS_FSL_MPH_USB
714#ifdef CONFIG_HAS_FSL_MPH_USB
1116ebb9
F
715#define CONFIG_USB_EHCI
716
717#ifdef CONFIG_USB_EHCI
718#define CONFIG_CMD_USB
719#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
720#define CONFIG_USB_EHCI_FSL
721#define CONFIG_USB_STORAGE
722#endif
3d7506fa 723#endif
1116ebb9
F
724
725#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
80522dc8
AF
726#define CONFIG_CMD_EXT2
727#define CONFIG_CMD_FAT
728#define CONFIG_DOS_PARTITION
729#endif
730
9490a7f1
KG
731/*
732 * Miscellaneous configurable options
733 */
6d0f6bcf 734#define CONFIG_SYS_LONGHELP /* undef to save memory */
07355700 735#define CONFIG_CMDLINE_EDITING /* Command-line editing */
5be58f5f 736#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf
JCPV
737#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
738#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
9490a7f1 739#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 740#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
9490a7f1 741#else
6d0f6bcf 742#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
9490a7f1 743#endif
07355700
MH
744#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
745 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
6d0f6bcf 746#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
07355700 747#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
6d0f6bcf 748#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
9490a7f1
KG
749
750/*
751 * For booting Linux, the board info and command line data
a832ac41 752 * have to be in the first 64 MB of memory, since this is
9490a7f1
KG
753 * the maximum mapped by the Linux kernel during initialization.
754 */
a832ac41
KG
755#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
756#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
9490a7f1 757
9490a7f1
KG
758#if defined(CONFIG_CMD_KGDB)
759#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
760#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
761#endif
762
763/*
764 * Environment Configuration
765 */
766
767/* The mac addresses for all ethernet interface */
768#if defined(CONFIG_TSEC_ENET)
769#define CONFIG_HAS_ETH0
770#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
771#define CONFIG_HAS_ETH1
772#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
773#define CONFIG_HAS_ETH2
774#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
775#define CONFIG_HAS_ETH3
776#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
777#endif
778
779#define CONFIG_IPADDR 192.168.1.254
780
781#define CONFIG_HOSTNAME unknown
8b3637c6 782#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 783#define CONFIG_BOOTFILE "uImage"
07355700 784#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
9490a7f1
KG
785
786#define CONFIG_SERVERIP 192.168.1.1
787#define CONFIG_GATEWAYIP 192.168.1.1
788#define CONFIG_NETMASK 255.255.255.0
789
790/* default location for tftp and bootm */
791#define CONFIG_LOADADDR 1000000
792
793#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
794#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
795
796#define CONFIG_BAUDRATE 115200
797
798#define CONFIG_EXTRA_ENV_SETTINGS \
5368c55d
MV
799"netdev=eth0\0" \
800"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
801"tftpflash=tftpboot $loadaddr $uboot; " \
802 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
803 " +$filesize; " \
804 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
805 " +$filesize; " \
806 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
807 " $filesize; " \
808 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
809 " +$filesize; " \
810 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
811 " $filesize\0" \
812"consoledev=ttyS0\0" \
813"ramdiskaddr=2000000\0" \
814"ramdiskfile=8536ds/ramdisk.uboot\0" \
815"fdtaddr=c00000\0" \
816"fdtfile=8536ds/mpc8536ds.dtb\0" \
817"bdev=sda3\0" \
818"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
9490a7f1
KG
819
820#define CONFIG_HDBOOT \
821 "setenv bootargs root=/dev/$bdev rw " \
822 "console=$consoledev,$baudrate $othbootargs;" \
823 "tftp $loadaddr $bootfile;" \
824 "tftp $fdtaddr $fdtfile;" \
825 "bootm $loadaddr - $fdtaddr"
826
827#define CONFIG_NFSBOOTCOMMAND \
828 "setenv bootargs root=/dev/nfs rw " \
829 "nfsroot=$serverip:$rootpath " \
830 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
831 "console=$consoledev,$baudrate $othbootargs;" \
832 "tftp $loadaddr $bootfile;" \
833 "tftp $fdtaddr $fdtfile;" \
834 "bootm $loadaddr - $fdtaddr"
835
836#define CONFIG_RAMBOOTCOMMAND \
837 "setenv bootargs root=/dev/ram rw " \
838 "console=$consoledev,$baudrate $othbootargs;" \
839 "tftp $ramdiskaddr $ramdiskfile;" \
840 "tftp $loadaddr $bootfile;" \
841 "tftp $fdtaddr $fdtfile;" \
842 "bootm $loadaddr $ramdiskaddr $fdtaddr"
843
844#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
845
846#endif /* __CONFIG_H */