]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8548CDS.h
85xx: Introduce CONFIG_SYS_PCI*_MEM_VIRT for FSL boards
[people/ms/u-boot.git] / include / configs / MPC8548CDS.h
CommitLineData
d9b94f28 1/*
f2cff6b1 2 * Copyright 2004, 2007 Freescale Semiconductor.
d9b94f28
JL
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
f2cff6b1 14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
d9b94f28
JL
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8548cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
36#define CONFIG_MPC8548 1 /* MPC8548 specific */
37#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
38
f2cff6b1
ES
39#define CONFIG_PCI /* enable any pci type devices */
40#define CONFIG_PCI1 /* PCI controller 1 */
41#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
42#undef CONFIG_RIO
43#undef CONFIG_PCI2
44#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
8ff3de61 45#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 46#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
f2cff6b1
ES
47
48#define CONFIG_TSEC_ENET /* tsec ethernet support */
d9b94f28 49#define CONFIG_ENV_OVERWRITE
f2cff6b1 50#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
2cfaa1aa 51#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
d9b94f28 52
25eedb2c 53#define CONFIG_FSL_VIA
25eedb2c 54
d9b94f28
JL
55/*
56 * When initializing flash, if we cannot find the manufacturer ID,
57 * assume this is the AMD flash associated with the CDS board.
58 * This allows booting from a promjet.
59 */
60#define CONFIG_ASSUME_AMD_FLASH
61
d9b94f28
JL
62#ifndef __ASSEMBLY__
63extern unsigned long get_clock_freq(void);
64#endif
65#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
66
67/*
68 * These can be toggled for performance analysis, otherwise use default.
69 */
f2cff6b1
ES
70#define CONFIG_L2_CACHE /* toggle L2 cache */
71#define CONFIG_BTB /* toggle branch predition */
f2cff6b1 72#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
d9b94f28
JL
73
74/*
75 * Only possible on E500 Version 2 or newer cores.
76 */
77#define CONFIG_ENABLE_36BIT_PHYS 1
78
6d0f6bcf
JCPV
79#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
80#define CONFIG_SYS_MEMTEST_END 0x00400000
d9b94f28
JL
81
82/*
83 * Base addresses -- Note these are effective addresses where the
84 * actual resources get mapped (not physical addresses)
85 */
6d0f6bcf
JCPV
86#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
87#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
88#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
89#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
d9b94f28 90
6d0f6bcf
JCPV
91#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
92#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
93#define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
f2cff6b1 94
e31d2c1e
JL
95/* DDR Setup */
96#define CONFIG_FSL_DDR2
97#undef CONFIG_FSL_DDR_INTERACTIVE
98#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
99#define CONFIG_DDR_SPD
100#define CONFIG_DDR_DLL /* possible DLL fix needed */
101
9b0ad1b1 102#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
e31d2c1e
JL
103#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
104
6d0f6bcf
JCPV
105#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
106#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
d9b94f28 107
e31d2c1e
JL
108#define CONFIG_NUM_DDR_CONTROLLERS 1
109#define CONFIG_DIMM_SLOTS_PER_CTLR 1
110#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
d9b94f28 111
e31d2c1e
JL
112/* I2C addresses of SPD EEPROMs */
113#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
114
115/* Make sure required options are set */
d9b94f28
JL
116#ifndef CONFIG_SPD_EEPROM
117#error ("CONFIG_SPD_EEPROM is required")
118#endif
119
120#undef CONFIG_CLOCKS_IN_MHZ
121
d9b94f28
JL
122/*
123 * Local Bus Definitions
124 */
125
126/*
127 * FLASH on the Local Bus
128 * Two banks, 8M each, using the CFI driver.
129 * Boot from BR0/OR0 bank at 0xff00_0000
130 * Alternate BR1/OR1 bank at 0xff80_0000
131 *
132 * BR0, BR1:
133 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
134 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
135 * Port Size = 16 bits = BRx[19:20] = 10
136 * Use GPCM = BRx[24:26] = 000
137 * Valid = BRx[31] = 1
138 *
f2cff6b1
ES
139 * 0 4 8 12 16 20 24 28
140 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
141 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
d9b94f28
JL
142 *
143 * OR0, OR1:
144 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
145 * Reserved ORx[17:18] = 11, confusion here?
146 * CSNT = ORx[20] = 1
147 * ACS = half cycle delay = ORx[21:22] = 11
148 * SCY = 6 = ORx[24:27] = 0110
149 * TRLX = use relaxed timing = ORx[29] = 1
150 * EAD = use external address latch delay = OR[31] = 1
151 *
f2cff6b1
ES
152 * 0 4 8 12 16 20 24 28
153 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
d9b94f28
JL
154 */
155
6d0f6bcf
JCPV
156#define CONFIG_SYS_BOOT_BLOCK 0xff000000 /* boot TLB block */
157#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK /* start of FLASH 16M */
d9b94f28 158
6d0f6bcf
JCPV
159#define CONFIG_SYS_BR0_PRELIM 0xff801001
160#define CONFIG_SYS_BR1_PRELIM 0xff001001
d9b94f28 161
6d0f6bcf
JCPV
162#define CONFIG_SYS_OR0_PRELIM 0xff806e65
163#define CONFIG_SYS_OR1_PRELIM 0xff806e65
d9b94f28 164
6d0f6bcf
JCPV
165#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
166#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
167#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
168#undef CONFIG_SYS_FLASH_CHECKSUM
169#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
d9b94f28 171
6d0f6bcf 172#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
d9b94f28 173
00b1883a 174#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
175#define CONFIG_SYS_FLASH_CFI
176#define CONFIG_SYS_FLASH_EMPTY_INFO
d9b94f28
JL
177
178
179/*
180 * SDRAM on the Local Bus
181 */
6d0f6bcf
JCPV
182#define CONFIG_SYS_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
183#define CONFIG_SYS_LBC_CACHE_SIZE 64
184#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
185#define CONFIG_SYS_LBC_NONCACHE_SIZE 64
f2cff6b1 186
6d0f6bcf
JCPV
187#define CONFIG_SYS_LBC_SDRAM_BASE CONFIG_SYS_LBC_CACHE_BASE /* Localbus SDRAM */
188#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
d9b94f28
JL
189
190/*
191 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 192 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
d9b94f28
JL
193 *
194 * For BR2, need:
195 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
196 * port-size = 32-bits = BR2[19:20] = 11
197 * no parity checking = BR2[21:22] = 00
198 * SDRAM for MSEL = BR2[24:26] = 011
199 * Valid = BR[31] = 1
200 *
f2cff6b1 201 * 0 4 8 12 16 20 24 28
d9b94f28
JL
202 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
203 *
6d0f6bcf 204 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
d9b94f28
JL
205 * FIXME: the top 17 bits of BR2.
206 */
207
6d0f6bcf 208#define CONFIG_SYS_BR2_PRELIM 0xf0001861
d9b94f28
JL
209
210/*
6d0f6bcf 211 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
d9b94f28
JL
212 *
213 * For OR2, need:
214 * 64MB mask for AM, OR2[0:7] = 1111 1100
215 * XAM, OR2[17:18] = 11
216 * 9 columns OR2[19-21] = 010
f2cff6b1 217 * 13 rows OR2[23-25] = 100
d9b94f28
JL
218 * EAD set for extra time OR[31] = 1
219 *
f2cff6b1 220 * 0 4 8 12 16 20 24 28
d9b94f28
JL
221 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
222 */
223
6d0f6bcf 224#define CONFIG_SYS_OR2_PRELIM 0xfc006901
d9b94f28 225
6d0f6bcf
JCPV
226#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
227#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
228#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
229#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
d9b94f28
JL
230
231/*
232 * LSDMR masks
233 */
6d0f6bcf
JCPV
234#define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1))
235#define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
236#define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
237#define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16))
238#define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
239#define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
240#define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
241#define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23))
242#define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27))
243#define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31))
244
245#define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
246#define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
247#define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
248#define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4))
249#define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
250#define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
251#define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
252#define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
d9b94f28
JL
253
254/*
255 * Common settings for all Local Bus SDRAM commands.
256 * At run time, either BSMA1516 (for CPU 1.1)
f2cff6b1 257 * or BSMA1617 (for CPU 1.0) (old)
d9b94f28
JL
258 * is OR'ed in too.
259 */
6d0f6bcf
JCPV
260#define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \
261 | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \
262 | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \
263 | CONFIG_SYS_LBC_LSDMR_BL8 \
264 | CONFIG_SYS_LBC_LSDMR_WRC4 \
265 | CONFIG_SYS_LBC_LSDMR_CL3 \
266 | CONFIG_SYS_LBC_LSDMR_RFEN \
d9b94f28
JL
267 )
268
269/*
270 * The CADMUS registers are connected to CS3 on CDS.
271 * The new memory map places CADMUS at 0xf8000000.
272 *
273 * For BR3, need:
274 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
275 * port-size = 8-bits = BR[19:20] = 01
276 * no parity checking = BR[21:22] = 00
f2cff6b1
ES
277 * GPMC for MSEL = BR[24:26] = 000
278 * Valid = BR[31] = 1
d9b94f28 279 *
f2cff6b1 280 * 0 4 8 12 16 20 24 28
d9b94f28
JL
281 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
282 *
283 * For OR3, need:
f2cff6b1 284 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
d9b94f28 285 * disable buffer ctrl OR[19] = 0
f2cff6b1
ES
286 * CSNT OR[20] = 1
287 * ACS OR[21:22] = 11
288 * XACS OR[23] = 1
d9b94f28 289 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
f2cff6b1
ES
290 * SETA OR[28] = 0
291 * TRLX OR[29] = 1
292 * EHTR OR[30] = 1
293 * EAD extra time OR[31] = 1
d9b94f28 294 *
f2cff6b1 295 * 0 4 8 12 16 20 24 28
d9b94f28
JL
296 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
297 */
298
25eedb2c
JL
299#define CONFIG_FSL_CADMUS
300
d9b94f28 301#define CADMUS_BASE_ADDR 0xf8000000
6d0f6bcf
JCPV
302#define CONFIG_SYS_BR3_PRELIM 0xf8000801
303#define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
d9b94f28 304
6d0f6bcf
JCPV
305#define CONFIG_SYS_INIT_RAM_LOCK 1
306#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
307#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
f2cff6b1 308
6d0f6bcf 309#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
d9b94f28 310
6d0f6bcf
JCPV
311#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
312#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
313#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
d9b94f28 314
6d0f6bcf
JCPV
315#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
316#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
d9b94f28
JL
317
318/* Serial Port */
f2cff6b1 319#define CONFIG_CONS_INDEX 2
d9b94f28 320#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
321#define CONFIG_SYS_NS16550
322#define CONFIG_SYS_NS16550_SERIAL
323#define CONFIG_SYS_NS16550_REG_SIZE 1
324#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
d9b94f28 325
6d0f6bcf 326#define CONFIG_SYS_BAUDRATE_TABLE \
d9b94f28
JL
327 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
328
6d0f6bcf
JCPV
329#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
330#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
d9b94f28
JL
331
332/* Use the HUSH parser */
6d0f6bcf
JCPV
333#define CONFIG_SYS_HUSH_PARSER
334#ifdef CONFIG_SYS_HUSH_PARSER
335#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
d9b94f28
JL
336#endif
337
40d5fa35 338/* pass open firmware flat tree */
b90d2549
KG
339#define CONFIG_OF_LIBFDT 1
340#define CONFIG_OF_BOARD_SETUP 1
341#define CONFIG_OF_STDOUT_VIA_ALIAS 1
40d5fa35 342
6d0f6bcf
JCPV
343#define CONFIG_SYS_64BIT_VSPRINTF 1
344#define CONFIG_SYS_64BIT_STRTOUL 1
e31d2c1e 345
20476726
JL
346/*
347 * I2C
348 */
349#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
350#define CONFIG_HARD_I2C /* I2C with hardware support*/
f2cff6b1 351#undef CONFIG_SOFT_I2C /* I2C bit-banged */
6d0f6bcf
JCPV
352#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
353#define CONFIG_SYS_I2C_SLAVE 0x7F
354#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
355#define CONFIG_SYS_I2C_OFFSET 0x3000
d9b94f28 356
e8d18541
TT
357/* EEPROM */
358#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
359#define CONFIG_SYS_I2C_EEPROM_CCID
360#define CONFIG_SYS_ID_EEPROM
361#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
362#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
e8d18541 363
d9b94f28
JL
364/*
365 * General PCI
362dd830 366 * Memory space is mapped 1-1, but I/O space must start from 0.
d9b94f28 367 */
5af0fdd8 368#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
6d0f6bcf 369#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
f2cff6b1 370
5af0fdd8 371#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
10795f42 372#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
5af0fdd8 373#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
6d0f6bcf 374#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
5f91ef6a 375#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
6d0f6bcf
JCPV
376#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
377#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
d9b94f28 378
f2cff6b1 379#ifdef CONFIG_PCI2
5af0fdd8 380#define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
10795f42 381#define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
5af0fdd8 382#define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
6d0f6bcf 383#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
5f91ef6a 384#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
6d0f6bcf
JCPV
385#define CONFIG_SYS_PCI2_IO_PHYS 0xe2800000
386#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
f2cff6b1 387#endif
41fb7e0f 388
f2cff6b1 389#ifdef CONFIG_PCIE1
5af0fdd8 390#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
10795f42 391#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
5af0fdd8 392#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
6d0f6bcf 393#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
5f91ef6a 394#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
6d0f6bcf
JCPV
395#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
396#define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
f2cff6b1 397#endif
d9b94f28 398
f2cff6b1 399#ifdef CONFIG_RIO
41fb7e0f
ZR
400/*
401 * RapidIO MMU
402 */
5af0fdd8 403#define CONFIG_SYS_RIO_MEM_VIRT 0xC0000000
10795f42 404#define CONFIG_SYS_RIO_MEM_BUS 0xC0000000
6d0f6bcf 405#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
f2cff6b1 406#endif
d9b94f28 407
7f3f2bd2
RV
408#ifdef CONFIG_LEGACY
409#define BRIDGE_ID 17
410#define VIA_ID 2
411#else
412#define BRIDGE_ID 28
413#define VIA_ID 4
414#endif
415
d9b94f28
JL
416#if defined(CONFIG_PCI)
417
418#define CONFIG_NET_MULTI
f2cff6b1 419#define CONFIG_PCI_PNP /* do pci plug-and-play */
d9b94f28
JL
420
421#undef CONFIG_EEPRO100
422#undef CONFIG_TULIP
423
d9b94f28 424#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
f2cff6b1 425
d9b94f28
JL
426#endif /* CONFIG_PCI */
427
428
429#if defined(CONFIG_TSEC_ENET)
430
431#ifndef CONFIG_NET_MULTI
f2cff6b1 432#define CONFIG_NET_MULTI 1
d9b94f28
JL
433#endif
434
435#define CONFIG_MII 1 /* MII PHY management */
255a3577
KP
436#define CONFIG_TSEC1 1
437#define CONFIG_TSEC1_NAME "eTSEC0"
438#define CONFIG_TSEC2 1
439#define CONFIG_TSEC2_NAME "eTSEC1"
440#define CONFIG_TSEC3 1
441#define CONFIG_TSEC3_NAME "eTSEC2"
f2cff6b1 442#define CONFIG_TSEC4
255a3577 443#define CONFIG_TSEC4_NAME "eTSEC3"
d9b94f28
JL
444#undef CONFIG_MPC85XX_FEC
445
446#define TSEC1_PHY_ADDR 0
447#define TSEC2_PHY_ADDR 1
448#define TSEC3_PHY_ADDR 2
449#define TSEC4_PHY_ADDR 3
d9b94f28
JL
450
451#define TSEC1_PHYIDX 0
452#define TSEC2_PHYIDX 0
453#define TSEC3_PHYIDX 0
454#define TSEC4_PHYIDX 0
3a79013e
AF
455#define TSEC1_FLAGS TSEC_GIGABIT
456#define TSEC2_FLAGS TSEC_GIGABIT
457#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
458#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
d9b94f28
JL
459
460/* Options are: eTSEC[0-3] */
461#define CONFIG_ETHPRIME "eTSEC0"
f2cff6b1 462#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
d9b94f28
JL
463#endif /* CONFIG_TSEC_ENET */
464
465/*
466 * Environment
467 */
5a1aceb0 468#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 469#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
470#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
471#define CONFIG_ENV_SIZE 0x2000
d9b94f28
JL
472
473#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 474#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
d9b94f28 475
659e2f67
JL
476/*
477 * BOOTP options
478 */
479#define CONFIG_BOOTP_BOOTFILESIZE
480#define CONFIG_BOOTP_BOOTPATH
481#define CONFIG_BOOTP_GATEWAY
482#define CONFIG_BOOTP_HOSTNAME
483
484
2835e518
JL
485/*
486 * Command line configuration.
487 */
488#include <config_cmd_default.h>
489
490#define CONFIG_CMD_PING
491#define CONFIG_CMD_I2C
492#define CONFIG_CMD_MII
82ac8c97 493#define CONFIG_CMD_ELF
1c9aa76b
KG
494#define CONFIG_CMD_IRQ
495#define CONFIG_CMD_SETEXPR
2835e518 496
d9b94f28 497#if defined(CONFIG_PCI)
2835e518 498 #define CONFIG_CMD_PCI
d9b94f28 499#endif
2835e518 500
d9b94f28
JL
501
502#undef CONFIG_WATCHDOG /* watchdog disabled */
503
504/*
505 * Miscellaneous configurable options
506 */
6d0f6bcf 507#define CONFIG_SYS_LONGHELP /* undef to save memory */
22abb2d2 508#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf
JCPV
509#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
510#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
2835e518 511#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 512#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
d9b94f28 513#else
6d0f6bcf 514#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
d9b94f28 515#endif
6d0f6bcf
JCPV
516#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
517#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
518#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
519#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
d9b94f28
JL
520
521/*
522 * For booting Linux, the board info and command line data
523 * have to be in the first 8 MB of memory, since this is
524 * the maximum mapped by the Linux kernel during initialization.
525 */
6d0f6bcf 526#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
d9b94f28 527
d9b94f28
JL
528/*
529 * Internal Definitions
530 *
531 * Boot Flags
532 */
533#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
534#define BOOTFLAG_WARM 0x02 /* Software reboot */
535
2835e518 536#if defined(CONFIG_CMD_KGDB)
d9b94f28
JL
537#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
538#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
539#endif
540
541/*
542 * Environment Configuration
543 */
544
545/* The mac addresses for all ethernet interface */
546#if defined(CONFIG_TSEC_ENET)
10327dc5 547#define CONFIG_HAS_ETH0
f2cff6b1 548#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
d9b94f28 549#define CONFIG_HAS_ETH1
f2cff6b1 550#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
d9b94f28 551#define CONFIG_HAS_ETH2
f2cff6b1 552#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
09f3e09e 553#define CONFIG_HAS_ETH3
f2cff6b1 554#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
d9b94f28
JL
555#endif
556
f2cff6b1 557#define CONFIG_IPADDR 192.168.1.253
d9b94f28 558
f2cff6b1
ES
559#define CONFIG_HOSTNAME unknown
560#define CONFIG_ROOTPATH /nfsroot
561#define CONFIG_BOOTFILE 8548cds/uImage.uboot
562#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
d9b94f28 563
f2cff6b1 564#define CONFIG_SERVERIP 192.168.1.1
d9b94f28 565#define CONFIG_GATEWAYIP 192.168.1.1
f2cff6b1 566#define CONFIG_NETMASK 255.255.255.0
d9b94f28 567
f2cff6b1 568#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
d9b94f28 569
f2cff6b1
ES
570#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
571#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
d9b94f28
JL
572
573#define CONFIG_BAUDRATE 115200
574
f2cff6b1
ES
575#define CONFIG_EXTRA_ENV_SETTINGS \
576 "netdev=eth0\0" \
577 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
578 "tftpflash=tftpboot $loadaddr $uboot; " \
579 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
580 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
581 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
582 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
583 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
584 "consoledev=ttyS1\0" \
585 "ramdiskaddr=2000000\0" \
6c543597 586 "ramdiskfile=ramdisk.uboot\0" \
4bf4abb8 587 "fdtaddr=c00000\0" \
22abb2d2 588 "fdtfile=mpc8548cds.dtb\0"
f2cff6b1
ES
589
590#define CONFIG_NFSBOOTCOMMAND \
591 "setenv bootargs root=/dev/nfs rw " \
592 "nfsroot=$serverip:$rootpath " \
d9b94f28 593 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
f2cff6b1
ES
594 "console=$consoledev,$baudrate $othbootargs;" \
595 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
596 "tftp $fdtaddr $fdtfile;" \
597 "bootm $loadaddr - $fdtaddr"
8272dc2f 598
d9b94f28
JL
599
600#define CONFIG_RAMBOOTCOMMAND \
f2cff6b1
ES
601 "setenv bootargs root=/dev/ram rw " \
602 "console=$consoledev,$baudrate $othbootargs;" \
603 "tftp $ramdiskaddr $ramdiskfile;" \
604 "tftp $loadaddr $bootfile;" \
4bf4abb8
ES
605 "tftp $fdtaddr $fdtfile;" \
606 "bootm $loadaddr $ramdiskaddr $fdtaddr"
f2cff6b1
ES
607
608#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
d9b94f28
JL
609
610#endif /* __CONFIG_H */