]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8569MDS.h
Merge branch 'master' of git://git.denx.de/u-boot-blackfin
[people/ms/u-boot.git] / include / configs / MPC8569MDS.h
CommitLineData
765547dc 1/*
3aed5507 2 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
765547dc
HW
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8569mds board configuration file
25 */
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
29/* High Level Configuration Options */
30#define CONFIG_BOOKE 1 /* BOOKE */
31#define CONFIG_E500 1 /* BOOKE e500 family */
32#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48/68 */
33#define CONFIG_MPC8569 1 /* MPC8569 specific */
34#define CONFIG_MPC8569MDS 1 /* MPC8569MDS board specific */
35
36#define CONFIG_FSL_ELBC 1 /* Has Enhance localbus controller */
37
38#define CONFIG_PCI 1 /* Disable PCI/PCIE */
39#define CONFIG_PCIE1 1 /* PCIE controller */
40#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
41#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
42#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
43#define CONFIG_QE /* Enable QE */
44#define CONFIG_ENV_OVERWRITE
45#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
46
765547dc
HW
47#ifndef __ASSEMBLY__
48extern unsigned long get_clock_freq(void);
49#endif
50/* Replace a call to get_clock_freq (after it is implemented)*/
67351049
DL
51#define CONFIG_SYS_CLK_FREQ 66666666
52#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
765547dc 53
d24f2d32 54#ifdef CONFIG_ATM
c95d541e
LY
55#define CONFIG_PQ_MDS_PIB
56#define CONFIG_PQ_MDS_PIB_ATM
57#endif
58
765547dc
HW
59/*
60 * These can be toggled for performance analysis, otherwise use default.
61 */
62#define CONFIG_L2_CACHE /* toggle L2 cache */
63#define CONFIG_BTB /* toggle branch predition */
64
d24f2d32 65#ifdef CONFIG_NAND
674ef7bd
LY
66#define CONFIG_NAND_U_BOOT 1
67#define CONFIG_RAMBOOT_NAND 1
2ae18241
WD
68#define CONFIG_SYS_TEXT_BASE 0xf8f82000
69#endif
70
71#ifndef CONFIG_SYS_TEXT_BASE
72#define CONFIG_SYS_TEXT_BASE 0xfff80000
674ef7bd
LY
73#endif
74
765547dc
HW
75/*
76 * Only possible on E500 Version 2 or newer cores.
77 */
78#define CONFIG_ENABLE_36BIT_PHYS 1
79
80#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
3aed5507 81#define CONFIG_BOARD_EARLY_INIT_R 1
7f52ed5e 82#define CONFIG_HWCONFIG
765547dc
HW
83
84#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
85#define CONFIG_SYS_MEMTEST_END 0x00400000
86
674ef7bd
LY
87/*
88 * Config the L2 Cache as L2 SRAM
89 */
90#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
91#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
92#define CONFIG_SYS_L2_SIZE (512 << 10)
93#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
94
765547dc
HW
95/*
96 * Base addresses -- Note these are effective addresses where the
97 * actual resources get mapped (not physical addresses)
98 */
765547dc
HW
99#define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
100#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR
101 /* physical addr of CCSRBAR */
102#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
103 /* PQII uses CONFIG_SYS_IMMR */
104
674ef7bd
LY
105#if defined(CONFIG_RAMBOOT_NAND) && !defined(CONFIG_NAND_SPL)
106#define CONFIG_SYS_CCSRBAR_DEFAULT CONFIG_SYS_CCSRBAR
107#else
108#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
109#endif
110
765547dc
HW
111/* DDR Setup */
112#define CONFIG_FSL_DDR3
113#undef CONFIG_FSL_DDR_INTERACTIVE
114#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
115#define CONFIG_DDR_SPD
116#define CONFIG_DDR_DLL /* possible DLL fix needed */
117#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
118
119#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
120
121#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
122 /* DDR is system memory*/
123#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
124
125#define CONFIG_NUM_DDR_CONTROLLERS 1
126#define CONFIG_DIMM_SLOTS_PER_CTLR 1
127#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
128
129/* I2C addresses of SPD EEPROMs */
130#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
131#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
132
133/* These are used when DDR doesn't use SPD. */
134#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
135#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
136#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
137#define CONFIG_SYS_DDR_TIMING_3 0x00020000
138#define CONFIG_SYS_DDR_TIMING_0 0x00330004
139#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
140#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
141#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
142#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
143#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
144#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
145#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
146#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
147#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
148#define CONFIG_SYS_DDR_TIMING_4 0x00220001
149#define CONFIG_SYS_DDR_TIMING_5 0x03402400
150#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
151#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
152#define CONFIG_SYS_DDR_CDR_1 0x80040000
153#define CONFIG_SYS_DDR_CDR_2 0x00000000
154#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
155#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
156#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
157#define CONFIG_SYS_DDR_CONTROL2 0x24400000
158
159#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
160#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
161#define CONFIG_SYS_DDR_SBE 0x00010000
162
163#undef CONFIG_CLOCKS_IN_MHZ
164
165/*
166 * Local Bus Definitions
167 */
168
169#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
170#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
171
172#define CONFIG_SYS_BCSR_BASE 0xf8000000
173#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
174
175/*Chip select 0 - Flash*/
674ef7bd
LY
176#define CONFIG_FLASH_BR_PRELIM 0xfe000801
177#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
765547dc 178
399b53cb 179/*Chip select 1 - BCSR*/
765547dc
HW
180#define CONFIG_SYS_BR1_PRELIM 0xf8000801
181#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
182
399b53cb
HW
183/*Chip select 4 - PIB*/
184#define CONFIG_SYS_BR4_PRELIM 0xf8008801
185#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
186
187/*Chip select 5 - PIB*/
188#define CONFIG_SYS_BR5_PRELIM 0xf8010801
189#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
190
765547dc
HW
191#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
192#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
193#undef CONFIG_SYS_FLASH_CHECKSUM
194#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
195#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
196
14d0a02a 197#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
765547dc 198
674ef7bd
LY
199#if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND)
200#define CONFIG_SYS_RAMBOOT
201#else
202#undef CONFIG_SYS_RAMBOOT
203#endif
204
765547dc
HW
205#define CONFIG_FLASH_CFI_DRIVER
206#define CONFIG_SYS_FLASH_CFI
207#define CONFIG_SYS_FLASH_EMPTY_INFO
208
a29155e1 209/* Chip select 3 - NAND */
674ef7bd 210#ifndef CONFIG_NAND_SPL
a29155e1 211#define CONFIG_SYS_NAND_BASE 0xFC000000
674ef7bd
LY
212#else
213#define CONFIG_SYS_NAND_BASE 0xFFF00000
214#endif
215
216/* NAND boot: 4K NAND loader config */
217#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
218#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
219#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
220#define CONFIG_SYS_NAND_U_BOOT_START \
221 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
222#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
223#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
224#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
225
a29155e1
AV
226#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
227#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
228#define CONFIG_SYS_MAX_NAND_DEVICE 1
229#define CONFIG_MTD_NAND_VERIFY_WRITE 1
230#define CONFIG_CMD_NAND 1
231#define CONFIG_NAND_FSL_ELBC 1
232#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
233#define CONFIG_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
234 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
235 | BR_PS_8 /* Port Size = 8 bit */ \
236 | BR_MS_FCM /* MSEL = FCM */ \
237 | BR_V) /* valid */
238#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
239 | OR_FCM_CSCT \
240 | OR_FCM_CST \
241 | OR_FCM_CHT \
242 | OR_FCM_SCY_1 \
243 | OR_FCM_TRLX \
244 | OR_FCM_EHTR)
674ef7bd
LY
245
246#ifdef CONFIG_RAMBOOT_NAND
247#define CONFIG_SYS_BR0_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
248#define CONFIG_SYS_OR0_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
249#define CONFIG_SYS_BR3_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
250#define CONFIG_SYS_OR3_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
251#else
252#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
253#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
a29155e1
AV
254#define CONFIG_SYS_BR3_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
255#define CONFIG_SYS_OR3_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
674ef7bd 256#endif
765547dc
HW
257
258/*
259 * SDRAM on the LocalBus
260 */
261#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
262#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
263
264#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
265#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
266#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
267#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
268
269#define CONFIG_SYS_INIT_RAM_LOCK 1
270#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
271#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
272
273#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
274#define CONFIG_SYS_GBL_DATA_OFFSET \
275 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
276#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
277
278#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
fb279490 279#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
765547dc
HW
280
281/* Serial Port */
282#define CONFIG_CONS_INDEX 1
7f52ed5e 283#define CONFIG_SERIAL_MULTI 1
765547dc
HW
284#define CONFIG_SYS_NS16550
285#define CONFIG_SYS_NS16550_SERIAL
286#define CONFIG_SYS_NS16550_REG_SIZE 1
287#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
93341909
KG
288#ifdef CONFIG_NAND_SPL
289#define CONFIG_NS16550_MIN_FUNCTIONS
290#endif
765547dc
HW
291
292#define CONFIG_SYS_BAUDRATE_TABLE \
293 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
294
295#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
296#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
297
298/* Use the HUSH parser*/
299#define CONFIG_SYS_HUSH_PARSER
300#ifdef CONFIG_SYS_HUSH_PARSER
301#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
302#endif
303
304/* pass open firmware flat tree */
305#define CONFIG_OF_LIBFDT 1
306#define CONFIG_OF_BOARD_SETUP 1
307#define CONFIG_OF_STDOUT_VIA_ALIAS 1
308
765547dc
HW
309/*
310 * I2C
311 */
312#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
313#define CONFIG_HARD_I2C /* I2C with hardware support*/
314#undef CONFIG_SOFT_I2C /* I2C bit-banged */
315#define CONFIG_I2C_MULTI_BUS
765547dc
HW
316#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
317#define CONFIG_SYS_I2C_SLAVE 0x7F
318#define CONFIG_SYS_I2C_NOPROBES {{0,0x69}} /* Don't probe these addrs */
319#define CONFIG_SYS_I2C_OFFSET 0x3000
320#define CONFIG_SYS_I2C2_OFFSET 0x3100
321
322/*
323 * I2C2 EEPROM
324 */
325#define CONFIG_ID_EEPROM
326#ifdef CONFIG_ID_EEPROM
327#define CONFIG_SYS_I2C_EEPROM_NXID
328#endif
329#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
330#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
331#define CONFIG_SYS_EEPROM_BUS_NUM 1
332
333#define PLPPAR1_I2C_BIT_MASK 0x0000000F
334#define PLPPAR1_I2C2_VAL 0x00000000
7f52ed5e 335#define PLPPAR1_ESDHC_VAL 0x0000000A
765547dc
HW
336#define PLPDIR1_I2C_BIT_MASK 0x0000000F
337#define PLPDIR1_I2C2_VAL 0x0000000F
7f52ed5e 338#define PLPDIR1_ESDHC_VAL 0x00000006
c4ca10f1
AV
339#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
340#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
341#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
342#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
765547dc
HW
343
344/*
345 * General PCI
346 * Memory Addresses are mapped 1-1. I/O is mapped from 0
347 */
348#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
349#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
350#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
351#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
352#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
353#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
354#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
355#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
356
357#define CONFIG_SYS_SRIO_MEM_VIRT 0xc0000000
358#define CONFIG_SYS_SRIO_MEM_BUS 0xc0000000
359#define CONFIG_SYS_SRIO_MEM_PHYS 0xc0000000
360
361#ifdef CONFIG_QE
362/*
363 * QE UEC ethernet configuration
364 */
f82107f6
HW
365#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
366#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
765547dc
HW
367
368#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
369#define CONFIG_UEC_ETH
78b7a8ef 370#define CONFIG_ETHPRIME "UEC0"
765547dc
HW
371#define CONFIG_PHY_MODE_NEED_CHANGE
372
373#define CONFIG_UEC_ETH1 /* GETH1 */
374#define CONFIG_HAS_ETH0
375
376#ifdef CONFIG_UEC_ETH1
377#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
378#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
f82107f6 379#if defined(CONFIG_SYS_UCC_RGMII_MODE)
765547dc
HW
380#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
381#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
382#define CONFIG_SYS_UEC1_PHY_ADDR 7
582c55a0
HS
383#define CONFIG_SYS_UEC1_INTERFACE_TYPE RGMII_ID
384#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
f82107f6
HW
385#elif defined(CONFIG_SYS_UCC_RMII_MODE)
386#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
387#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
388#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
582c55a0
HS
389#define CONFIG_SYS_UEC1_INTERFACE_TYPE RMII
390#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
f82107f6
HW
391#endif /* CONFIG_SYS_UCC_RGMII_MODE */
392#endif /* CONFIG_UEC_ETH1 */
765547dc
HW
393
394#define CONFIG_UEC_ETH2 /* GETH2 */
395#define CONFIG_HAS_ETH1
396
397#ifdef CONFIG_UEC_ETH2
398#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
399#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
f82107f6 400#if defined(CONFIG_SYS_UCC_RGMII_MODE)
765547dc
HW
401#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
402#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
403#define CONFIG_SYS_UEC2_PHY_ADDR 1
582c55a0
HS
404#define CONFIG_SYS_UEC2_INTERFACE_TYPE RGMII_ID
405#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
f82107f6
HW
406#elif defined(CONFIG_SYS_UCC_RMII_MODE)
407#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
408#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
409#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
582c55a0
HS
410#define CONFIG_SYS_UEC2_INTERFACE_TYPE RMII
411#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
f82107f6
HW
412#endif /* CONFIG_SYS_UCC_RGMII_MODE */
413#endif /* CONFIG_UEC_ETH2 */
765547dc 414
750098d3
HW
415#define CONFIG_UEC_ETH3 /* GETH3 */
416#define CONFIG_HAS_ETH2
417
418#ifdef CONFIG_UEC_ETH3
419#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
420#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
f82107f6 421#if defined(CONFIG_SYS_UCC_RGMII_MODE)
750098d3
HW
422#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
423#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
424#define CONFIG_SYS_UEC3_PHY_ADDR 2
582c55a0
HS
425#define CONFIG_SYS_UEC3_INTERFACE_TYPE RGMII_ID
426#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
f82107f6
HW
427#elif defined(CONFIG_SYS_UCC_RMII_MODE)
428#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
429#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
430#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
582c55a0
HS
431#define CONFIG_SYS_UEC3_INTERFACE_TYPE RMII
432#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
f82107f6
HW
433#endif /* CONFIG_SYS_UCC_RGMII_MODE */
434#endif /* CONFIG_UEC_ETH3 */
750098d3
HW
435
436#define CONFIG_UEC_ETH4 /* GETH4 */
437#define CONFIG_HAS_ETH3
438
439#ifdef CONFIG_UEC_ETH4
440#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
441#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
f82107f6 442#if defined(CONFIG_SYS_UCC_RGMII_MODE)
750098d3
HW
443#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
444#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
445#define CONFIG_SYS_UEC4_PHY_ADDR 3
582c55a0
HS
446#define CONFIG_SYS_UEC4_INTERFACE_TYPE RGMII_ID
447#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
f82107f6
HW
448#elif defined(CONFIG_SYS_UCC_RMII_MODE)
449#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
450#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
451#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
582c55a0
HS
452#define CONFIG_SYS_UEC4_INTERFACE_TYPE RMII
453#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
f82107f6
HW
454#endif /* CONFIG_SYS_UCC_RGMII_MODE */
455#endif /* CONFIG_UEC_ETH4 */
3bd8e532
HW
456
457#undef CONFIG_UEC_ETH6 /* GETH6 */
458#define CONFIG_HAS_ETH5
459
460#ifdef CONFIG_UEC_ETH6
461#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
462#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
463#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
464#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
465#define CONFIG_SYS_UEC6_PHY_ADDR 4
582c55a0
HS
466#define CONFIG_SYS_UEC6_INTERFACE_TYPE SGMII
467#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
3bd8e532
HW
468#endif /* CONFIG_UEC_ETH6 */
469
470#undef CONFIG_UEC_ETH8 /* GETH8 */
471#define CONFIG_HAS_ETH7
472
473#ifdef CONFIG_UEC_ETH8
474#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
475#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
476#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
477#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
478#define CONFIG_SYS_UEC8_PHY_ADDR 6
582c55a0
HS
479#define CONFIG_SYS_UEC8_INTERFACE_TYPE SGMII
480#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
3bd8e532
HW
481#endif /* CONFIG_UEC_ETH8 */
482
765547dc
HW
483#endif /* CONFIG_QE */
484
485#if defined(CONFIG_PCI)
486
487#define CONFIG_NET_MULTI
488#define CONFIG_PCI_PNP /* do pci plug-and-play */
489
490#undef CONFIG_EEPRO100
491#undef CONFIG_TULIP
492
493#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
494
495#endif /* CONFIG_PCI */
496
497#ifndef CONFIG_NET_MULTI
498#define CONFIG_NET_MULTI 1
499#endif
500
501/*
502 * Environment
503 */
674ef7bd
LY
504#if defined(CONFIG_SYS_RAMBOOT)
505#if defined(CONFIG_RAMBOOT_NAND)
506#define CONFIG_ENV_IS_IN_NAND 1
507#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
508#define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
509#endif
510#else
765547dc 511#define CONFIG_ENV_IS_IN_FLASH 1
fb279490 512#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
1b8e4fa1
HW
513#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
514#define CONFIG_ENV_SIZE 0x2000
674ef7bd 515#endif
765547dc
HW
516
517#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
518#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
519
520/* QE microcode/firmware address */
521#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
522
523/*
524 * BOOTP options
525 */
526#define CONFIG_BOOTP_BOOTFILESIZE
527#define CONFIG_BOOTP_BOOTPATH
528#define CONFIG_BOOTP_GATEWAY
529#define CONFIG_BOOTP_HOSTNAME
530
531
532/*
533 * Command line configuration.
534 */
535#include <config_cmd_default.h>
536
537#define CONFIG_CMD_PING
538#define CONFIG_CMD_I2C
539#define CONFIG_CMD_MII
540#define CONFIG_CMD_ELF
541#define CONFIG_CMD_IRQ
542#define CONFIG_CMD_SETEXPR
199e262e 543#define CONFIG_CMD_REGINFO
765547dc
HW
544
545#if defined(CONFIG_PCI)
546 #define CONFIG_CMD_PCI
547#endif
548
549
550#undef CONFIG_WATCHDOG /* watchdog disabled */
551
7f52ed5e
AV
552#define CONFIG_MMC 1
553
554#ifdef CONFIG_MMC
555#define CONFIG_FSL_ESDHC
556#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
557#define CONFIG_CMD_MMC
558#define CONFIG_GENERIC_MMC
559#define CONFIG_CMD_EXT2
560#define CONFIG_CMD_FAT
561#define CONFIG_DOS_PARTITION
562#endif
563
765547dc
HW
564/*
565 * Miscellaneous configurable options
566 */
5be58f5f
KP
567#define CONFIG_SYS_LONGHELP /* undef to save memory */
568#define CONFIG_CMDLINE_EDITING /* Command-line editing */
569#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
765547dc
HW
570#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
571#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
572#if defined(CONFIG_CMD_KGDB)
573#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
574#else
575#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
576#endif
577#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
578 /* Print Buffer Size */
579#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
580#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
581 /* Boot Argument Buffer Size */
582#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
583
584/*
585 * For booting Linux, the board info and command line data
89188a62 586 * have to be in the first 16 MB of memory, since this is
765547dc
HW
587 * the maximum mapped by the Linux kernel during initialization.
588 */
89188a62 589#define CONFIG_SYS_BOOTMAPSZ (16 << 20)
765547dc
HW
590 /* Initial Memory map for Linux*/
591
765547dc
HW
592#if defined(CONFIG_CMD_KGDB)
593#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
594#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
595#endif
596
597/*
598 * Environment Configuration
599 */
600#define CONFIG_HOSTNAME mpc8569mds
601#define CONFIG_ROOTPATH /nfsroot
602#define CONFIG_BOOTFILE your.uImage
603
604#define CONFIG_SERVERIP 192.168.1.1
605#define CONFIG_GATEWAYIP 192.168.1.1
606#define CONFIG_NETMASK 255.255.255.0
607
608#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
609
610#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
611#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
612
613#define CONFIG_BAUDRATE 115200
614
615#define CONFIG_EXTRA_ENV_SETTINGS \
616 "netdev=eth0\0" \
617 "consoledev=ttyS0\0" \
618 "ramdiskaddr=600000\0" \
619 "ramdiskfile=your.ramdisk.u-boot\0" \
620 "fdtaddr=400000\0" \
621 "fdtfile=your.fdt.dtb\0" \
622 "nfsargs=setenv bootargs root=/dev/nfs rw " \
623 "nfsroot=$serverip:$rootpath " \
624 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
625 "console=$consoledev,$baudrate $othbootargs\0" \
626 "ramargs=setenv bootargs root=/dev/ram rw " \
627 "console=$consoledev,$baudrate $othbootargs\0" \
628
629#define CONFIG_NFSBOOTCOMMAND \
630 "run nfsargs;" \
631 "tftp $loadaddr $bootfile;" \
632 "tftp $fdtaddr $fdtfile;" \
633 "bootm $loadaddr - $fdtaddr"
634
635#define CONFIG_RAMBOOTCOMMAND \
636 "run ramargs;" \
637 "tftp $ramdiskaddr $ramdiskfile;" \
638 "tftp $loadaddr $bootfile;" \
639 "bootm $loadaddr $ramdiskaddr"
640
641#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
642
643#endif /* __CONFIG_H */