]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8572DS.h
powerpc/8xxx: Fix merge issue with P2020DS DDR2 build config
[people/ms/u-boot.git] / include / configs / MPC8572DS.h
CommitLineData
129ba616 1/*
509c4c4c 2 * Copyright 2007-2008,2010 Freescale Semiconductor, Inc.
129ba616
KG
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8572ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
509c4c4c
KG
30#include "../board/freescale/common/ics307_clk.h"
31
d24f2d32 32#ifdef CONFIG_36BIT
f9edcc10
KG
33#define CONFIG_PHYS_64BIT
34#endif
35
129ba616
KG
36/* High Level Configuration Options */
37#define CONFIG_BOOKE 1 /* BOOKE */
38#define CONFIG_E500 1 /* BOOKE e500 family */
39#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
40#define CONFIG_MPC8572 1
41#define CONFIG_MPC8572DS 1
42#define CONFIG_MP 1 /* support multiple processors */
129ba616 43
2ae18241
WD
44#ifndef CONFIG_SYS_TEXT_BASE
45#define CONFIG_SYS_TEXT_BASE 0xeff80000
46#endif
47
c51fc5d5 48#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
129ba616
KG
49#define CONFIG_PCI 1 /* Enable PCI/PCIE */
50#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
51#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
52#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
53#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
54#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
0151cbac 55#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
129ba616
KG
56
57#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
58
59#define CONFIG_TSEC_ENET /* tsec ethernet support */
60#define CONFIG_ENV_OVERWRITE
61
509c4c4c
KG
62#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
63#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
4ca06607 64#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
129ba616
KG
65
66/*
67 * These can be toggled for performance analysis, otherwise use default.
68 */
69#define CONFIG_L2_CACHE /* toggle L2 cache */
70#define CONFIG_BTB /* toggle branch predition */
129ba616
KG
71
72#define CONFIG_ENABLE_36BIT_PHYS 1
73
18af1c5f
KG
74#ifdef CONFIG_PHYS_64BIT
75#define CONFIG_ADDR_MAP 1
76#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
77#endif
78
6d0f6bcf
JCPV
79#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
80#define CONFIG_SYS_MEMTEST_END 0x7fffffff
129ba616
KG
81#define CONFIG_PANIC_HANG /* do not reset board on panic */
82
83/*
84 * Base addresses -- Note these are effective addresses where the
85 * actual resources get mapped (not physical addresses)
86 */
6d0f6bcf
JCPV
87#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
88#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
18af1c5f
KG
89#ifdef CONFIG_PHYS_64BIT
90#define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
91#else
6d0f6bcf 92#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
18af1c5f 93#endif
6d0f6bcf 94#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
129ba616 95
129ba616 96/* DDR Setup */
f8523cb0 97#define CONFIG_VERY_BIG_RAM
129ba616
KG
98#define CONFIG_FSL_DDR2
99#undef CONFIG_FSL_DDR_INTERACTIVE
100#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
101#define CONFIG_DDR_SPD
102#undef CONFIG_DDR_DLL
103
9b0ad1b1 104#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
129ba616
KG
105#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
106
6d0f6bcf
JCPV
107#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
108#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
129ba616
KG
109
110#define CONFIG_NUM_DDR_CONTROLLERS 2
111#define CONFIG_DIMM_SLOTS_PER_CTLR 1
112#define CONFIG_CHIP_SELECTS_PER_CTRL 2
113
114/* I2C addresses of SPD EEPROMs */
6d0f6bcf 115#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
129ba616
KG
116#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
117#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
118
119/* These are used when DDR doesn't use SPD. */
dc889e86
DL
120#define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
121#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
122#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
123#define CONFIG_SYS_DDR_TIMING_3 0x00020000
124#define CONFIG_SYS_DDR_TIMING_0 0x00260802
125#define CONFIG_SYS_DDR_TIMING_1 0x626b2634
126#define CONFIG_SYS_DDR_TIMING_2 0x062874cf
127#define CONFIG_SYS_DDR_MODE_1 0x00440462
6d0f6bcf 128#define CONFIG_SYS_DDR_MODE_2 0x00000000
dc889e86 129#define CONFIG_SYS_DDR_INTERVAL 0x0c300100
6d0f6bcf 130#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
dc889e86
DL
131#define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
132#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
6d0f6bcf 133#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
dc889e86
DL
134#define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
135#define CONFIG_SYS_DDR_CONTROL2 0x24400000
6d0f6bcf
JCPV
136
137#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
138#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
139#define CONFIG_SYS_DDR_SBE 0x00010000
129ba616 140
129ba616
KG
141/*
142 * Make sure required options are set
143 */
144#ifndef CONFIG_SPD_EEPROM
145#error ("CONFIG_SPD_EEPROM is required")
146#endif
147
148#undef CONFIG_CLOCKS_IN_MHZ
149
150/*
151 * Memory map
152 *
153 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
154 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
155 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
156 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
157 *
158 * Localbus cacheable (TBD)
159 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
160 *
161 * Localbus non-cacheable
162 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
163 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
3cbd8231 164 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
129ba616
KG
165 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
166 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
167 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
168 */
169
170/*
171 * Local Bus Definitions
172 */
6d0f6bcf 173#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
18af1c5f
KG
174#ifdef CONFIG_PHYS_64BIT
175#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
176#else
c953ddfd 177#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
18af1c5f 178#endif
129ba616 179
c953ddfd
KG
180#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
181#define CONFIG_SYS_OR0_PRELIM 0xf8000ff7
129ba616 182
c953ddfd
KG
183#define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
184#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
129ba616 185
18af1c5f 186#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
6d0f6bcf 187#define CONFIG_SYS_FLASH_QUIET_TEST
129ba616
KG
188#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
189
6d0f6bcf
JCPV
190#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
191#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
192#undef CONFIG_SYS_FLASH_CHECKSUM
193#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
194#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
129ba616 195
14d0a02a 196#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
129ba616
KG
197
198#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
199#define CONFIG_SYS_FLASH_CFI
200#define CONFIG_SYS_FLASH_EMPTY_INFO
201#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
129ba616
KG
202
203#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
204
205#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
206#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
18af1c5f
KG
207#ifdef CONFIG_PHYS_64BIT
208#define PIXIS_BASE_PHYS 0xfffdf0000ull
209#else
52b565f5 210#define PIXIS_BASE_PHYS PIXIS_BASE
18af1c5f 211#endif
129ba616 212
52b565f5 213#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
6d0f6bcf 214#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
129ba616
KG
215
216#define PIXIS_ID 0x0 /* Board ID at offset 0 */
217#define PIXIS_VER 0x1 /* Board version at offset 1 */
218#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
219#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
220#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
221#define PIXIS_PWR 0x5 /* PIXIS Power status register */
222#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
223#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
224#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
225#define PIXIS_VCTL 0x10 /* VELA Control Register */
226#define PIXIS_VSTAT 0x11 /* VELA Status Register */
227#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
228#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
229#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
230#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
6bb5b412
KG
231#define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
232#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
233#define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
234#define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
235#define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
129ba616
KG
236#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
237#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
238#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
239#define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
240#define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
241#define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
242#define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
243#define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
244#define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
245#define PIXIS_VWATCH 0x24 /* Watchdog Register */
246#define PIXIS_LED 0x25 /* LED Register */
247
248/* old pixis referenced names */
249#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
250#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
6d0f6bcf 251#define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
7e183cad
LY
252#define PIXIS_VSPEED2_TSEC1SER 0x8
253#define PIXIS_VSPEED2_TSEC2SER 0x4
254#define PIXIS_VSPEED2_TSEC3SER 0x2
255#define PIXIS_VSPEED2_TSEC4SER 0x1
256#define PIXIS_VCFGEN1_TSEC1SER 0x20
257#define PIXIS_VCFGEN1_TSEC2SER 0x20
258#define PIXIS_VCFGEN1_TSEC3SER 0x20
259#define PIXIS_VCFGEN1_TSEC4SER 0x20
260#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
261 | PIXIS_VSPEED2_TSEC2SER \
262 | PIXIS_VSPEED2_TSEC3SER \
263 | PIXIS_VSPEED2_TSEC4SER)
264#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
265 | PIXIS_VCFGEN1_TSEC2SER \
266 | PIXIS_VCFGEN1_TSEC3SER \
267 | PIXIS_VCFGEN1_TSEC4SER)
129ba616 268
6d0f6bcf
JCPV
269#define CONFIG_SYS_INIT_RAM_LOCK 1
270#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 271#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
129ba616 272
25ddd1fb 273#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 274#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
129ba616 275
6d0f6bcf
JCPV
276#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
277#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
129ba616 278
c013b749 279#define CONFIG_SYS_NAND_BASE 0xffa00000
18af1c5f
KG
280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
282#else
c013b749 283#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
18af1c5f 284#endif
c013b749
HW
285#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
286 CONFIG_SYS_NAND_BASE + 0x40000, \
287 CONFIG_SYS_NAND_BASE + 0x80000,\
288 CONFIG_SYS_NAND_BASE + 0xC0000}
289#define CONFIG_SYS_MAX_NAND_DEVICE 4
c013b749 290#define CONFIG_MTD_NAND_VERIFY_WRITE
3cbd8231
WD
291#define CONFIG_CMD_NAND 1
292#define CONFIG_NAND_FSL_ELBC 1
c013b749
HW
293#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
294
295/* NAND flash config */
72a9414a 296#define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
3cbd8231
WD
297 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
298 | BR_PS_8 /* Port Size = 8 bit */ \
299 | BR_MS_FCM /* MSEL = FCM */ \
300 | BR_V) /* valid */
301#define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
302 | OR_FCM_PGS /* Large Page*/ \
303 | OR_FCM_CSCT \
304 | OR_FCM_CST \
305 | OR_FCM_CHT \
306 | OR_FCM_SCY_1 \
307 | OR_FCM_TRLX \
308 | OR_FCM_EHTR)
c013b749
HW
309
310#define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
311#define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
312
72a9414a 313#define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
3cbd8231
WD
314 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
315 | BR_PS_8 /* Port Size = 8 bit */ \
316 | BR_MS_FCM /* MSEL = FCM */ \
317 | BR_V) /* valid */
318#define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
72a9414a 319#define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
3cbd8231
WD
320 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
321 | BR_PS_8 /* Port Size = 8 bit */ \
322 | BR_MS_FCM /* MSEL = FCM */ \
323 | BR_V) /* valid */
324#define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
c013b749 325
72a9414a 326#define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
3cbd8231
WD
327 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
328 | BR_PS_8 /* Port Size = 8 bit */ \
329 | BR_MS_FCM /* MSEL = FCM */ \
330 | BR_V) /* valid */
331#define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
c013b749
HW
332
333
129ba616
KG
334/* Serial Port - controlled on board with jumper J8
335 * open - index 2
336 * shorted - index 1
337 */
338#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
339#define CONFIG_SYS_NS16550
340#define CONFIG_SYS_NS16550_SERIAL
341#define CONFIG_SYS_NS16550_REG_SIZE 1
342#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
129ba616 343
6d0f6bcf 344#define CONFIG_SYS_BAUDRATE_TABLE \
129ba616
KG
345 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
346
6d0f6bcf
JCPV
347#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
348#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
129ba616
KG
349
350/* Use the HUSH parser */
6d0f6bcf
JCPV
351#define CONFIG_SYS_HUSH_PARSER
352#ifdef CONFIG_SYS_HUSH_PARSER
353#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
129ba616
KG
354#endif
355
356/*
357 * Pass open firmware flat tree
358 */
359#define CONFIG_OF_LIBFDT 1
360#define CONFIG_OF_BOARD_SETUP 1
361#define CONFIG_OF_STDOUT_VIA_ALIAS 1
362
129ba616
KG
363/* new uImage format support */
364#define CONFIG_FIT 1
365#define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
366
367/* I2C */
368#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
369#define CONFIG_HARD_I2C /* I2C with hardware support */
370#undef CONFIG_SOFT_I2C /* I2C bit-banged */
1f3ba317 371#define CONFIG_I2C_MULTI_BUS
6d0f6bcf
JCPV
372#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
373#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
374#define CONFIG_SYS_I2C_SLAVE 0x7F
375#define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
376#define CONFIG_SYS_I2C_OFFSET 0x3000
377#define CONFIG_SYS_I2C2_OFFSET 0x3100
129ba616 378
445a7b38
HW
379/*
380 * I2C2 EEPROM
381 */
382#define CONFIG_ID_EEPROM
383#ifdef CONFIG_ID_EEPROM
6d0f6bcf 384#define CONFIG_SYS_I2C_EEPROM_NXID
445a7b38 385#endif
6d0f6bcf
JCPV
386#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
387#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
388#define CONFIG_SYS_EEPROM_BUS_NUM 1
445a7b38 389
129ba616
KG
390/*
391 * General PCI
392 * Memory space is mapped 1-1, but I/O space must start from 0.
393 */
394
129ba616 395/* controller 3, direct to uli, tgtid 3, Base address 8000 */
5af0fdd8 396#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
18af1c5f 397#ifdef CONFIG_PHYS_64BIT
156984a3 398#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
18af1c5f
KG
399#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
400#else
ad97dce1 401#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
5af0fdd8 402#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
18af1c5f 403#endif
6d0f6bcf 404#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
aca5f018 405#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
5f91ef6a 406#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
18af1c5f
KG
407#ifdef CONFIG_PHYS_64BIT
408#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
409#else
6d0f6bcf 410#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
18af1c5f 411#endif
6d0f6bcf 412#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
413
414/* controller 2, Slot 2, tgtid 2, Base address 9000 */
5af0fdd8 415#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
18af1c5f 416#ifdef CONFIG_PHYS_64BIT
156984a3 417#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
18af1c5f
KG
418#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
419#else
ad97dce1 420#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
5af0fdd8 421#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
18af1c5f 422#endif
6d0f6bcf 423#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
aca5f018 424#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
5f91ef6a 425#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
18af1c5f
KG
426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
428#else
6d0f6bcf 429#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
18af1c5f 430#endif
6d0f6bcf 431#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
432
433/* controller 1, Slot 1, tgtid 1, Base address a000 */
5af0fdd8 434#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
18af1c5f 435#ifdef CONFIG_PHYS_64BIT
156984a3 436#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
18af1c5f
KG
437#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
438#else
ad97dce1 439#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
5af0fdd8 440#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
18af1c5f 441#endif
6d0f6bcf 442#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
aca5f018 443#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
5f91ef6a 444#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
18af1c5f
KG
445#ifdef CONFIG_PHYS_64BIT
446#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
447#else
6d0f6bcf 448#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
18af1c5f 449#endif
6d0f6bcf 450#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
129ba616
KG
451
452#if defined(CONFIG_PCI)
453
454/*PCIE video card used*/
aca5f018 455#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
129ba616
KG
456
457/* video */
458#define CONFIG_VIDEO
459
460#if defined(CONFIG_VIDEO)
461#define CONFIG_BIOSEMU
462#define CONFIG_CFB_CONSOLE
463#define CONFIG_VIDEO_SW_CURSOR
464#define CONFIG_VGA_AS_SINGLE_DEVICE
465#define CONFIG_ATI_RADEON_FB
466#define CONFIG_VIDEO_LOGO
467/*#define CONFIG_CONSOLE_CURSOR*/
6d0f6bcf 468#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
129ba616
KG
469#endif
470
471#define CONFIG_NET_MULTI
472#define CONFIG_PCI_PNP /* do pci plug-and-play */
473
474#undef CONFIG_EEPRO100
475#undef CONFIG_TULIP
476#undef CONFIG_RTL8139
477
129ba616 478#ifndef CONFIG_PCI_PNP
5f91ef6a
KG
479 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
480 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
129ba616
KG
481 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
482#endif
483
484#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
485#define CONFIG_DOS_PARTITION
486#define CONFIG_SCSI_AHCI
487
488#ifdef CONFIG_SCSI_AHCI
489#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
490#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
491#define CONFIG_SYS_SCSI_MAX_LUN 1
492#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
493#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
129ba616
KG
494#endif /* SCSI */
495
496#endif /* CONFIG_PCI */
497
498
499#if defined(CONFIG_TSEC_ENET)
500
501#ifndef CONFIG_NET_MULTI
502#define CONFIG_NET_MULTI 1
503#endif
504
505#define CONFIG_MII 1 /* MII PHY management */
506#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
507#define CONFIG_TSEC1 1
508#define CONFIG_TSEC1_NAME "eTSEC1"
509#define CONFIG_TSEC2 1
510#define CONFIG_TSEC2_NAME "eTSEC2"
511#define CONFIG_TSEC3 1
512#define CONFIG_TSEC3_NAME "eTSEC3"
513#define CONFIG_TSEC4 1
514#define CONFIG_TSEC4_NAME "eTSEC4"
515
7e183cad
LY
516#define CONFIG_PIXIS_SGMII_CMD
517#define CONFIG_FSL_SGMII_RISER 1
518#define SGMII_RISER_PHY_OFFSET 0x1c
519
520#ifdef CONFIG_FSL_SGMII_RISER
521#define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
522#endif
523
129ba616
KG
524#define TSEC1_PHY_ADDR 0
525#define TSEC2_PHY_ADDR 1
526#define TSEC3_PHY_ADDR 2
527#define TSEC4_PHY_ADDR 3
528
529#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
530#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
531#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
532#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
533
534#define TSEC1_PHYIDX 0
535#define TSEC2_PHYIDX 0
536#define TSEC3_PHYIDX 0
537#define TSEC4_PHYIDX 0
538
539#define CONFIG_ETHPRIME "eTSEC1"
540
541#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
542#endif /* CONFIG_TSEC_ENET */
543
544/*
545 * Environment
546 */
5a1aceb0 547#define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 548#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
0e8d1586 549#define CONFIG_ENV_ADDR 0xfff80000
129ba616 550#else
6fc110bd 551#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
129ba616 552#endif
0e8d1586
JCPV
553#define CONFIG_ENV_SIZE 0x2000
554#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
129ba616
KG
555
556#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 557#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
129ba616
KG
558
559/*
560 * Command line configuration.
561 */
562#include <config_cmd_default.h>
563
564#define CONFIG_CMD_IRQ
565#define CONFIG_CMD_PING
566#define CONFIG_CMD_I2C
567#define CONFIG_CMD_MII
568#define CONFIG_CMD_ELF
1c9aa76b
KG
569#define CONFIG_CMD_IRQ
570#define CONFIG_CMD_SETEXPR
199e262e 571#define CONFIG_CMD_REGINFO
129ba616
KG
572
573#if defined(CONFIG_PCI)
574#define CONFIG_CMD_PCI
129ba616
KG
575#define CONFIG_CMD_NET
576#define CONFIG_CMD_SCSI
577#define CONFIG_CMD_EXT2
578#endif
579
580#undef CONFIG_WATCHDOG /* watchdog disabled */
581
582/*
583 * Miscellaneous configurable options
584 */
6d0f6bcf 585#define CONFIG_SYS_LONGHELP /* undef to save memory */
5be58f5f
KP
586#define CONFIG_CMDLINE_EDITING /* Command-line editing */
587#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
6d0f6bcf
JCPV
588#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
589#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
129ba616 590#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 591#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
129ba616 592#else
6d0f6bcf 593#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
129ba616 594#endif
6d0f6bcf
JCPV
595#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
596#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
597#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
598#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
129ba616
KG
599
600/*
601 * For booting Linux, the board info and command line data
89188a62 602 * have to be in the first 16 MB of memory, since this is
129ba616
KG
603 * the maximum mapped by the Linux kernel during initialization.
604 */
89188a62 605#define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
129ba616 606
129ba616
KG
607#if defined(CONFIG_CMD_KGDB)
608#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
609#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
610#endif
611
612/*
613 * Environment Configuration
614 */
615
616/* The mac addresses for all ethernet interface */
617#if defined(CONFIG_TSEC_ENET)
618#define CONFIG_HAS_ETH0
619#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
620#define CONFIG_HAS_ETH1
621#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
622#define CONFIG_HAS_ETH2
623#define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
624#define CONFIG_HAS_ETH3
625#define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
626#endif
627
628#define CONFIG_IPADDR 192.168.1.254
629
630#define CONFIG_HOSTNAME unknown
631#define CONFIG_ROOTPATH /opt/nfsroot
632#define CONFIG_BOOTFILE uImage
633#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
634
635#define CONFIG_SERVERIP 192.168.1.1
636#define CONFIG_GATEWAYIP 192.168.1.1
637#define CONFIG_NETMASK 255.255.255.0
638
639/* default location for tftp and bootm */
640#define CONFIG_LOADADDR 1000000
641
642#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
643#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
644
645#define CONFIG_BAUDRATE 115200
646
647#define CONFIG_EXTRA_ENV_SETTINGS \
4ca06607 648 "memctl_intlv_ctl=2\0" \
129ba616
KG
649 "netdev=eth0\0" \
650 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
651 "tftpflash=tftpboot $loadaddr $uboot; " \
14d0a02a
WD
652 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
653 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
654 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
655 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
656 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
129ba616
KG
657 "consoledev=ttyS0\0" \
658 "ramdiskaddr=2000000\0" \
659 "ramdiskfile=8572ds/ramdisk.uboot\0" \
660 "fdtaddr=c00000\0" \
661 "fdtfile=8572ds/mpc8572ds.dtb\0" \
662 "bdev=sda3\0"
663
664#define CONFIG_HDBOOT \
665 "setenv bootargs root=/dev/$bdev rw " \
666 "console=$consoledev,$baudrate $othbootargs;" \
667 "tftp $loadaddr $bootfile;" \
668 "tftp $fdtaddr $fdtfile;" \
669 "bootm $loadaddr - $fdtaddr"
670
671#define CONFIG_NFSBOOTCOMMAND \
672 "setenv bootargs root=/dev/nfs rw " \
673 "nfsroot=$serverip:$rootpath " \
674 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
675 "console=$consoledev,$baudrate $othbootargs;" \
676 "tftp $loadaddr $bootfile;" \
677 "tftp $fdtaddr $fdtfile;" \
678 "bootm $loadaddr - $fdtaddr"
679
680#define CONFIG_RAMBOOTCOMMAND \
681 "setenv bootargs root=/dev/ram rw " \
682 "console=$consoledev,$baudrate $othbootargs;" \
683 "tftp $ramdiskaddr $ramdiskfile;" \
684 "tftp $loadaddr $bootfile;" \
685 "tftp $fdtaddr $fdtfile;" \
686 "bootm $loadaddr $ramdiskaddr $fdtaddr"
687
688#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
689
690#endif /* __CONFIG_H */