]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/MPC8641HPCN.h
Convert CONFIG_ENV_IS_IN_MMC/NAND/UBI and NOWHERE to Kconfig
[people/ms/u-boot.git] / include / configs / MPC8641HPCN.h
CommitLineData
5c9efb36 1/*
1b77ca8a 2 * Copyright 2006, 2010-2011 Freescale Semiconductor.
5c9efb36 3 *
debb7354
JL
4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
3765b3e7 6 * SPDX-License-Identifier: GPL-2.0+
debb7354
JL
7 */
8
9/*
5c9efb36 10 * MPC8641HPCN board configuration file
debb7354
JL
11 *
12 * Make sure you change the MAC address and other network params first,
92ac5208 13 * search for CONFIG_SERVERIP, etc. in this file.
debb7354
JL
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/* High Level Configuration Options */
7649a590 20#define CONFIG_MP 1 /* support multiple processors */
53677ef1 21#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
d591a80e 22#define CONFIG_ADDR_MAP 1 /* Use addr map */
debb7354 23
2ae18241
WD
24/*
25 * default CCSRBAR is at 0xff700000
26 * assume U-Boot is less than 0.5MB
27 */
28#define CONFIG_SYS_TEXT_BASE 0xeff00000
29
debb7354 30#ifdef RUN_DIAG
6bf98b13 31#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
debb7354 32#endif
5c9efb36 33
1266df88
BB
34/*
35 * virtual address to be used for temporary mappings. There
36 * should be 128k free at this VA.
37 */
38#define CONFIG_SYS_SCRATCH_VA 0xe0000000
39
1b77ca8a
KG
40#define CONFIG_SYS_SRIO
41#define CONFIG_SRIO1 /* SRIO port 1 */
af5d100e 42
b38eaec5
RD
43#define CONFIG_PCIE1 1 /* PCIE controller 1 (ULI bridge) */
44#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot) */
63cec581 45#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
8ba93f68 46#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
5c9efb36 47
53677ef1 48#define CONFIG_TSEC_ENET /* tsec ethernet support */
debb7354 49#define CONFIG_ENV_OVERWRITE
debb7354 50
4bbfd3e2 51#define CONFIG_BAT_RW 1 /* Use common BAT rw code */
31d82672 52#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
d591a80e 53#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
debb7354 54
53677ef1 55#define CONFIG_ALTIVEC 1
debb7354 56
5c9efb36 57/*
debb7354
JL
58 * L2CR setup -- make sure this is right for your board!
59 */
6d0f6bcf 60#define CONFIG_SYS_L2
debb7354
JL
61#define L2_INIT 0
62#define L2_ENABLE (L2CR_L2E)
63
64#ifndef CONFIG_SYS_CLK_FREQ
63cec581
ES
65#ifndef __ASSEMBLY__
66extern unsigned long get_board_sys_clk(unsigned long dummy);
67#endif
53677ef1 68#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
debb7354
JL
69#endif
70
6d0f6bcf
JCPV
71#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
72#define CONFIG_SYS_MEMTEST_END 0x00400000
debb7354 73
3111d32c
BB
74/*
75 * With the exception of PCI Memory and Rapid IO, most devices will simply
76 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
77 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
78 */
79#ifdef CONFIG_PHYS_64BIT
1605cc9e 80#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f
3111d32c 81#else
1605cc9e 82#define CONFIG_SYS_PHYS_ADDR_HIGH 0x00000000
3111d32c
BB
83#endif
84
debb7354
JL
85/*
86 * Base addresses -- Note these are effective addresses where the
87 * actual resources get mapped (not physical addresses)
88 */
c759a01a 89#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
6d0f6bcf 90#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
debb7354 91
3111d32c
BB
92/* Physical addresses */
93#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
1605cc9e
BB
94#define CONFIG_SYS_CCSRBAR_PHYS_HIGH CONFIG_SYS_PHYS_ADDR_HIGH
95#define CONFIG_SYS_CCSRBAR_PHYS \
96 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
97 CONFIG_SYS_CCSRBAR_PHYS_HIGH)
3111d32c 98
076bff8f
YS
99#define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
100
debb7354
JL
101/*
102 * DDR Setup
103 */
e02eae6f 104#define CONFIG_FSL_DDR_INTERACTIVE
6a8e5692
KG
105#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
106#define CONFIG_DDR_SPD
107
108#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
109#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
110
6d0f6bcf
JCPV
111#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
112#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
1266df88 113#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
fcb28e76 114#define CONFIG_VERY_BIG_RAM
debb7354 115
6a8e5692
KG
116#define CONFIG_DIMM_SLOTS_PER_CTLR 2
117#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
118
119/*
120 * I2C addresses of SPD EEPROMs
121 */
122#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
123#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
124#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
125#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
126
6a8e5692
KG
127/*
128 * These are used when DDR doesn't use SPD.
129 */
6d0f6bcf
JCPV
130#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
131#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
132#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
133#define CONFIG_SYS_DDR_TIMING_3 0x00000000
134#define CONFIG_SYS_DDR_TIMING_0 0x00260802
135#define CONFIG_SYS_DDR_TIMING_1 0x39357322
136#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
137#define CONFIG_SYS_DDR_MODE_1 0x00480432
138#define CONFIG_SYS_DDR_MODE_2 0x00000000
139#define CONFIG_SYS_DDR_INTERVAL 0x06090100
140#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
141#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
142#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
143#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
144#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
145#define CONFIG_SYS_DDR_CONTROL2 0x04400000
6a8e5692 146
ad8f8687 147#define CONFIG_ID_EEPROM
6d0f6bcf 148#define CONFIG_SYS_I2C_EEPROM_NXID
32628c50 149#define CONFIG_ID_EEPROM
6d0f6bcf
JCPV
150#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
151#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
debb7354 152
c759a01a 153#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
1605cc9e
BB
154#define CONFIG_SYS_FLASH_BASE_PHYS_LOW CONFIG_SYS_FLASH_BASE
155#define CONFIG_SYS_FLASH_BASE_PHYS \
156 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
157 CONFIG_SYS_PHYS_ADDR_HIGH)
3111d32c 158
b81b773e 159#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
debb7354 160
3111d32c
BB
161#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
162 | 0x00001001) /* port size 16bit */
163#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
debb7354 164
3111d32c
BB
165#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
166 | 0x00001001) /* port size 16bit */
167#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
debb7354 168
3111d32c
BB
169#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
170 | 0x00000801) /* port size 8bit */
171#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
debb7354 172
c759a01a
BB
173/*
174 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
175 * The PIXIS and CF by themselves aren't large enough to take up the 128k
176 * required for the smallest BAT mapping, so there's a 64k hole.
177 */
178#define CONFIG_SYS_LBC_BASE 0xffde0000
1605cc9e 179#define CONFIG_SYS_LBC_BASE_PHYS_LOW CONFIG_SYS_LBC_BASE
debb7354 180
7608d75f 181#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
c759a01a 182#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
1605cc9e
BB
183#define PIXIS_BASE_PHYS_LOW (CONFIG_SYS_LBC_BASE_PHYS_LOW + 0x00010000)
184#define PIXIS_BASE_PHYS PAIRED_PHYS_TO_PHYS(PIXIS_BASE_PHYS_LOW, \
185 CONFIG_SYS_PHYS_ADDR_HIGH)
c759a01a 186#define PIXIS_SIZE 0x00008000 /* 32k */
5c9efb36
JL
187#define PIXIS_ID 0x0 /* Board ID at offset 0 */
188#define PIXIS_VER 0x1 /* Board version at offset 1 */
189#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
190#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
191#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
192#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
193#define PIXIS_VCTL 0x10 /* VELA Control Register */
194#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
195#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
196#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
9af9c6bd
KG
197#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
198#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
5c9efb36
JL
199#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
200#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
201#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
202#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
6d0f6bcf 203#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
debb7354 204
b5431560 205/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
c759a01a 206#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
3111d32c 207#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
b5431560 208
170deacb 209#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
6d0f6bcf 210#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
debb7354 211
6d0f6bcf
JCPV
212#undef CONFIG_SYS_FLASH_CHECKSUM
213#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
214#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
14d0a02a 215#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
bf9a8c34 216#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
debb7354 217
00b1883a 218#define CONFIG_FLASH_CFI_DRIVER
6d0f6bcf
JCPV
219#define CONFIG_SYS_FLASH_CFI
220#define CONFIG_SYS_FLASH_EMPTY_INFO
debb7354 221
6d0f6bcf
JCPV
222#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
223#define CONFIG_SYS_RAMBOOT
debb7354 224#else
6d0f6bcf 225#undef CONFIG_SYS_RAMBOOT
debb7354
JL
226#endif
227
6d0f6bcf 228#if defined(CONFIG_SYS_RAMBOOT)
fa7db9c3 229#undef CONFIG_SPD_EEPROM
6d0f6bcf 230#define CONFIG_SYS_SDRAM_SIZE 256
debb7354
JL
231#endif
232
233#undef CONFIG_CLOCKS_IN_MHZ
234
6d0f6bcf
JCPV
235#define CONFIG_SYS_INIT_RAM_LOCK 1
236#ifndef CONFIG_SYS_INIT_RAM_LOCK
237#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
debb7354 238#else
6d0f6bcf 239#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
debb7354 240#endif
553f0982 241#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
debb7354 242
25ddd1fb 243#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 244#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
debb7354 245
221fbd22 246#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
6d0f6bcf 247#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
debb7354
JL
248
249/* Serial Port */
250#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
251#define CONFIG_SYS_NS16550_SERIAL
252#define CONFIG_SYS_NS16550_REG_SIZE 1
253#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
debb7354 254
6d0f6bcf 255#define CONFIG_SYS_BAUDRATE_TABLE \
debb7354
JL
256 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
257
6d0f6bcf
JCPV
258#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
259#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
debb7354 260
586d1d5a
JL
261/*
262 * I2C
263 */
00f792e0
HS
264#define CONFIG_SYS_I2C
265#define CONFIG_SYS_I2C_FSL
266#define CONFIG_SYS_FSL_I2C_SPEED 400000
267#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
268#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
269#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
debb7354 270
586d1d5a
JL
271/*
272 * RapidIO MMU
273 */
1b77ca8a 274#define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
3111d32c 275#ifdef CONFIG_PHYS_64BIT
1605cc9e
BB
276#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW 0x00000000
277#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x0000000c
3111d32c 278#else
1605cc9e
BB
279#define CONFIG_SYS_SRIO1_MEM_PHYS_LOW CONFIG_SYS_SRIO1_MEM_BASE
280#define CONFIG_SYS_SRIO1_MEM_PHYS_HIGH 0x00000000
3111d32c 281#endif
1605cc9e
BB
282#define CONFIG_SYS_SRIO1_MEM_PHYS \
283 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
284 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH)
1b77ca8a 285#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
debb7354
JL
286
287/*
288 * General PCI
289 * Addresses are mapped 1-1.
290 */
49f46f3b 291
64e55d5e 292#define CONFIG_SYS_PCIE1_NAME "ULI"
46f3e385 293#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
3111d32c 294#ifdef CONFIG_PHYS_64BIT
46f3e385 295#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
1605cc9e
BB
296#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW 0x00000000
297#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x0000000c
3111d32c 298#else
46f3e385 299#define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
1605cc9e
BB
300#define CONFIG_SYS_PCIE1_MEM_PHYS_LOW CONFIG_SYS_PCIE1_MEM_VIRT
301#define CONFIG_SYS_PCIE1_MEM_PHYS_HIGH 0x00000000
3111d32c 302#endif
1605cc9e
BB
303#define CONFIG_SYS_PCIE1_MEM_PHYS \
304 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
305 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH)
46f3e385
KG
306#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
307#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
308#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
1605cc9e
BB
309#define CONFIG_SYS_PCIE1_IO_PHYS_LOW CONFIG_SYS_PCIE1_IO_VIRT
310#define CONFIG_SYS_PCIE1_IO_PHYS \
311 PAIRED_PHYS_TO_PHYS(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
312 CONFIG_SYS_PHYS_ADDR_HIGH)
46f3e385 313#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
debb7354 314
4c78d4a6
BB
315#ifdef CONFIG_PHYS_64BIT
316/*
46f3e385 317 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
4c78d4a6
BB
318 * This will increase the amount of PCI address space available for
319 * for mapping RAM.
320 */
46f3e385 321#define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
4c78d4a6 322#else
46f3e385
KG
323#define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
324 + CONFIG_SYS_PCIE1_MEM_SIZE)
4c78d4a6 325#endif
46f3e385
KG
326#define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
327 + CONFIG_SYS_PCIE1_MEM_SIZE)
1605cc9e
BB
328#define CONFIG_SYS_PCIE2_MEM_PHYS_LOW (CONFIG_SYS_PCIE1_MEM_PHYS_LOW \
329 + CONFIG_SYS_PCIE1_MEM_SIZE)
330#define CONFIG_SYS_PCIE2_MEM_PHYS_HIGH CONFIG_SYS_PCIE1_MEM_PHYS_HIGH
46f3e385
KG
331#define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
332 + CONFIG_SYS_PCIE1_MEM_SIZE)
333#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
334#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
335#define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
336 + CONFIG_SYS_PCIE1_IO_SIZE)
1605cc9e
BB
337#define CONFIG_SYS_PCIE2_IO_PHYS_LOW (CONFIG_SYS_PCIE1_IO_PHYS_LOW \
338 + CONFIG_SYS_PCIE1_IO_SIZE)
46f3e385
KG
339#define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
340 + CONFIG_SYS_PCIE1_IO_SIZE)
341#define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
debb7354 342
debb7354
JL
343#if defined(CONFIG_PCI)
344
53677ef1 345#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
debb7354 346
debb7354
JL
347#undef CONFIG_EEPRO100
348#undef CONFIG_TULIP
349
a81d1c0b
ZW
350/************************************************************
351 * USB support
352 ************************************************************/
53677ef1 353#define CONFIG_PCI_OHCI 1
a81d1c0b 354#define CONFIG_USB_OHCI_NEW 1
6d0f6bcf
JCPV
355#define CONFIG_SYS_USB_EVENT_POLL 1
356#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
357#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
358#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
a81d1c0b 359
0f460a1e 360/*PCIE video card used*/
46f3e385 361#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
0f460a1e
JJ
362
363/*PCI video card used*/
46f3e385 364/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
0f460a1e
JJ
365
366/* video */
0f460a1e
JJ
367
368#if defined(CONFIG_VIDEO)
369#define CONFIG_BIOSEMU
0f460a1e
JJ
370#define CONFIG_ATI_RADEON_FB
371#define CONFIG_VIDEO_LOGO
46f3e385 372#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
0f460a1e
JJ
373#endif
374
debb7354 375#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
debb7354 376
dabf9ef8
JZ
377#define CONFIG_SCSI_AHCI
378
379#ifdef CONFIG_SCSI_AHCI
344ca0b4 380#define CONFIG_LIBATA
dabf9ef8 381#define CONFIG_SATA_ULI5288
6d0f6bcf
JCPV
382#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
383#define CONFIG_SYS_SCSI_MAX_LUN 1
384#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
385#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
dabf9ef8
JZ
386#endif
387
debb7354
JL
388#endif /* CONFIG_PCI */
389
debb7354
JL
390#if defined(CONFIG_TSEC_ENET)
391
debb7354
JL
392#define CONFIG_MII 1 /* MII PHY management */
393
53677ef1
WD
394#define CONFIG_TSEC1 1
395#define CONFIG_TSEC1_NAME "eTSEC1"
396#define CONFIG_TSEC2 1
397#define CONFIG_TSEC2_NAME "eTSEC2"
398#define CONFIG_TSEC3 1
399#define CONFIG_TSEC3_NAME "eTSEC3"
400#define CONFIG_TSEC4 1
401#define CONFIG_TSEC4_NAME "eTSEC4"
debb7354 402
debb7354
JL
403#define TSEC1_PHY_ADDR 0
404#define TSEC2_PHY_ADDR 1
405#define TSEC3_PHY_ADDR 2
406#define TSEC4_PHY_ADDR 3
407#define TSEC1_PHYIDX 0
408#define TSEC2_PHYIDX 0
409#define TSEC3_PHYIDX 0
410#define TSEC4_PHYIDX 0
3a79013e
AF
411#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
412#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
413#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
414#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
debb7354
JL
415
416#define CONFIG_ETHPRIME "eTSEC1"
417
418#endif /* CONFIG_TSEC_ENET */
419
1605cc9e 420#ifdef CONFIG_PHYS_64BIT
3111d32c
BB
421#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
422#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
423
1605cc9e
BB
424/* Put physical address into the BAT format */
425#define BAT_PHYS_ADDR(low, high) \
426 (low | PHYS_HIGH_TO_BXPN(high) | PHYS_HIGH_TO_BX(high))
427/* Convert high/low pairs to actual 64-bit value */
428#define PAIRED_PHYS_TO_PHYS(low, high) (low | ((u64)high << 32))
429#else
430/* 32-bit systems just ignore the "high" bits */
431#define BAT_PHYS_ADDR(low, high) (low)
432#define PAIRED_PHYS_TO_PHYS(low, high) (low)
433#endif
434
586d1d5a 435/*
c759a01a 436 * BAT0 DDR
debb7354 437 */
6d0f6bcf 438#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
9ff32d8c 439#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
debb7354 440
586d1d5a 441/*
c759a01a 442 * BAT1 LBC (PIXIS/CF)
af5d100e 443 */
1605cc9e
BB
444#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
445 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c
BB
446 | BATL_PP_RW | BATL_CACHEINHIBIT | \
447 BATL_GUARDEDSTORAGE)
c759a01a
BB
448#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
449 | BATU_VS | BATU_VP)
1605cc9e
BB
450#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS_LOW, \
451 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c 452 | BATL_PP_RW | BATL_MEMCOHERENCE)
c759a01a 453#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
af5d100e
BB
454
455/* if CONFIG_PCI:
46f3e385 456 * BAT2 PCIE1 and PCIE1 MEM
af5d100e 457 * if CONFIG_RIO
c759a01a 458 * BAT2 Rapidio Memory
debb7354 459 */
af5d100e 460#ifdef CONFIG_PCI
842033e6 461#define CONFIG_PCI_INDIRECT_BRIDGE
1605cc9e
BB
462#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
463 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
3111d32c
BB
464 | BATL_PP_RW | BATL_CACHEINHIBIT \
465 | BATL_GUARDEDSTORAGE)
46f3e385 466#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
af5d100e 467 | BATU_VS | BATU_VP)
1605cc9e
BB
468#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS_LOW, \
469 CONFIG_SYS_PCIE1_MEM_PHYS_HIGH) \
3111d32c 470 | BATL_PP_RW | BATL_CACHEINHIBIT)
af5d100e
BB
471#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
472#else /* CONFIG_RIO */
1605cc9e
BB
473#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
474 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
3111d32c
BB
475 | BATL_PP_RW | BATL_CACHEINHIBIT | \
476 BATL_GUARDEDSTORAGE)
1b77ca8a 477#define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
3111d32c 478 | BATU_VS | BATU_VP)
1605cc9e
BB
479#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS_LOW, \
480 CONFIG_SYS_SRIO1_MEM_PHYS_HIGH) \
3111d32c 481 | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 482#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
af5d100e 483#endif
debb7354 484
586d1d5a 485/*
c759a01a 486 * BAT3 CCSR Space
debb7354 487 */
1605cc9e
BB
488#define CONFIG_SYS_DBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
489 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
3111d32c
BB
490 | BATL_PP_RW | BATL_CACHEINHIBIT \
491 | BATL_GUARDEDSTORAGE)
c759a01a
BB
492#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
493 | BATU_VP)
1605cc9e
BB
494#define CONFIG_SYS_IBAT3L (BAT_PHYS_ADDR(CONFIG_SYS_CCSRBAR_PHYS_LOW, \
495 CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
3111d32c 496 | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 497#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
debb7354 498
3111d32c
BB
499#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
500#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
501 | BATL_PP_RW | BATL_CACHEINHIBIT \
502 | BATL_GUARDEDSTORAGE)
503#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
504 | BATU_BL_1M | BATU_VS | BATU_VP)
505#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
506 | BATL_PP_RW | BATL_CACHEINHIBIT)
507#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
508#endif
509
586d1d5a 510/*
46f3e385 511 * BAT4 PCIE1_IO and PCIE2_IO
debb7354 512 */
1605cc9e
BB
513#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
514 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c
BB
515 | BATL_PP_RW | BATL_CACHEINHIBIT \
516 | BATL_GUARDEDSTORAGE)
46f3e385 517#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
c759a01a 518 | BATU_VS | BATU_VP)
1605cc9e
BB
519#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS_LOW, \
520 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c 521 | BATL_PP_RW | BATL_CACHEINHIBIT)
6d0f6bcf 522#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
debb7354 523
586d1d5a 524/*
c759a01a 525 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
debb7354 526 */
6d0f6bcf
JCPV
527#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
528#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
529#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
530#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
debb7354 531
586d1d5a 532/*
c759a01a 533 * BAT6 FLASH
debb7354 534 */
1605cc9e
BB
535#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
536 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c
BB
537 | BATL_PP_RW | BATL_CACHEINHIBIT \
538 | BATL_GUARDEDSTORAGE)
170deacb
BB
539#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
540 | BATU_VP)
1605cc9e
BB
541#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_LOW, \
542 CONFIG_SYS_PHYS_ADDR_HIGH) \
3111d32c 543 | BATL_PP_RW | BATL_MEMCOHERENCE)
6d0f6bcf 544#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
debb7354 545
bf9a8c34
BB
546/* Map the last 1M of flash where we're running from reset */
547#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
548 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
14d0a02a 549#define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
bf9a8c34
BB
550#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
551 | BATL_MEMCOHERENCE)
552#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
553
c759a01a
BB
554/*
555 * BAT7 FREE - used later for tmp mappings
556 */
6d0f6bcf
JCPV
557#define CONFIG_SYS_DBAT7L 0x00000000
558#define CONFIG_SYS_DBAT7U 0x00000000
559#define CONFIG_SYS_IBAT7L 0x00000000
560#define CONFIG_SYS_IBAT7U 0x00000000
debb7354 561
debb7354
JL
562/*
563 * Environment
564 */
6d0f6bcf 565#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 566 #define CONFIG_ENV_IS_IN_FLASH 1
221fbd22
SW
567 #define CONFIG_ENV_ADDR \
568 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
0e8d1586 569 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
5c9efb36 570#else
6d0f6bcf 571 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
5c9efb36 572#endif
0f2d6602 573#define CONFIG_ENV_SIZE 0x2000
debb7354
JL
574
575#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 576#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
debb7354 577
659e2f67
JL
578/*
579 * BOOTP options
580 */
581#define CONFIG_BOOTP_BOOTFILESIZE
582#define CONFIG_BOOTP_BOOTPATH
583#define CONFIG_BOOTP_GATEWAY
584#define CONFIG_BOOTP_HOSTNAME
585
2f9c19e4
JL
586/*
587 * Command line configuration.
588 */
4f93f8b1 589#define CONFIG_CMD_REGINFO
2f9c19e4 590
2f9c19e4
JL
591#if defined(CONFIG_PCI)
592 #define CONFIG_CMD_PCI
debb7354
JL
593#endif
594
debb7354
JL
595#undef CONFIG_WATCHDOG /* watchdog disabled */
596
597/*
598 * Miscellaneous configurable options
599 */
6d0f6bcf 600#define CONFIG_SYS_LONGHELP /* undef to save memory */
53677ef1 601#define CONFIG_CMDLINE_EDITING /* Command-line editing */
6d0f6bcf 602#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
debb7354 603
2f9c19e4 604#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 605 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
debb7354 606#else
6d0f6bcf 607 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
debb7354
JL
608#endif
609
6d0f6bcf
JCPV
610#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
611#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
612#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
debb7354
JL
613
614/*
615 * For booting Linux, the board info and command line data
616 * have to be in the first 8 MB of memory, since this is
617 * the maximum mapped by the Linux kernel during initialization.
618 */
e1efe43c
SW
619#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
620#define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
debb7354 621
2f9c19e4
JL
622#if defined(CONFIG_CMD_KGDB)
623 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
debb7354
JL
624#endif
625
debb7354
JL
626/*
627 * Environment Configuration
628 */
629
10327dc5 630#define CONFIG_HAS_ETH0 1
5c9efb36
JL
631#define CONFIG_HAS_ETH1 1
632#define CONFIG_HAS_ETH2 1
633#define CONFIG_HAS_ETH3 1
debb7354 634
18b6c8cd 635#define CONFIG_IPADDR 192.168.1.100
debb7354
JL
636
637#define CONFIG_HOSTNAME unknown
8b3637c6 638#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 639#define CONFIG_BOOTFILE "uImage"
32922cdc 640#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
debb7354 641
5c9efb36 642#define CONFIG_SERVERIP 192.168.1.1
18b6c8cd 643#define CONFIG_GATEWAYIP 192.168.1.1
5c9efb36 644#define CONFIG_NETMASK 255.255.255.0
debb7354 645
5c9efb36 646/* default location for tftp and bootm */
e1efe43c 647#define CONFIG_LOADADDR 0x10000000
debb7354 648
53677ef1 649#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
debb7354 650
53677ef1
WD
651#define CONFIG_EXTRA_ENV_SETTINGS \
652 "netdev=eth0\0" \
5368c55d 653 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
53677ef1 654 "tftpflash=tftpboot $loadaddr $uboot; " \
5368c55d
MV
655 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
656 " +$filesize; " \
657 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
658 " +$filesize; " \
659 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
660 " $filesize; " \
661 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
662 " +$filesize; " \
663 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
664 " $filesize\0" \
53677ef1 665 "consoledev=ttyS0\0" \
e1efe43c 666 "ramdiskaddr=0x18000000\0" \
53677ef1 667 "ramdiskfile=your.ramdisk.u-boot\0" \
e1efe43c 668 "fdtaddr=0x17c00000\0" \
53677ef1 669 "fdtfile=mpc8641_hpcn.dtb\0" \
3111d32c
BB
670 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
671 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
53677ef1
WD
672 "maxcpus=2"
673
53677ef1
WD
674#define CONFIG_NFSBOOTCOMMAND \
675 "setenv bootargs root=/dev/nfs rw " \
676 "nfsroot=$serverip:$rootpath " \
677 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
678 "console=$consoledev,$baudrate $othbootargs;" \
679 "tftp $loadaddr $bootfile;" \
680 "tftp $fdtaddr $fdtfile;" \
681 "bootm $loadaddr - $fdtaddr"
682
683#define CONFIG_RAMBOOTCOMMAND \
684 "setenv bootargs root=/dev/ram rw " \
685 "console=$consoledev,$baudrate $othbootargs;" \
686 "tftp $ramdiskaddr $ramdiskfile;" \
687 "tftp $loadaddr $bootfile;" \
688 "tftp $fdtaddr $fdtfile;" \
689 "bootm $loadaddr $ramdiskaddr $fdtaddr"
debb7354
JL
690
691#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
692
693#endif /* __CONFIG_H */