]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/P1022DS.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / P1022DS.h
CommitLineData
c59e1b4d 1/*
3d7506fa 2 * Copyright 2010-2012 Freescale Semiconductor, Inc.
c59e1b4d
TT
3 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
c59e1b4d
TT
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
af253608 14#ifdef CONFIG_SDCARD
7c8eea59
YZ
15#define CONFIG_SPL_MMC_MINIMAL
16#define CONFIG_SPL_FLUSH_IMAGE
17#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
7c8eea59
YZ
18#define CONFIG_SYS_TEXT_BASE 0x11001000
19#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
20#define CONFIG_SPL_PAD_TO 0x20000
21#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 22#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
7c8eea59
YZ
23#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
24#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
ee4d6511 25#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
7c8eea59
YZ
26#define CONFIG_SYS_MPC85XX_NO_RESETVEC
27#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
28#define CONFIG_SPL_MMC_BOOT
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_COMMON_INIT_DDR
31#endif
af253608
MM
32#endif
33
34#ifdef CONFIG_SPIFLASH
382ce7e9
YZ
35#define CONFIG_SPL_SPI_FLASH_MINIMAL
36#define CONFIG_SPL_FLUSH_IMAGE
37#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
382ce7e9
YZ
38#define CONFIG_SYS_TEXT_BASE 0x11001000
39#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
40#define CONFIG_SPL_PAD_TO 0x20000
41#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 42#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
382ce7e9
YZ
43#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
44#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
ee4d6511 45#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
382ce7e9
YZ
46#define CONFIG_SYS_MPC85XX_NO_RESETVEC
47#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
48#define CONFIG_SPL_SPI_BOOT
49#ifdef CONFIG_SPL_BUILD
50#define CONFIG_SPL_COMMON_INIT_DDR
51#endif
af253608
MM
52#endif
53
f45210d6 54#define CONFIG_NAND_FSL_ELBC
9407c3fc
YS
55#define CONFIG_SYS_NAND_MAX_ECCPOS 56
56#define CONFIG_SYS_NAND_MAX_OOBFREE 5
f45210d6
MM
57
58#ifdef CONFIG_NAND
5d97fe2a
YZ
59#ifdef CONFIG_TPL_BUILD
60#define CONFIG_SPL_NAND_BOOT
61#define CONFIG_SPL_FLUSH_IMAGE
989e1ced 62#define CONFIG_SPL_NAND_INIT
5d97fe2a
YZ
63#define CONFIG_SPL_COMMON_INIT_DDR
64#define CONFIG_SPL_MAX_SIZE (128 << 10)
65#define CONFIG_SPL_TEXT_BASE 0xf8f81000
66#define CONFIG_SYS_MPC85XX_NO_RESETVEC
e222b1f3 67#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
5d97fe2a
YZ
68#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
69#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
70#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
71#elif defined(CONFIG_SPL_BUILD)
f45210d6 72#define CONFIG_SPL_INIT_MINIMAL
f45210d6 73#define CONFIG_SPL_FLUSH_IMAGE
5d97fe2a
YZ
74#define CONFIG_SPL_TEXT_BASE 0xff800000
75#define CONFIG_SPL_MAX_SIZE 4096
76#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
77#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
78#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
79#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
80#endif
81#define CONFIG_SPL_PAD_TO 0x20000
82#define CONFIG_TPL_PAD_TO 0x20000
83#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
84#define CONFIG_SYS_TEXT_BASE 0x11001000
85#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
f45210d6
MM
86#endif
87
c59e1b4d 88/* High Level Configuration Options */
c59e1b4d
TT
89#define CONFIG_MP /* support multiple processors */
90
2ae18241 91#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 92#define CONFIG_SYS_TEXT_BASE 0xeff40000
2ae18241
WD
93#endif
94
7a577fda
KG
95#ifndef CONFIG_RESET_VECTOR_ADDRESS
96#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
97#endif
98
c59e1b4d 99#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
b38eaec5
RD
100#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
101#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
102#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
c59e1b4d
TT
103#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
104#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
105#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
106
c59e1b4d 107#define CONFIG_ENABLE_36BIT_PHYS
babb348c
TT
108
109#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
110#define CONFIG_ADDR_MAP
111#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
9899ac19 112#endif
c59e1b4d 113
c59e1b4d
TT
114#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
115#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
116#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
117
118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_L2_CACHE
122#define CONFIG_BTB
123
124#define CONFIG_SYS_MEMTEST_START 0x00000000
125#define CONFIG_SYS_MEMTEST_END 0x7fffffff
126
e46fedfe
TT
127#define CONFIG_SYS_CCSRBAR 0xffe00000
128#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
c59e1b4d 129
f45210d6
MM
130/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
131 SPL code*/
132#ifdef CONFIG_SPL_BUILD
133#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
134#endif
135
c59e1b4d
TT
136/* DDR Setup */
137#define CONFIG_DDR_SPD
138#define CONFIG_VERY_BIG_RAM
c59e1b4d
TT
139
140#ifdef CONFIG_DDR_ECC
141#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
142#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
143#endif
144
145#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
146#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
147
c59e1b4d
TT
148#define CONFIG_DIMM_SLOTS_PER_CTLR 1
149#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
150
151/* I2C addresses of SPD EEPROMs */
152#define CONFIG_SYS_SPD_BUS_NUM 1
c39f44dc 153#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
c59e1b4d 154
f45210d6
MM
155/* These are used when DDR doesn't use SPD. */
156#define CONFIG_SYS_SDRAM_SIZE 2048
157#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
158#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
159#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
160#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
161#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
162#define CONFIG_SYS_DDR_TIMING_3 0x00010000
163#define CONFIG_SYS_DDR_TIMING_0 0x40110104
164#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
165#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
166#define CONFIG_SYS_DDR_MODE_1 0x00441221
167#define CONFIG_SYS_DDR_MODE_2 0x00000000
168#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
169#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
170#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
171#define CONFIG_SYS_DDR_CONTROL 0xc7000008
172#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
173#define CONFIG_SYS_DDR_TIMING_4 0x00220001
174#define CONFIG_SYS_DDR_TIMING_5 0x02401400
175#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
176#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
177
c59e1b4d
TT
178/*
179 * Memory map
180 *
181 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
182 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
183 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
184 *
185 * Localbus cacheable (TBD)
186 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
187 *
188 * Localbus non-cacheable
189 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
190 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
f45210d6 191 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
c59e1b4d
TT
192 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
193 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
194 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
195 */
196
197/*
198 * Local Bus Definitions
199 */
f45210d6 200#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
9899ac19 201#ifdef CONFIG_PHYS_64BIT
f45210d6 202#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
9899ac19
JY
203#else
204#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
205#endif
c59e1b4d
TT
206
207#define CONFIG_FLASH_BR_PRELIM \
f45210d6 208 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
c59e1b4d
TT
209#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
210
f45210d6
MM
211#ifdef CONFIG_NAND
212#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
213#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
214#else
c59e1b4d
TT
215#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
216#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
f45210d6 217#endif
c59e1b4d 218
f45210d6 219#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
c59e1b4d
TT
220#define CONFIG_SYS_FLASH_QUIET_TEST
221#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
222
f45210d6 223#define CONFIG_SYS_MAX_FLASH_BANKS 1
c59e1b4d
TT
224#define CONFIG_SYS_MAX_FLASH_SECT 1024
225
f45210d6
MM
226#ifndef CONFIG_SYS_MONITOR_BASE
227#ifdef CONFIG_SPL_BUILD
228#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
229#else
14d0a02a 230#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
f45210d6
MM
231#endif
232#endif
c59e1b4d
TT
233
234#define CONFIG_FLASH_CFI_DRIVER
235#define CONFIG_SYS_FLASH_CFI
236#define CONFIG_SYS_FLASH_EMPTY_INFO
237
f45210d6
MM
238/* Nand Flash */
239#if defined(CONFIG_NAND_FSL_ELBC)
240#define CONFIG_SYS_NAND_BASE 0xff800000
241#ifdef CONFIG_PHYS_64BIT
242#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
243#else
244#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
245#endif
246
5d97fe2a 247#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
f45210d6 248#define CONFIG_SYS_MAX_NAND_DEVICE 1
f45210d6 249#define CONFIG_CMD_NAND 1
5d97fe2a 250#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
f45210d6
MM
251#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
252
253/* NAND flash config */
254#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
255 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
256 | BR_PS_8 /* Port Size = 8 bit */ \
257 | BR_MS_FCM /* MSEL = FCM */ \
258 | BR_V) /* valid */
259#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
260 | OR_FCM_PGS /* Large Page*/ \
261 | OR_FCM_CSCT \
262 | OR_FCM_CST \
263 | OR_FCM_CHT \
264 | OR_FCM_SCY_1 \
265 | OR_FCM_TRLX \
266 | OR_FCM_EHTR)
267#ifdef CONFIG_NAND
268#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
269#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
270#else
271#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
272#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
273#endif
274
275#endif /* CONFIG_NAND_FSL_ELBC */
276
c59e1b4d
TT
277#define CONFIG_BOARD_EARLY_INIT_R
278#define CONFIG_MISC_INIT_R
a2d12f88 279#define CONFIG_HWCONFIG
c59e1b4d
TT
280
281#define CONFIG_FSL_NGPIXIS
282#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
9899ac19 283#ifdef CONFIG_PHYS_64BIT
c59e1b4d 284#define PIXIS_BASE_PHYS 0xfffdf0000ull
9899ac19
JY
285#else
286#define PIXIS_BASE_PHYS PIXIS_BASE
287#endif
c59e1b4d
TT
288
289#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
290#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
291
292#define PIXIS_LBMAP_SWITCH 7
2906845a 293#define PIXIS_LBMAP_MASK 0xF0
c59e1b4d 294#define PIXIS_LBMAP_ALTBANK 0x20
f45210d6
MM
295#define PIXIS_SPD 0x07
296#define PIXIS_SPD_SYSCLK_MASK 0x07
9b6e9d1c
JY
297#define PIXIS_ELBC_SPI_MASK 0xc0
298#define PIXIS_SPI 0x80
c59e1b4d
TT
299
300#define CONFIG_SYS_INIT_RAM_LOCK
301#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 302#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
c59e1b4d 303
c59e1b4d 304#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 305 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
c59e1b4d
TT
306#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
307
9307cbab 308#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
07b5edc2 309#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
c59e1b4d 310
7c8eea59
YZ
311/*
312 * Config the L2 Cache as L2 SRAM
313*/
314#if defined(CONFIG_SPL_BUILD)
382ce7e9 315#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
7c8eea59
YZ
316#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
317#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
318#define CONFIG_SYS_L2_SIZE (256 << 10)
319#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
320#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
27585bd3 321#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
7c8eea59 322#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
27585bd3
YZ
323#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
324#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
7c8eea59 325#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5d97fe2a
YZ
326#elif defined(CONFIG_NAND)
327#ifdef CONFIG_TPL_BUILD
328#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
329#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
330#define CONFIG_SYS_L2_SIZE (256 << 10)
331#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
332#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
333#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
334#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
335#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
336#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
337#else
338#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
339#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
340#define CONFIG_SYS_L2_SIZE (256 << 10)
341#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
342#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
343#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
344#endif
7c8eea59
YZ
345#endif
346#endif
347
c59e1b4d
TT
348/*
349 * Serial Port
350 */
351#define CONFIG_CONS_INDEX 1
c59e1b4d
TT
352#define CONFIG_SYS_NS16550_SERIAL
353#define CONFIG_SYS_NS16550_REG_SIZE 1
354#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
7c8eea59 355#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
f45210d6
MM
356#define CONFIG_NS16550_MIN_FUNCTIONS
357#endif
c59e1b4d
TT
358
359#define CONFIG_SYS_BAUDRATE_TABLE \
360 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
361
362#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
363#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
364
c59e1b4d 365/* Video */
ba8e76bd 366
d5e01e49
TT
367#ifdef CONFIG_FSL_DIU_FB
368#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
d5e01e49 369#define CONFIG_CMD_BMP
d5e01e49
TT
370#define CONFIG_VIDEO_LOGO
371#define CONFIG_VIDEO_BMP_LOGO
55b05237
TT
372#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
373/*
374 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
375 * disable empty flash sector detection, which is I/O-intensive.
376 */
377#undef CONFIG_SYS_FLASH_EMPTY_INFO
c59e1b4d
TT
378#endif
379
ba8e76bd 380#ifndef CONFIG_FSL_DIU_FB
218a758f
JY
381#endif
382
383#ifdef CONFIG_ATI
384#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
218a758f 385#define CONFIG_BIOSEMU
218a758f
JY
386#define CONFIG_ATI_RADEON_FB
387#define CONFIG_VIDEO_LOGO
388#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
218a758f
JY
389#endif
390
c59e1b4d 391/* I2C */
00f792e0
HS
392#define CONFIG_SYS_I2C
393#define CONFIG_SYS_I2C_FSL
394#define CONFIG_SYS_FSL_I2C_SPEED 400000
395#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
396#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
397#define CONFIG_SYS_FSL_I2C2_SPEED 400000
398#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
399#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
c59e1b4d 400#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
c59e1b4d
TT
401
402/*
403 * I2C2 EEPROM
404 */
405#define CONFIG_ID_EEPROM
406#define CONFIG_SYS_I2C_EEPROM_NXID
407#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
408#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
409#define CONFIG_SYS_EEPROM_BUS_NUM 1
410
9b6e9d1c
JY
411/*
412 * eSPI - Enhanced SPI
413 */
9b6e9d1c
JY
414
415#define CONFIG_HARD_SPI
9b6e9d1c 416
9b6e9d1c
JY
417#define CONFIG_SF_DEFAULT_SPEED 10000000
418#define CONFIG_SF_DEFAULT_MODE 0
419
c59e1b4d
TT
420/*
421 * General PCI
422 * Memory space is mapped 1-1, but I/O space must start from 0.
423 */
424
425/* controller 1, Slot 2, tgtid 1, Base address a000 */
426#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
9899ac19 427#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
428#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
429#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
9899ac19
JY
430#else
431#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
432#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
433#endif
c59e1b4d
TT
434#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
435#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
436#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
9899ac19 437#ifdef CONFIG_PHYS_64BIT
c59e1b4d 438#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
9899ac19
JY
439#else
440#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
441#endif
c59e1b4d
TT
442#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
443
444/* controller 2, direct to uli, tgtid 2, Base address 9000 */
445#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
9899ac19 446#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
447#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
448#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
9899ac19
JY
449#else
450#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
451#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
452#endif
c59e1b4d
TT
453#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
454#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
455#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
9899ac19 456#ifdef CONFIG_PHYS_64BIT
c59e1b4d 457#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
9899ac19
JY
458#else
459#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
460#endif
c59e1b4d
TT
461#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
462
463/* controller 3, Slot 1, tgtid 3, Base address b000 */
464#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
9899ac19 465#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
466#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
467#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
9899ac19
JY
468#else
469#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
470#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
471#endif
c59e1b4d
TT
472#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
473#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
474#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
9899ac19 475#ifdef CONFIG_PHYS_64BIT
c59e1b4d 476#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
9899ac19
JY
477#else
478#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
479#endif
c59e1b4d
TT
480#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
481
482#ifdef CONFIG_PCI
842033e6 483#define CONFIG_PCI_INDIRECT_BRIDGE
c59e1b4d
TT
484#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
485#endif
486
487/* SATA */
488#define CONFIG_LIBATA
489#define CONFIG_FSL_SATA
9760b274 490#define CONFIG_FSL_SATA_V2
c59e1b4d
TT
491
492#define CONFIG_SYS_SATA_MAX_DEVICE 2
493#define CONFIG_SATA1
494#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
495#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
496#define CONFIG_SATA2
497#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
498#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
499
500#ifdef CONFIG_FSL_SATA
501#define CONFIG_LBA48
502#define CONFIG_CMD_SATA
503#define CONFIG_DOS_PARTITION
c59e1b4d
TT
504#endif
505
c59e1b4d 506#ifdef CONFIG_MMC
c59e1b4d
TT
507#define CONFIG_FSL_ESDHC
508#define CONFIG_GENERIC_MMC
509#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
510#endif
511
512#if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
c59e1b4d
TT
513#define CONFIG_DOS_PARTITION
514#endif
515
516#define CONFIG_TSEC_ENET
517#ifdef CONFIG_TSEC_ENET
518
519#define CONFIG_TSECV2
c59e1b4d
TT
520
521#define CONFIG_MII /* MII PHY management */
522#define CONFIG_TSEC1 1
523#define CONFIG_TSEC1_NAME "eTSEC1"
524#define CONFIG_TSEC2 1
525#define CONFIG_TSEC2_NAME "eTSEC2"
526
527#define TSEC1_PHY_ADDR 1
528#define TSEC2_PHY_ADDR 2
529
530#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
531#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
532
533#define TSEC1_PHYIDX 0
534#define TSEC2_PHYIDX 0
535
536#define CONFIG_ETHPRIME "eTSEC1"
537
538#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
539#endif
540
94b383e7
YL
541/*
542 * Dynamic MTD Partition support with mtdparts
543 */
544#define CONFIG_MTD_DEVICE
545#define CONFIG_MTD_PARTITIONS
546#define CONFIG_CMD_MTDPARTS
547#define CONFIG_FLASH_CFI_MTD
548#ifdef CONFIG_PHYS_64BIT
549#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
550#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
551 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
552 "512k(dtb),768k(u-boot)"
553#else
554#define MTDIDS_DEFAULT "nor0=e8000000.nor"
555#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
556 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
557 "512k(dtb),768k(u-boot)"
558#endif
559
c59e1b4d
TT
560/*
561 * Environment
562 */
382ce7e9 563#ifdef CONFIG_SPIFLASH
af253608
MM
564#define CONFIG_ENV_IS_IN_SPI_FLASH
565#define CONFIG_ENV_SPI_BUS 0
566#define CONFIG_ENV_SPI_CS 0
567#define CONFIG_ENV_SPI_MAX_HZ 10000000
568#define CONFIG_ENV_SPI_MODE 0
569#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
570#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
571#define CONFIG_ENV_SECT_SIZE 0x10000
7c8eea59 572#elif defined(CONFIG_SDCARD)
af253608 573#define CONFIG_ENV_IS_IN_MMC
7c8eea59 574#define CONFIG_FSL_FIXED_MMC_LOCATION
af253608
MM
575#define CONFIG_ENV_SIZE 0x2000
576#define CONFIG_SYS_MMC_ENV_DEV 0
f45210d6 577#elif defined(CONFIG_NAND)
5d97fe2a
YZ
578#ifdef CONFIG_TPL_BUILD
579#define CONFIG_ENV_SIZE 0x2000
580#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
581#else
af253608 582#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
5d97fe2a
YZ
583#endif
584#define CONFIG_ENV_IS_IN_NAND
585#define CONFIG_ENV_OFFSET (1024 * 1024)
af253608 586#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
f45210d6 587#elif defined(CONFIG_SYS_RAMBOOT)
af253608
MM
588#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
589#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
590#define CONFIG_ENV_SIZE 0x2000
af253608 591#else
c59e1b4d 592#define CONFIG_ENV_IS_IN_FLASH
af253608 593#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
c59e1b4d 594#define CONFIG_ENV_SIZE 0x2000
af253608
MM
595#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
596#endif
c59e1b4d
TT
597
598#define CONFIG_LOADS_ECHO
599#define CONFIG_SYS_LOADS_BAUD_CHANGE
600
601/*
602 * Command line configuration.
603 */
79ee3448 604#define CONFIG_CMD_ERRATA
c59e1b4d 605#define CONFIG_CMD_IRQ
b8339e2b 606#define CONFIG_CMD_REGINFO
c59e1b4d
TT
607
608#ifdef CONFIG_PCI
609#define CONFIG_CMD_PCI
c59e1b4d
TT
610#endif
611
612/*
613 * USB
614 */
3d7506fa 615#define CONFIG_HAS_FSL_DR_USB
616#ifdef CONFIG_HAS_FSL_DR_USB
c59e1b4d
TT
617#define CONFIG_USB_EHCI
618
619#ifdef CONFIG_USB_EHCI
c59e1b4d
TT
620#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
621#define CONFIG_USB_EHCI_FSL
c59e1b4d 622#endif
3d7506fa 623#endif
c59e1b4d
TT
624
625/*
626 * Miscellaneous configurable options
627 */
628#define CONFIG_SYS_LONGHELP /* undef to save memory */
629#define CONFIG_CMDLINE_EDITING /* Command-line editing */
5be58f5f 630#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
c59e1b4d 631#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c59e1b4d
TT
632#ifdef CONFIG_CMD_KGDB
633#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
634#else
635#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
636#endif
637/* Print Buffer Size */
638#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
639#define CONFIG_SYS_MAXARGS 16
640#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
c59e1b4d
TT
641
642/*
643 * For booting Linux, the board info and command line data
a832ac41 644 * have to be in the first 64 MB of memory, since this is
c59e1b4d
TT
645 * the maximum mapped by the Linux kernel during initialization.
646 */
a832ac41
KG
647#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
648#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
c59e1b4d 649
c59e1b4d
TT
650#ifdef CONFIG_CMD_KGDB
651#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c59e1b4d
TT
652#endif
653
654/*
655 * Environment Configuration
656 */
657
658#define CONFIG_HOSTNAME p1022ds
8b3637c6 659#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 660#define CONFIG_BOOTFILE "uImage"
c59e1b4d
TT
661#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
662
663#define CONFIG_LOADADDR 1000000
664
c59e1b4d
TT
665
666#define CONFIG_BAUDRATE 115200
667
84e34b65
TT
668#define CONFIG_EXTRA_ENV_SETTINGS \
669 "netdev=eth0\0" \
5368c55d
MV
670 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
671 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
84e34b65
TT
672 "tftpflash=tftpboot $loadaddr $uboot && " \
673 "protect off $ubootaddr +$filesize && " \
674 "erase $ubootaddr +$filesize && " \
675 "cp.b $loadaddr $ubootaddr $filesize && " \
676 "protect on $ubootaddr +$filesize && " \
677 "cmp.b $loadaddr $ubootaddr $filesize\0" \
678 "consoledev=ttyS0\0" \
679 "ramdiskaddr=2000000\0" \
680 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 681 "fdtaddr=1e00000\0" \
84e34b65
TT
682 "fdtfile=p1022ds.dtb\0" \
683 "bdev=sda3\0" \
ba8e76bd 684 "hwconfig=esdhc;audclk:12\0"
c59e1b4d
TT
685
686#define CONFIG_HDBOOT \
687 "setenv bootargs root=/dev/$bdev rw " \
84e34b65 688 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
689 "tftp $loadaddr $bootfile;" \
690 "tftp $fdtaddr $fdtfile;" \
691 "bootm $loadaddr - $fdtaddr"
692
693#define CONFIG_NFSBOOTCOMMAND \
694 "setenv bootargs root=/dev/nfs rw " \
695 "nfsroot=$serverip:$rootpath " \
696 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
84e34b65 697 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
698 "tftp $loadaddr $bootfile;" \
699 "tftp $fdtaddr $fdtfile;" \
700 "bootm $loadaddr - $fdtaddr"
701
702#define CONFIG_RAMBOOTCOMMAND \
703 "setenv bootargs root=/dev/ram rw " \
84e34b65 704 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
705 "tftp $ramdiskaddr $ramdiskfile;" \
706 "tftp $loadaddr $bootfile;" \
707 "tftp $fdtaddr $fdtfile;" \
708 "bootm $loadaddr $ramdiskaddr $fdtaddr"
709
710#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
711
712#endif