]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/P1022DS.h
Merge git://git.denx.de/u-boot-mmc
[people/ms/u-boot.git] / include / configs / P1022DS.h
CommitLineData
c59e1b4d 1/*
3d7506fa 2 * Copyright 2010-2012 Freescale Semiconductor, Inc.
c59e1b4d
TT
3 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
c59e1b4d
TT
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
af253608 14#ifdef CONFIG_SDCARD
7c8eea59
YZ
15#define CONFIG_SPL_FLUSH_IMAGE
16#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
7c8eea59 17#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
18#define CONFIG_SPL_PAD_TO 0x20000
19#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 20#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
7c8eea59
YZ
21#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
22#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
ee4d6511 23#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
7c8eea59
YZ
24#define CONFIG_SYS_MPC85XX_NO_RESETVEC
25#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
26#define CONFIG_SPL_MMC_BOOT
27#ifdef CONFIG_SPL_BUILD
28#define CONFIG_SPL_COMMON_INIT_DDR
29#endif
af253608
MM
30#endif
31
32#ifdef CONFIG_SPIFLASH
382ce7e9
YZ
33#define CONFIG_SPL_SPI_FLASH_MINIMAL
34#define CONFIG_SPL_FLUSH_IMAGE
35#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
382ce7e9 36#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
37#define CONFIG_SPL_PAD_TO 0x20000
38#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 39#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
382ce7e9
YZ
40#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
41#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
ee4d6511 42#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
382ce7e9
YZ
43#define CONFIG_SYS_MPC85XX_NO_RESETVEC
44#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
45#define CONFIG_SPL_SPI_BOOT
46#ifdef CONFIG_SPL_BUILD
47#define CONFIG_SPL_COMMON_INIT_DDR
48#endif
af253608
MM
49#endif
50
f45210d6 51#define CONFIG_NAND_FSL_ELBC
9407c3fc
YS
52#define CONFIG_SYS_NAND_MAX_ECCPOS 56
53#define CONFIG_SYS_NAND_MAX_OOBFREE 5
f45210d6
MM
54
55#ifdef CONFIG_NAND
5d97fe2a
YZ
56#ifdef CONFIG_TPL_BUILD
57#define CONFIG_SPL_NAND_BOOT
58#define CONFIG_SPL_FLUSH_IMAGE
989e1ced 59#define CONFIG_SPL_NAND_INIT
5d97fe2a
YZ
60#define CONFIG_SPL_COMMON_INIT_DDR
61#define CONFIG_SPL_MAX_SIZE (128 << 10)
62#define CONFIG_SPL_TEXT_BASE 0xf8f81000
63#define CONFIG_SYS_MPC85XX_NO_RESETVEC
e222b1f3 64#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
5d97fe2a
YZ
65#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
66#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
67#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
68#elif defined(CONFIG_SPL_BUILD)
f45210d6 69#define CONFIG_SPL_INIT_MINIMAL
f45210d6 70#define CONFIG_SPL_FLUSH_IMAGE
5d97fe2a
YZ
71#define CONFIG_SPL_TEXT_BASE 0xff800000
72#define CONFIG_SPL_MAX_SIZE 4096
73#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
74#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
75#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
76#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
77#endif
78#define CONFIG_SPL_PAD_TO 0x20000
79#define CONFIG_TPL_PAD_TO 0x20000
80#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
5d97fe2a 81#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
f45210d6
MM
82#endif
83
c59e1b4d 84/* High Level Configuration Options */
c59e1b4d
TT
85#define CONFIG_MP /* support multiple processors */
86
7a577fda
KG
87#ifndef CONFIG_RESET_VECTOR_ADDRESS
88#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
89#endif
90
b38eaec5
RD
91#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
92#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
93#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
c59e1b4d
TT
94#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
95#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
96#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
97
c59e1b4d 98#define CONFIG_ENABLE_36BIT_PHYS
babb348c
TT
99
100#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
101#define CONFIG_ADDR_MAP
102#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
9899ac19 103#endif
c59e1b4d 104
c59e1b4d
TT
105#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
106#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
107#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
108
109/*
110 * These can be toggled for performance analysis, otherwise use default.
111 */
112#define CONFIG_L2_CACHE
113#define CONFIG_BTB
114
115#define CONFIG_SYS_MEMTEST_START 0x00000000
116#define CONFIG_SYS_MEMTEST_END 0x7fffffff
117
e46fedfe
TT
118#define CONFIG_SYS_CCSRBAR 0xffe00000
119#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
c59e1b4d 120
f45210d6
MM
121/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
122 SPL code*/
123#ifdef CONFIG_SPL_BUILD
124#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
125#endif
126
c59e1b4d
TT
127/* DDR Setup */
128#define CONFIG_DDR_SPD
129#define CONFIG_VERY_BIG_RAM
c59e1b4d
TT
130
131#ifdef CONFIG_DDR_ECC
132#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
133#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
134#endif
135
136#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
137#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
138
c59e1b4d
TT
139#define CONFIG_DIMM_SLOTS_PER_CTLR 1
140#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
141
142/* I2C addresses of SPD EEPROMs */
143#define CONFIG_SYS_SPD_BUS_NUM 1
c39f44dc 144#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
c59e1b4d 145
f45210d6
MM
146/* These are used when DDR doesn't use SPD. */
147#define CONFIG_SYS_SDRAM_SIZE 2048
148#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
149#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
150#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
151#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
152#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
153#define CONFIG_SYS_DDR_TIMING_3 0x00010000
154#define CONFIG_SYS_DDR_TIMING_0 0x40110104
155#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
156#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
157#define CONFIG_SYS_DDR_MODE_1 0x00441221
158#define CONFIG_SYS_DDR_MODE_2 0x00000000
159#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
160#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
161#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
162#define CONFIG_SYS_DDR_CONTROL 0xc7000008
163#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
164#define CONFIG_SYS_DDR_TIMING_4 0x00220001
165#define CONFIG_SYS_DDR_TIMING_5 0x02401400
166#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
167#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
168
c59e1b4d
TT
169/*
170 * Memory map
171 *
172 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
173 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
174 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
175 *
176 * Localbus cacheable (TBD)
177 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
178 *
179 * Localbus non-cacheable
180 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
181 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
f45210d6 182 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
c59e1b4d
TT
183 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
184 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
185 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
186 */
187
188/*
189 * Local Bus Definitions
190 */
f45210d6 191#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
9899ac19 192#ifdef CONFIG_PHYS_64BIT
f45210d6 193#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
9899ac19
JY
194#else
195#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
196#endif
c59e1b4d
TT
197
198#define CONFIG_FLASH_BR_PRELIM \
f45210d6 199 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
c59e1b4d
TT
200#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
201
f45210d6
MM
202#ifdef CONFIG_NAND
203#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
204#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
205#else
c59e1b4d
TT
206#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
207#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
f45210d6 208#endif
c59e1b4d 209
f45210d6 210#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
c59e1b4d
TT
211#define CONFIG_SYS_FLASH_QUIET_TEST
212#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
213
f45210d6 214#define CONFIG_SYS_MAX_FLASH_BANKS 1
c59e1b4d
TT
215#define CONFIG_SYS_MAX_FLASH_SECT 1024
216
f45210d6
MM
217#ifndef CONFIG_SYS_MONITOR_BASE
218#ifdef CONFIG_SPL_BUILD
219#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
220#else
14d0a02a 221#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
f45210d6
MM
222#endif
223#endif
c59e1b4d
TT
224
225#define CONFIG_FLASH_CFI_DRIVER
226#define CONFIG_SYS_FLASH_CFI
227#define CONFIG_SYS_FLASH_EMPTY_INFO
228
f45210d6
MM
229/* Nand Flash */
230#if defined(CONFIG_NAND_FSL_ELBC)
231#define CONFIG_SYS_NAND_BASE 0xff800000
232#ifdef CONFIG_PHYS_64BIT
233#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
234#else
235#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
236#endif
237
5d97fe2a 238#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
f45210d6 239#define CONFIG_SYS_MAX_NAND_DEVICE 1
5d97fe2a 240#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
f45210d6
MM
241#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
242
243/* NAND flash config */
244#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
245 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
246 | BR_PS_8 /* Port Size = 8 bit */ \
247 | BR_MS_FCM /* MSEL = FCM */ \
248 | BR_V) /* valid */
249#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
250 | OR_FCM_PGS /* Large Page*/ \
251 | OR_FCM_CSCT \
252 | OR_FCM_CST \
253 | OR_FCM_CHT \
254 | OR_FCM_SCY_1 \
255 | OR_FCM_TRLX \
256 | OR_FCM_EHTR)
257#ifdef CONFIG_NAND
258#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
259#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
260#else
261#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
262#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
263#endif
264
265#endif /* CONFIG_NAND_FSL_ELBC */
266
c59e1b4d
TT
267#define CONFIG_BOARD_EARLY_INIT_R
268#define CONFIG_MISC_INIT_R
a2d12f88 269#define CONFIG_HWCONFIG
c59e1b4d
TT
270
271#define CONFIG_FSL_NGPIXIS
272#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
9899ac19 273#ifdef CONFIG_PHYS_64BIT
c59e1b4d 274#define PIXIS_BASE_PHYS 0xfffdf0000ull
9899ac19
JY
275#else
276#define PIXIS_BASE_PHYS PIXIS_BASE
277#endif
c59e1b4d
TT
278
279#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
280#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
281
282#define PIXIS_LBMAP_SWITCH 7
2906845a 283#define PIXIS_LBMAP_MASK 0xF0
c59e1b4d 284#define PIXIS_LBMAP_ALTBANK 0x20
f45210d6
MM
285#define PIXIS_SPD 0x07
286#define PIXIS_SPD_SYSCLK_MASK 0x07
9b6e9d1c
JY
287#define PIXIS_ELBC_SPI_MASK 0xc0
288#define PIXIS_SPI 0x80
c59e1b4d
TT
289
290#define CONFIG_SYS_INIT_RAM_LOCK
291#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 292#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
c59e1b4d 293
c59e1b4d 294#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 295 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
c59e1b4d
TT
296#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
297
9307cbab 298#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
07b5edc2 299#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
c59e1b4d 300
7c8eea59
YZ
301/*
302 * Config the L2 Cache as L2 SRAM
303*/
304#if defined(CONFIG_SPL_BUILD)
382ce7e9 305#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
7c8eea59
YZ
306#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
307#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
308#define CONFIG_SYS_L2_SIZE (256 << 10)
309#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
310#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
27585bd3 311#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
7c8eea59 312#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
27585bd3
YZ
313#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
314#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
7c8eea59 315#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5d97fe2a
YZ
316#elif defined(CONFIG_NAND)
317#ifdef CONFIG_TPL_BUILD
318#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
319#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
320#define CONFIG_SYS_L2_SIZE (256 << 10)
321#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
322#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
323#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
324#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
325#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
326#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
327#else
328#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
329#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
330#define CONFIG_SYS_L2_SIZE (256 << 10)
331#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
332#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
333#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
334#endif
7c8eea59
YZ
335#endif
336#endif
337
c59e1b4d
TT
338/*
339 * Serial Port
340 */
341#define CONFIG_CONS_INDEX 1
c59e1b4d
TT
342#define CONFIG_SYS_NS16550_SERIAL
343#define CONFIG_SYS_NS16550_REG_SIZE 1
344#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
7c8eea59 345#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
f45210d6
MM
346#define CONFIG_NS16550_MIN_FUNCTIONS
347#endif
c59e1b4d
TT
348
349#define CONFIG_SYS_BAUDRATE_TABLE \
350 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
351
352#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
353#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
354
c59e1b4d 355/* Video */
ba8e76bd 356
d5e01e49
TT
357#ifdef CONFIG_FSL_DIU_FB
358#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
d5e01e49
TT
359#define CONFIG_VIDEO_LOGO
360#define CONFIG_VIDEO_BMP_LOGO
55b05237
TT
361#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
362/*
363 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
364 * disable empty flash sector detection, which is I/O-intensive.
365 */
366#undef CONFIG_SYS_FLASH_EMPTY_INFO
c59e1b4d
TT
367#endif
368
ba8e76bd 369#ifndef CONFIG_FSL_DIU_FB
218a758f
JY
370#endif
371
372#ifdef CONFIG_ATI
373#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
218a758f 374#define CONFIG_BIOSEMU
218a758f
JY
375#define CONFIG_ATI_RADEON_FB
376#define CONFIG_VIDEO_LOGO
377#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
218a758f
JY
378#endif
379
c59e1b4d 380/* I2C */
00f792e0
HS
381#define CONFIG_SYS_I2C
382#define CONFIG_SYS_I2C_FSL
383#define CONFIG_SYS_FSL_I2C_SPEED 400000
384#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
385#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
386#define CONFIG_SYS_FSL_I2C2_SPEED 400000
387#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
388#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
c59e1b4d 389#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
c59e1b4d
TT
390
391/*
392 * I2C2 EEPROM
393 */
394#define CONFIG_ID_EEPROM
395#define CONFIG_SYS_I2C_EEPROM_NXID
396#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
397#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
398#define CONFIG_SYS_EEPROM_BUS_NUM 1
399
9b6e9d1c
JY
400/*
401 * eSPI - Enhanced SPI
402 */
9b6e9d1c
JY
403
404#define CONFIG_HARD_SPI
9b6e9d1c 405
9b6e9d1c
JY
406#define CONFIG_SF_DEFAULT_SPEED 10000000
407#define CONFIG_SF_DEFAULT_MODE 0
408
c59e1b4d
TT
409/*
410 * General PCI
411 * Memory space is mapped 1-1, but I/O space must start from 0.
412 */
413
414/* controller 1, Slot 2, tgtid 1, Base address a000 */
415#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
9899ac19 416#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
417#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
418#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
9899ac19
JY
419#else
420#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
421#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
422#endif
c59e1b4d
TT
423#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
424#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
425#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
9899ac19 426#ifdef CONFIG_PHYS_64BIT
c59e1b4d 427#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
9899ac19
JY
428#else
429#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
430#endif
c59e1b4d
TT
431#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
432
433/* controller 2, direct to uli, tgtid 2, Base address 9000 */
434#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
9899ac19 435#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
436#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
437#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
9899ac19
JY
438#else
439#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
440#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
441#endif
c59e1b4d
TT
442#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
443#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
444#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
9899ac19 445#ifdef CONFIG_PHYS_64BIT
c59e1b4d 446#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
9899ac19
JY
447#else
448#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
449#endif
c59e1b4d
TT
450#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
451
452/* controller 3, Slot 1, tgtid 3, Base address b000 */
453#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
9899ac19 454#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
455#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
456#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
9899ac19
JY
457#else
458#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
459#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
460#endif
c59e1b4d
TT
461#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
462#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
463#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
9899ac19 464#ifdef CONFIG_PHYS_64BIT
c59e1b4d 465#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
9899ac19
JY
466#else
467#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
468#endif
c59e1b4d
TT
469#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
470
471#ifdef CONFIG_PCI
842033e6 472#define CONFIG_PCI_INDIRECT_BRIDGE
c59e1b4d
TT
473#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
474#endif
475
476/* SATA */
9760b274 477#define CONFIG_FSL_SATA_V2
c59e1b4d
TT
478
479#define CONFIG_SYS_SATA_MAX_DEVICE 2
480#define CONFIG_SATA1
481#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
482#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
483#define CONFIG_SATA2
484#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
485#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
486
487#ifdef CONFIG_FSL_SATA
488#define CONFIG_LBA48
c59e1b4d
TT
489#endif
490
c59e1b4d 491#ifdef CONFIG_MMC
c59e1b4d 492#define CONFIG_FSL_ESDHC
c59e1b4d
TT
493#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
494#endif
495
c59e1b4d
TT
496#define CONFIG_TSEC_ENET
497#ifdef CONFIG_TSEC_ENET
498
499#define CONFIG_TSECV2
c59e1b4d
TT
500
501#define CONFIG_MII /* MII PHY management */
502#define CONFIG_TSEC1 1
503#define CONFIG_TSEC1_NAME "eTSEC1"
504#define CONFIG_TSEC2 1
505#define CONFIG_TSEC2_NAME "eTSEC2"
506
507#define TSEC1_PHY_ADDR 1
508#define TSEC2_PHY_ADDR 2
509
510#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
511#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
512
513#define TSEC1_PHYIDX 0
514#define TSEC2_PHYIDX 0
515
516#define CONFIG_ETHPRIME "eTSEC1"
c59e1b4d
TT
517#endif
518
94b383e7
YL
519/*
520 * Dynamic MTD Partition support with mtdparts
521 */
522#define CONFIG_MTD_DEVICE
523#define CONFIG_MTD_PARTITIONS
94b383e7 524#define CONFIG_FLASH_CFI_MTD
94b383e7 525
c59e1b4d
TT
526/*
527 * Environment
528 */
382ce7e9 529#ifdef CONFIG_SPIFLASH
af253608
MM
530#define CONFIG_ENV_SPI_BUS 0
531#define CONFIG_ENV_SPI_CS 0
532#define CONFIG_ENV_SPI_MAX_HZ 10000000
533#define CONFIG_ENV_SPI_MODE 0
534#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
535#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
536#define CONFIG_ENV_SECT_SIZE 0x10000
7c8eea59 537#elif defined(CONFIG_SDCARD)
7c8eea59 538#define CONFIG_FSL_FIXED_MMC_LOCATION
af253608
MM
539#define CONFIG_ENV_SIZE 0x2000
540#define CONFIG_SYS_MMC_ENV_DEV 0
f45210d6 541#elif defined(CONFIG_NAND)
5d97fe2a
YZ
542#ifdef CONFIG_TPL_BUILD
543#define CONFIG_ENV_SIZE 0x2000
544#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
545#else
af253608 546#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
5d97fe2a 547#endif
5d97fe2a 548#define CONFIG_ENV_OFFSET (1024 * 1024)
af253608 549#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
f45210d6 550#elif defined(CONFIG_SYS_RAMBOOT)
af253608
MM
551#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
552#define CONFIG_ENV_SIZE 0x2000
af253608 553#else
af253608 554#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
c59e1b4d 555#define CONFIG_ENV_SIZE 0x2000
af253608
MM
556#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
557#endif
c59e1b4d
TT
558
559#define CONFIG_LOADS_ECHO
560#define CONFIG_SYS_LOADS_BAUD_CHANGE
561
c59e1b4d
TT
562/*
563 * USB
564 */
3d7506fa 565#define CONFIG_HAS_FSL_DR_USB
566#ifdef CONFIG_HAS_FSL_DR_USB
8850c5d5 567#ifdef CONFIG_USB_EHCI_HCD
c59e1b4d
TT
568#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
569#define CONFIG_USB_EHCI_FSL
c59e1b4d 570#endif
3d7506fa 571#endif
c59e1b4d
TT
572
573/*
574 * Miscellaneous configurable options
575 */
c59e1b4d 576#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c59e1b4d
TT
577
578/*
579 * For booting Linux, the board info and command line data
a832ac41 580 * have to be in the first 64 MB of memory, since this is
c59e1b4d
TT
581 * the maximum mapped by the Linux kernel during initialization.
582 */
a832ac41
KG
583#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
584#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
c59e1b4d 585
c59e1b4d
TT
586#ifdef CONFIG_CMD_KGDB
587#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c59e1b4d
TT
588#endif
589
590/*
591 * Environment Configuration
592 */
593
594#define CONFIG_HOSTNAME p1022ds
8b3637c6 595#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 596#define CONFIG_BOOTFILE "uImage"
c59e1b4d
TT
597#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
598
599#define CONFIG_LOADADDR 1000000
600
84e34b65
TT
601#define CONFIG_EXTRA_ENV_SETTINGS \
602 "netdev=eth0\0" \
5368c55d
MV
603 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
604 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
84e34b65
TT
605 "tftpflash=tftpboot $loadaddr $uboot && " \
606 "protect off $ubootaddr +$filesize && " \
607 "erase $ubootaddr +$filesize && " \
608 "cp.b $loadaddr $ubootaddr $filesize && " \
609 "protect on $ubootaddr +$filesize && " \
610 "cmp.b $loadaddr $ubootaddr $filesize\0" \
611 "consoledev=ttyS0\0" \
612 "ramdiskaddr=2000000\0" \
613 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 614 "fdtaddr=1e00000\0" \
84e34b65
TT
615 "fdtfile=p1022ds.dtb\0" \
616 "bdev=sda3\0" \
ba8e76bd 617 "hwconfig=esdhc;audclk:12\0"
c59e1b4d
TT
618
619#define CONFIG_HDBOOT \
620 "setenv bootargs root=/dev/$bdev rw " \
84e34b65 621 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
622 "tftp $loadaddr $bootfile;" \
623 "tftp $fdtaddr $fdtfile;" \
624 "bootm $loadaddr - $fdtaddr"
625
626#define CONFIG_NFSBOOTCOMMAND \
627 "setenv bootargs root=/dev/nfs rw " \
628 "nfsroot=$serverip:$rootpath " \
629 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
84e34b65 630 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
631 "tftp $loadaddr $bootfile;" \
632 "tftp $fdtaddr $fdtfile;" \
633 "bootm $loadaddr - $fdtaddr"
634
635#define CONFIG_RAMBOOTCOMMAND \
636 "setenv bootargs root=/dev/ram rw " \
84e34b65 637 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
638 "tftp $ramdiskaddr $ramdiskfile;" \
639 "tftp $loadaddr $bootfile;" \
640 "tftp $fdtaddr $fdtfile;" \
641 "bootm $loadaddr $ramdiskaddr $fdtaddr"
642
643#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
644
645#endif