]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/P1022DS.h
Kconfig: Migrate CONFIG_BAUDRATE
[people/ms/u-boot.git] / include / configs / P1022DS.h
CommitLineData
c59e1b4d 1/*
3d7506fa 2 * Copyright 2010-2012 Freescale Semiconductor, Inc.
c59e1b4d
TT
3 * Authors: Srikanth Srinivasan <srikanth.srinivasan@freescale.com>
4 * Timur Tabi <timur@freescale.com>
5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
c59e1b4d
TT
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
12#include "../board/freescale/common/ics307_clk.h"
13
af253608 14#ifdef CONFIG_SDCARD
7c8eea59
YZ
15#define CONFIG_SPL_MMC_MINIMAL
16#define CONFIG_SPL_FLUSH_IMAGE
17#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
7c8eea59
YZ
18#define CONFIG_SYS_TEXT_BASE 0x11001000
19#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
20#define CONFIG_SPL_PAD_TO 0x20000
21#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 22#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
7c8eea59
YZ
23#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
24#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
ee4d6511 25#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
7c8eea59
YZ
26#define CONFIG_SYS_MPC85XX_NO_RESETVEC
27#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
28#define CONFIG_SPL_MMC_BOOT
29#ifdef CONFIG_SPL_BUILD
30#define CONFIG_SPL_COMMON_INIT_DDR
31#endif
af253608
MM
32#endif
33
34#ifdef CONFIG_SPIFLASH
382ce7e9
YZ
35#define CONFIG_SPL_SPI_FLASH_MINIMAL
36#define CONFIG_SPL_FLUSH_IMAGE
37#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
382ce7e9
YZ
38#define CONFIG_SYS_TEXT_BASE 0x11001000
39#define CONFIG_SPL_TEXT_BASE 0xf8f81000
ee4d6511
YZ
40#define CONFIG_SPL_PAD_TO 0x20000
41#define CONFIG_SPL_MAX_SIZE (128 * 1024)
e222b1f3 42#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
382ce7e9
YZ
43#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
44#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
ee4d6511 45#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
382ce7e9
YZ
46#define CONFIG_SYS_MPC85XX_NO_RESETVEC
47#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
48#define CONFIG_SPL_SPI_BOOT
49#ifdef CONFIG_SPL_BUILD
50#define CONFIG_SPL_COMMON_INIT_DDR
51#endif
af253608
MM
52#endif
53
f45210d6 54#define CONFIG_NAND_FSL_ELBC
9407c3fc
YS
55#define CONFIG_SYS_NAND_MAX_ECCPOS 56
56#define CONFIG_SYS_NAND_MAX_OOBFREE 5
f45210d6
MM
57
58#ifdef CONFIG_NAND
5d97fe2a
YZ
59#ifdef CONFIG_TPL_BUILD
60#define CONFIG_SPL_NAND_BOOT
61#define CONFIG_SPL_FLUSH_IMAGE
989e1ced 62#define CONFIG_SPL_NAND_INIT
5d97fe2a
YZ
63#define CONFIG_SPL_COMMON_INIT_DDR
64#define CONFIG_SPL_MAX_SIZE (128 << 10)
65#define CONFIG_SPL_TEXT_BASE 0xf8f81000
66#define CONFIG_SYS_MPC85XX_NO_RESETVEC
e222b1f3 67#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
5d97fe2a
YZ
68#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
69#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
70#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
71#elif defined(CONFIG_SPL_BUILD)
f45210d6 72#define CONFIG_SPL_INIT_MINIMAL
f45210d6 73#define CONFIG_SPL_FLUSH_IMAGE
5d97fe2a
YZ
74#define CONFIG_SPL_TEXT_BASE 0xff800000
75#define CONFIG_SPL_MAX_SIZE 4096
76#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
77#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
78#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
79#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
80#endif
81#define CONFIG_SPL_PAD_TO 0x20000
82#define CONFIG_TPL_PAD_TO 0x20000
83#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
84#define CONFIG_SYS_TEXT_BASE 0x11001000
85#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
f45210d6
MM
86#endif
87
c59e1b4d 88/* High Level Configuration Options */
c59e1b4d
TT
89#define CONFIG_MP /* support multiple processors */
90
2ae18241 91#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 92#define CONFIG_SYS_TEXT_BASE 0xeff40000
2ae18241
WD
93#endif
94
7a577fda
KG
95#ifndef CONFIG_RESET_VECTOR_ADDRESS
96#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
97#endif
98
b38eaec5
RD
99#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
100#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
101#define CONFIG_PCIE3 /* PCIE controller 3 (ULI bridge) */
c59e1b4d
TT
102#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
103#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
104#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
105
c59e1b4d 106#define CONFIG_ENABLE_36BIT_PHYS
babb348c
TT
107
108#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
109#define CONFIG_ADDR_MAP
110#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
9899ac19 111#endif
c59e1b4d 112
c59e1b4d
TT
113#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
114#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
115#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
116
117/*
118 * These can be toggled for performance analysis, otherwise use default.
119 */
120#define CONFIG_L2_CACHE
121#define CONFIG_BTB
122
123#define CONFIG_SYS_MEMTEST_START 0x00000000
124#define CONFIG_SYS_MEMTEST_END 0x7fffffff
125
e46fedfe
TT
126#define CONFIG_SYS_CCSRBAR 0xffe00000
127#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
c59e1b4d 128
f45210d6
MM
129/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
130 SPL code*/
131#ifdef CONFIG_SPL_BUILD
132#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
133#endif
134
c59e1b4d
TT
135/* DDR Setup */
136#define CONFIG_DDR_SPD
137#define CONFIG_VERY_BIG_RAM
c59e1b4d
TT
138
139#ifdef CONFIG_DDR_ECC
140#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
141#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
142#endif
143
144#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
145#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
146
c59e1b4d
TT
147#define CONFIG_DIMM_SLOTS_PER_CTLR 1
148#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
149
150/* I2C addresses of SPD EEPROMs */
151#define CONFIG_SYS_SPD_BUS_NUM 1
c39f44dc 152#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
c59e1b4d 153
f45210d6
MM
154/* These are used when DDR doesn't use SPD. */
155#define CONFIG_SYS_SDRAM_SIZE 2048
156#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
157#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
158#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
159#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
160#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014202
161#define CONFIG_SYS_DDR_TIMING_3 0x00010000
162#define CONFIG_SYS_DDR_TIMING_0 0x40110104
163#define CONFIG_SYS_DDR_TIMING_1 0x5c5bd746
164#define CONFIG_SYS_DDR_TIMING_2 0x0fa8d4ca
165#define CONFIG_SYS_DDR_MODE_1 0x00441221
166#define CONFIG_SYS_DDR_MODE_2 0x00000000
167#define CONFIG_SYS_DDR_INTERVAL 0x0a280100
168#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
169#define CONFIG_SYS_DDR_CLK_CTRL 0x02800000
170#define CONFIG_SYS_DDR_CONTROL 0xc7000008
171#define CONFIG_SYS_DDR_CONTROL_2 0x24401041
172#define CONFIG_SYS_DDR_TIMING_4 0x00220001
173#define CONFIG_SYS_DDR_TIMING_5 0x02401400
174#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
175#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8675f608
176
c59e1b4d
TT
177/*
178 * Memory map
179 *
180 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
181 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable
182 * 0xffc0_0000 0xffc2_ffff PCI IO range 192K non-cacheable
183 *
184 * Localbus cacheable (TBD)
185 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
186 *
187 * Localbus non-cacheable
188 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
189 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
f45210d6 190 * 0xff80_0000 0xff80_7fff NAND 32K non-cacheable
c59e1b4d
TT
191 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
192 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
193 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
194 */
195
196/*
197 * Local Bus Definitions
198 */
f45210d6 199#define CONFIG_SYS_FLASH_BASE 0xe8000000 /* start of FLASH 128M */
9899ac19 200#ifdef CONFIG_PHYS_64BIT
f45210d6 201#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
9899ac19
JY
202#else
203#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
204#endif
c59e1b4d
TT
205
206#define CONFIG_FLASH_BR_PRELIM \
f45210d6 207 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
c59e1b4d
TT
208#define CONFIG_FLASH_OR_PRELIM (OR_AM_128MB | 0xff7)
209
f45210d6
MM
210#ifdef CONFIG_NAND
211#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
212#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
213#else
c59e1b4d
TT
214#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
215#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
f45210d6 216#endif
c59e1b4d 217
f45210d6 218#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
c59e1b4d
TT
219#define CONFIG_SYS_FLASH_QUIET_TEST
220#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
221
f45210d6 222#define CONFIG_SYS_MAX_FLASH_BANKS 1
c59e1b4d
TT
223#define CONFIG_SYS_MAX_FLASH_SECT 1024
224
f45210d6
MM
225#ifndef CONFIG_SYS_MONITOR_BASE
226#ifdef CONFIG_SPL_BUILD
227#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
228#else
14d0a02a 229#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
f45210d6
MM
230#endif
231#endif
c59e1b4d
TT
232
233#define CONFIG_FLASH_CFI_DRIVER
234#define CONFIG_SYS_FLASH_CFI
235#define CONFIG_SYS_FLASH_EMPTY_INFO
236
f45210d6
MM
237/* Nand Flash */
238#if defined(CONFIG_NAND_FSL_ELBC)
239#define CONFIG_SYS_NAND_BASE 0xff800000
240#ifdef CONFIG_PHYS_64BIT
241#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
242#else
243#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
244#endif
245
5d97fe2a 246#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
f45210d6 247#define CONFIG_SYS_MAX_NAND_DEVICE 1
f45210d6 248#define CONFIG_CMD_NAND 1
5d97fe2a 249#define CONFIG_SYS_NAND_BLOCK_SIZE (256 * 1024)
f45210d6
MM
250#define CONFIG_ELBC_NAND_SPL_STATIC_PGSIZE
251
252/* NAND flash config */
253#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
254 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
255 | BR_PS_8 /* Port Size = 8 bit */ \
256 | BR_MS_FCM /* MSEL = FCM */ \
257 | BR_V) /* valid */
258#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* length 256K */ \
259 | OR_FCM_PGS /* Large Page*/ \
260 | OR_FCM_CSCT \
261 | OR_FCM_CST \
262 | OR_FCM_CHT \
263 | OR_FCM_SCY_1 \
264 | OR_FCM_TRLX \
265 | OR_FCM_EHTR)
266#ifdef CONFIG_NAND
267#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
268#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
269#else
270#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
271#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
272#endif
273
274#endif /* CONFIG_NAND_FSL_ELBC */
275
c59e1b4d
TT
276#define CONFIG_BOARD_EARLY_INIT_R
277#define CONFIG_MISC_INIT_R
a2d12f88 278#define CONFIG_HWCONFIG
c59e1b4d
TT
279
280#define CONFIG_FSL_NGPIXIS
281#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
9899ac19 282#ifdef CONFIG_PHYS_64BIT
c59e1b4d 283#define PIXIS_BASE_PHYS 0xfffdf0000ull
9899ac19
JY
284#else
285#define PIXIS_BASE_PHYS PIXIS_BASE
286#endif
c59e1b4d
TT
287
288#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
289#define CONFIG_SYS_OR2_PRELIM (OR_AM_32KB | 0x6ff7)
290
291#define PIXIS_LBMAP_SWITCH 7
2906845a 292#define PIXIS_LBMAP_MASK 0xF0
c59e1b4d 293#define PIXIS_LBMAP_ALTBANK 0x20
f45210d6
MM
294#define PIXIS_SPD 0x07
295#define PIXIS_SPD_SYSCLK_MASK 0x07
9b6e9d1c
JY
296#define PIXIS_ELBC_SPI_MASK 0xc0
297#define PIXIS_SPI 0x80
c59e1b4d
TT
298
299#define CONFIG_SYS_INIT_RAM_LOCK
300#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
553f0982 301#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
c59e1b4d 302
c59e1b4d 303#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 304 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
c59e1b4d
TT
305#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
306
9307cbab 307#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
07b5edc2 308#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
c59e1b4d 309
7c8eea59
YZ
310/*
311 * Config the L2 Cache as L2 SRAM
312*/
313#if defined(CONFIG_SPL_BUILD)
382ce7e9 314#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
7c8eea59
YZ
315#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
316#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
317#define CONFIG_SYS_L2_SIZE (256 << 10)
318#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
319#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
27585bd3 320#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
7c8eea59 321#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
27585bd3
YZ
322#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
323#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
7c8eea59 324#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
5d97fe2a
YZ
325#elif defined(CONFIG_NAND)
326#ifdef CONFIG_TPL_BUILD
327#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
328#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
329#define CONFIG_SYS_L2_SIZE (256 << 10)
330#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
331#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
332#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
333#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
334#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
335#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
336#else
337#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
338#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
339#define CONFIG_SYS_L2_SIZE (256 << 10)
340#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
341#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
342#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
343#endif
7c8eea59
YZ
344#endif
345#endif
346
c59e1b4d
TT
347/*
348 * Serial Port
349 */
350#define CONFIG_CONS_INDEX 1
c59e1b4d
TT
351#define CONFIG_SYS_NS16550_SERIAL
352#define CONFIG_SYS_NS16550_REG_SIZE 1
353#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
7c8eea59 354#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
f45210d6
MM
355#define CONFIG_NS16550_MIN_FUNCTIONS
356#endif
c59e1b4d
TT
357
358#define CONFIG_SYS_BAUDRATE_TABLE \
359 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
360
361#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
362#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
363
c59e1b4d 364/* Video */
ba8e76bd 365
d5e01e49
TT
366#ifdef CONFIG_FSL_DIU_FB
367#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x10000)
d5e01e49 368#define CONFIG_CMD_BMP
d5e01e49
TT
369#define CONFIG_VIDEO_LOGO
370#define CONFIG_VIDEO_BMP_LOGO
55b05237
TT
371#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
372/*
373 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
374 * disable empty flash sector detection, which is I/O-intensive.
375 */
376#undef CONFIG_SYS_FLASH_EMPTY_INFO
c59e1b4d
TT
377#endif
378
ba8e76bd 379#ifndef CONFIG_FSL_DIU_FB
218a758f
JY
380#endif
381
382#ifdef CONFIG_ATI
383#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
218a758f 384#define CONFIG_BIOSEMU
218a758f
JY
385#define CONFIG_ATI_RADEON_FB
386#define CONFIG_VIDEO_LOGO
387#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
218a758f
JY
388#endif
389
c59e1b4d 390/* I2C */
00f792e0
HS
391#define CONFIG_SYS_I2C
392#define CONFIG_SYS_I2C_FSL
393#define CONFIG_SYS_FSL_I2C_SPEED 400000
394#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
395#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
396#define CONFIG_SYS_FSL_I2C2_SPEED 400000
397#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
398#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
c59e1b4d 399#define CONFIG_SYS_I2C_NOPROBES {{0, 0x29}}
c59e1b4d
TT
400
401/*
402 * I2C2 EEPROM
403 */
404#define CONFIG_ID_EEPROM
405#define CONFIG_SYS_I2C_EEPROM_NXID
406#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
407#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
408#define CONFIG_SYS_EEPROM_BUS_NUM 1
409
9b6e9d1c
JY
410/*
411 * eSPI - Enhanced SPI
412 */
9b6e9d1c
JY
413
414#define CONFIG_HARD_SPI
9b6e9d1c 415
9b6e9d1c
JY
416#define CONFIG_SF_DEFAULT_SPEED 10000000
417#define CONFIG_SF_DEFAULT_MODE 0
418
c59e1b4d
TT
419/*
420 * General PCI
421 * Memory space is mapped 1-1, but I/O space must start from 0.
422 */
423
424/* controller 1, Slot 2, tgtid 1, Base address a000 */
425#define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
9899ac19 426#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
427#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
428#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
9899ac19
JY
429#else
430#define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
431#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
432#endif
c59e1b4d
TT
433#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
434#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
435#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
9899ac19 436#ifdef CONFIG_PHYS_64BIT
c59e1b4d 437#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
9899ac19
JY
438#else
439#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
440#endif
c59e1b4d
TT
441#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
442
443/* controller 2, direct to uli, tgtid 2, Base address 9000 */
444#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
9899ac19 445#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
446#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
447#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
9899ac19
JY
448#else
449#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
450#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
451#endif
c59e1b4d
TT
452#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
453#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
454#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
9899ac19 455#ifdef CONFIG_PHYS_64BIT
c59e1b4d 456#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
9899ac19
JY
457#else
458#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
459#endif
c59e1b4d
TT
460#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
461
462/* controller 3, Slot 1, tgtid 3, Base address b000 */
463#define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
9899ac19 464#ifdef CONFIG_PHYS_64BIT
c59e1b4d
TT
465#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
466#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
9899ac19
JY
467#else
468#define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
469#define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
470#endif
c59e1b4d
TT
471#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
472#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
473#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
9899ac19 474#ifdef CONFIG_PHYS_64BIT
c59e1b4d 475#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
9899ac19
JY
476#else
477#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
478#endif
c59e1b4d
TT
479#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
480
481#ifdef CONFIG_PCI
842033e6 482#define CONFIG_PCI_INDIRECT_BRIDGE
c59e1b4d
TT
483#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
484#endif
485
486/* SATA */
487#define CONFIG_LIBATA
488#define CONFIG_FSL_SATA
9760b274 489#define CONFIG_FSL_SATA_V2
c59e1b4d
TT
490
491#define CONFIG_SYS_SATA_MAX_DEVICE 2
492#define CONFIG_SATA1
493#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
494#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
495#define CONFIG_SATA2
496#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
497#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
498
499#ifdef CONFIG_FSL_SATA
500#define CONFIG_LBA48
501#define CONFIG_CMD_SATA
c59e1b4d
TT
502#endif
503
c59e1b4d 504#ifdef CONFIG_MMC
c59e1b4d 505#define CONFIG_FSL_ESDHC
c59e1b4d
TT
506#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
507#endif
508
c59e1b4d
TT
509#define CONFIG_TSEC_ENET
510#ifdef CONFIG_TSEC_ENET
511
512#define CONFIG_TSECV2
c59e1b4d
TT
513
514#define CONFIG_MII /* MII PHY management */
515#define CONFIG_TSEC1 1
516#define CONFIG_TSEC1_NAME "eTSEC1"
517#define CONFIG_TSEC2 1
518#define CONFIG_TSEC2_NAME "eTSEC2"
519
520#define TSEC1_PHY_ADDR 1
521#define TSEC2_PHY_ADDR 2
522
523#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
524#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
525
526#define TSEC1_PHYIDX 0
527#define TSEC2_PHYIDX 0
528
529#define CONFIG_ETHPRIME "eTSEC1"
530
531#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
532#endif
533
94b383e7
YL
534/*
535 * Dynamic MTD Partition support with mtdparts
536 */
537#define CONFIG_MTD_DEVICE
538#define CONFIG_MTD_PARTITIONS
539#define CONFIG_CMD_MTDPARTS
540#define CONFIG_FLASH_CFI_MTD
541#ifdef CONFIG_PHYS_64BIT
542#define MTDIDS_DEFAULT "nor0=fe8000000.nor"
543#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:48m(ramdisk)," \
544 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
545 "512k(dtb),768k(u-boot)"
546#else
547#define MTDIDS_DEFAULT "nor0=e8000000.nor"
548#define MTDPARTS_DEFAULT "mtdparts=e8000000.nor:48m(ramdisk)," \
549 "14m(diagnostic),2m(dink),6m(kernel),58112k(fs)," \
550 "512k(dtb),768k(u-boot)"
551#endif
552
c59e1b4d
TT
553/*
554 * Environment
555 */
382ce7e9 556#ifdef CONFIG_SPIFLASH
af253608
MM
557#define CONFIG_ENV_IS_IN_SPI_FLASH
558#define CONFIG_ENV_SPI_BUS 0
559#define CONFIG_ENV_SPI_CS 0
560#define CONFIG_ENV_SPI_MAX_HZ 10000000
561#define CONFIG_ENV_SPI_MODE 0
562#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
563#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
564#define CONFIG_ENV_SECT_SIZE 0x10000
7c8eea59 565#elif defined(CONFIG_SDCARD)
af253608 566#define CONFIG_ENV_IS_IN_MMC
7c8eea59 567#define CONFIG_FSL_FIXED_MMC_LOCATION
af253608
MM
568#define CONFIG_ENV_SIZE 0x2000
569#define CONFIG_SYS_MMC_ENV_DEV 0
f45210d6 570#elif defined(CONFIG_NAND)
5d97fe2a
YZ
571#ifdef CONFIG_TPL_BUILD
572#define CONFIG_ENV_SIZE 0x2000
573#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
574#else
af253608 575#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
5d97fe2a
YZ
576#endif
577#define CONFIG_ENV_IS_IN_NAND
578#define CONFIG_ENV_OFFSET (1024 * 1024)
af253608 579#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
f45210d6 580#elif defined(CONFIG_SYS_RAMBOOT)
af253608
MM
581#define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
582#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
583#define CONFIG_ENV_SIZE 0x2000
af253608 584#else
c59e1b4d 585#define CONFIG_ENV_IS_IN_FLASH
af253608 586#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
c59e1b4d 587#define CONFIG_ENV_SIZE 0x2000
af253608
MM
588#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
589#endif
c59e1b4d
TT
590
591#define CONFIG_LOADS_ECHO
592#define CONFIG_SYS_LOADS_BAUD_CHANGE
593
594/*
595 * Command line configuration.
596 */
79ee3448 597#define CONFIG_CMD_ERRATA
c59e1b4d 598#define CONFIG_CMD_IRQ
b8339e2b 599#define CONFIG_CMD_REGINFO
c59e1b4d
TT
600
601#ifdef CONFIG_PCI
602#define CONFIG_CMD_PCI
c59e1b4d
TT
603#endif
604
605/*
606 * USB
607 */
3d7506fa 608#define CONFIG_HAS_FSL_DR_USB
609#ifdef CONFIG_HAS_FSL_DR_USB
c59e1b4d
TT
610#define CONFIG_USB_EHCI
611
612#ifdef CONFIG_USB_EHCI
c59e1b4d
TT
613#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
614#define CONFIG_USB_EHCI_FSL
c59e1b4d 615#endif
3d7506fa 616#endif
c59e1b4d
TT
617
618/*
619 * Miscellaneous configurable options
620 */
621#define CONFIG_SYS_LONGHELP /* undef to save memory */
622#define CONFIG_CMDLINE_EDITING /* Command-line editing */
5be58f5f 623#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
c59e1b4d 624#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
c59e1b4d
TT
625#ifdef CONFIG_CMD_KGDB
626#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
627#else
628#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
629#endif
630/* Print Buffer Size */
631#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
632#define CONFIG_SYS_MAXARGS 16
633#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
c59e1b4d
TT
634
635/*
636 * For booting Linux, the board info and command line data
a832ac41 637 * have to be in the first 64 MB of memory, since this is
c59e1b4d
TT
638 * the maximum mapped by the Linux kernel during initialization.
639 */
a832ac41
KG
640#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
641#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
c59e1b4d 642
c59e1b4d
TT
643#ifdef CONFIG_CMD_KGDB
644#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
c59e1b4d
TT
645#endif
646
647/*
648 * Environment Configuration
649 */
650
651#define CONFIG_HOSTNAME p1022ds
8b3637c6 652#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 653#define CONFIG_BOOTFILE "uImage"
c59e1b4d
TT
654#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
655
656#define CONFIG_LOADADDR 1000000
657
84e34b65
TT
658#define CONFIG_EXTRA_ENV_SETTINGS \
659 "netdev=eth0\0" \
5368c55d
MV
660 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
661 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
84e34b65
TT
662 "tftpflash=tftpboot $loadaddr $uboot && " \
663 "protect off $ubootaddr +$filesize && " \
664 "erase $ubootaddr +$filesize && " \
665 "cp.b $loadaddr $ubootaddr $filesize && " \
666 "protect on $ubootaddr +$filesize && " \
667 "cmp.b $loadaddr $ubootaddr $filesize\0" \
668 "consoledev=ttyS0\0" \
669 "ramdiskaddr=2000000\0" \
670 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
b24a4f62 671 "fdtaddr=1e00000\0" \
84e34b65
TT
672 "fdtfile=p1022ds.dtb\0" \
673 "bdev=sda3\0" \
ba8e76bd 674 "hwconfig=esdhc;audclk:12\0"
c59e1b4d
TT
675
676#define CONFIG_HDBOOT \
677 "setenv bootargs root=/dev/$bdev rw " \
84e34b65 678 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
679 "tftp $loadaddr $bootfile;" \
680 "tftp $fdtaddr $fdtfile;" \
681 "bootm $loadaddr - $fdtaddr"
682
683#define CONFIG_NFSBOOTCOMMAND \
684 "setenv bootargs root=/dev/nfs rw " \
685 "nfsroot=$serverip:$rootpath " \
686 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
84e34b65 687 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
688 "tftp $loadaddr $bootfile;" \
689 "tftp $fdtaddr $fdtfile;" \
690 "bootm $loadaddr - $fdtaddr"
691
692#define CONFIG_RAMBOOTCOMMAND \
693 "setenv bootargs root=/dev/ram rw " \
84e34b65 694 "console=$consoledev,$baudrate $othbootargs $videobootargs;" \
c59e1b4d
TT
695 "tftp $ramdiskaddr $ramdiskfile;" \
696 "tftp $loadaddr $bootfile;" \
697 "tftp $fdtaddr $fdtfile;" \
698 "bootm $loadaddr $ramdiskaddr $fdtaddr"
699
700#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
701
702#endif